

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 48MHz                                                                   |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                 |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                    |
| Number of I/O              | 51                                                                      |
| Program Memory Size        | 256KB (256K x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 32K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                            |
| Data Converters            | A/D 19x12b; D/A 2x12b                                                   |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 64-UFBGA, WLCSP                                                         |
| Supplier Device Package    | 64-WLCSP (3.35x3.59)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f098rcy6tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists in charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage, this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate. For operation, one capacitive sensing GPIO in each group is connected to an external capacitor and cannot be used as effective touch sensing channel.

The touch sensing controller is fully supported by the STMTouch touch sensing firmware library, which is free to use and allows touch sensing functionality to be implemented reliably in the end application.

| Group | Capacitive sensing<br>signal name | Pin<br>name | Group | Capacitive sensing<br>signal name | Pin<br>name |
|-------|-----------------------------------|-------------|-------|-----------------------------------|-------------|
|       | TSC_G1_IO1                        | PA0         |       | TSC_G5_IO1                        | PB3         |
| 1     | TSC_G1_IO2                        | PA1         | 5     | TSC_G5_IO2                        | PB4         |
|       | TSC_G1_IO3                        | PA2         | 5     | TSC_G5_IO3                        | PB6         |
|       | TSC_G1_IO4                        | PA3         |       | TSC_G5_IO4                        | PB7         |
|       | TSC_G2_IO1                        | PA4         |       | TSC_G6_IO1                        | PB11        |
| 2     | TSC_G2_IO2                        | PA5         | 6     | TSC_G6_IO2                        | PB12        |
| 2     | TSC_G2_IO3                        | PA6         | 0     | TSC_G6_IO3                        | PB13        |
|       | TSC_G2_IO4                        | PA7         |       | TSC_G6_IO4                        | PB14        |
| 3     | TSC_G3_IO1                        | PC5         |       | TSC_G7_IO1                        | PE2         |
|       | TSC_G3_IO2                        | PB0         | 7     | TSC_G7_IO2                        | PE3         |
|       | TSC_G3_IO3                        | PB1         | 7     | TSC_G7_IO3                        | PE4         |
|       | TSC_G4_IO1                        | PA9         |       | TSC_G7_IO4                        | PE5         |
| 1     | TSC_G4_IO2                        | PA10        |       | TSC_G8_IO1                        | PD12        |
| 4     | TSC_G4_IO3                        | PA11        | Q     | TSC_G8_IO2                        | PD13        |
|       | TSC_G4_IO4                        | PA12        | U     | TSC_G8_IO3                        | PD14        |
|       |                                   |             |       | TSC_G8_IO4                        | PD15        |

 Table 4. Capacitive sensing GPIOs available on STM32F098CC/RC/VC devices

#### Table 5. Number of capacitive sensing channels available on STM32F098CC/RC/VC devices

|    | Number of capacitive sensing channels |   |             |  |
|----|---------------------------------------|---|-------------|--|
|    | STM32F098Vx STM32F098Rx               |   | STM32F098Cx |  |
| G1 | 3                                     | 3 | 3           |  |
| G2 | 3                                     | 3 | 3           |  |
| G3 | 2                                     | 2 | 1           |  |
| G4 | 3                                     | 3 | 3           |  |





verifications and ALERT protocol management. I2C1 also has a clock domain independent from the CPU clock, allowing the I2C1 to wake up the MCU from Stop mode on address match.

The I2C peripherals can be served by the DMA controller.

Refer to *Table 8* for the differences between I2C1 and I2C2.

| Table 8. | STM32F098CC/F | RC/VC I <sup>2</sup> C | implementation |
|----------|---------------|------------------------|----------------|
|----------|---------------|------------------------|----------------|

| I <sup>2</sup> C features <sup>(1)</sup>                     | I2C1 | I2C2 |
|--------------------------------------------------------------|------|------|
| 7-bit addressing mode                                        | Х    | Х    |
| 10-bit addressing mode                                       | Х    | Х    |
| Standard mode (up to 100 kbit/s)                             | Х    | Х    |
| Fast mode (up to 400 kbit/s)                                 | Х    | Х    |
| Fast Mode Plus (up to 1 Mbit/s) with extra output drive I/Os | Х    | Х    |
| Independent clock                                            | Х    | -    |
| SMBus                                                        | Х    | -    |
| Wakeup from STOP                                             | Х    | -    |

1. X = supported.

# 3.17 Universal synchronous/asynchronous receiver/transmitter (USART)

The device embeds up to eight universal synchronous/asynchronous receivers/transmitters (USART1, USART2, USART3, USART4, USART5, USART6, USART7, USART8) which communicate at speeds of up to 6 Mbit/s.

They provide hardware management of the CTS, RTS and RS485 DE signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. USART1, USART2 and USART3 support also SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability and auto baud rate feature, and have a clock domain independent of the CPU clock, allowing to wake up the MCU from Stop mode.

The USART interfaces can be served by the DMA controller.

| USART modes/features <sup>(1)</sup> | USART1<br>USART2<br>USART3 | USART4 | USART5<br>USART6<br>USART7<br>USART8 |
|-------------------------------------|----------------------------|--------|--------------------------------------|
| Hardware flow control for modem     | Х                          | Х      | -                                    |
| Continuous communication using DMA  | Х                          | Х      | Х                                    |
| Multiprocessor communication        | Х                          | Х      | Х                                    |
| Synchronous mode                    | Х                          | Х      | Х                                    |
| Smartcard mode                      | Х                          | -      | -                                    |

#### Table 9. STM32F098CC/RC/VC USART implementation



# 3.19 High-definition multimedia interface (HDMI) - consumer electronics control (CEC)

The device embeds a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard).

This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. It has a clock domain independent from the CPU clock, allowing the HDMI\_CEC controller to wakeup the MCU from Stop mode on data reception.

# 3.20 Controller area network (CAN)

The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks.

# 3.21 Clock recovery system (CRS)

The STM32F098CC/RC/VC embeds a special block which allows automatic trimming of the internal 48 MHz oscillator to guarantee its optimal accuracy over the whole device operational range. This automatic trimming is based on the external synchronization signal, which could be either derived from LSE oscillator, from an external signal on CRS\_SYNC pin or generated by user software. For faster lock-in during startup it is also possible to combine automatic trimming with manual trimming action.

# 3.22 Serial wire debug port (SW-DP)

An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU.





Figure 7. WLCSP64 package pinout

1. The above figure shows the package in top view, changing from bottom view in the previous document versions.

Figure 8. LQFP48 package pinout







Figure 9. UFQFPN48 package pinout

#### Table 11. Legend/abbreviations used in the pinout table

| Name          | Abbreviation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Definition                                                                                                                            |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin name      | Unless otherwise safter reset is the safter | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name |  |  |  |
|               | S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Supply pin                                                                                                                            |  |  |  |
| Pin type      | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Input-only pin                                                                                                                        |  |  |  |
|               | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Input / output pin                                                                                                                    |  |  |  |
|               | FT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 5 V-tolerant I/O                                                                                                                      |  |  |  |
|               | FTf                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 5 V-tolerant I/O, FM+ capable                                                                                                         |  |  |  |
|               | TTa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3.3 V-tolerant I/O directly connected to ADC                                                                                          |  |  |  |
| I/O structure | POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | External power on reset pin with embedded weak pull-up resistor, powered from $V_{DDA}$                                               |  |  |  |
|               | тс                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Standard 3.3 V I/O                                                                                                                    |  |  |  |
|               | В                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Dedicated BOOT0 pin                                                                                                                   |  |  |  |
|               | RST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Bidirectional reset pin with embedded weak pull-up resistor                                                                           |  |  |  |
| Notes         | Unless otherwise s reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | specified by a note, all I/Os are set as floating inputs during and after                                                             |  |  |  |



| Pin name | AF0        | AF1                 | AF2       |
|----------|------------|---------------------|-----------|
|          |            |                     |           |
| PCU      | EVENTOUT   | USARI7_IX           | USARI6_IX |
| PC1      | EVENTOUT   | USART7_RX           | USART6_RX |
| PC2      | EVENTOUT   | SPI2_MISO, I2S2_MCK | USART8_TX |
| PC3      | EVENTOUT   | SPI2_MOSI, I2S2_SD  | USART8_RX |
| PC4      | EVENTOUT   | USART3_TX           | -         |
| PC5      | TSC_G3_IO1 | USART3_RX           | -         |
| PC6      | TIM3_CH1   | USART7_TX           | -         |
| PC7      | TIM3_CH2   | USART7_RX           | -         |
| PC8      | TIM3_CH3   | USART8_TX           | -         |
| PC9      | TIM3_CH4   | USART8_RX           | -         |
| PC10     | USART4_TX  | USART3_TX           | -         |
| PC11     | USART4_RX  | USART3_RX           | -         |
| PC12     | USART4_CK  | USART3_CK           | USART5_TX |
| PC13     | -          | -                   | -         |
| PC14     | -          | -                   | -         |
| PC15     | -          | -                   | -         |

Table 15. Alternate functions selected through GPIOC\_AFR registers for port C

## Table 16. Alternate functions selected through GPIOD\_AFR registers for port D

| Pin name | AF0        | AF1                 | AF2           |
|----------|------------|---------------------|---------------|
| PD0      | CAN_RX     | SPI2_NSS, I2S2_WS   | -             |
| PD1      | CAN_TX     | SPI2_SCK, I2S2_CK   | -             |
| PD2      | TIM3_ETR   | USART3_RTS          | USART5_RX     |
| PD3      | USART2_CTS | SPI2_MISO, I2S2_MCK | -             |
| PD4      | USART2_RTS | SPI2_MOSI, I2S2_SD  | -             |
| PD5      | USART2_TX  | -                   | -             |
| PD6      | USART2_RX  | -                   | -             |
| PD7      | USART2_CK  | -                   | -             |
| PD8      | USART3_TX  | -                   | -             |
| PD9      | USART3_RX  | -                   | -             |
| PD10     | USART3_CK  | -                   | -             |
| PD11     | USART3_CTS | -                   | -             |
| PD12     | USART3_RTS | TSC_G8_IO1          | USART8_CK_RTS |
| PD13     | USART8_TX  | TSC_G8_IO2          | -             |
| PD14     | USART8_RX  | TSC_G8_IO3          | -             |
| PD15     | CRS_SYNC   | TSC_G8_IO4          | USART7_CK_RTS |



# **On-chip peripheral current consumption**

The current consumption of the on-chip peripherals is given in *Table 32*. The MCU is placed under the following conditions:

- All I/O pins are in analog mode
- All peripherals are disabled unless otherwise mentioned
- The given value is calculated by measuring the current consumption
  - with all peripherals clocked off
  - with only one peripheral clocked on
- Ambient operating temperature and supply voltage conditions summarized in *Table 20: Voltage characteristics*

|     | Peripheral               | Typical consumption at 25 °C | Unit     |
|-----|--------------------------|------------------------------|----------|
|     | BusMatrix <sup>(1)</sup> | 3.1                          |          |
|     | CRC                      | 2.0                          |          |
|     | DMA1                     | 5.5                          |          |
|     | DMA2                     | 5.1                          |          |
|     | Flash memory interface   | 15.4                         |          |
| AHB | GPIOA                    | 5.5                          |          |
|     | GPIOB                    | 5.4                          |          |
|     | GPIOC                    | 3.2                          | μΑνινιπΖ |
|     | GPIOD                    | 3.1                          |          |
|     | GPIOE                    | 4.0                          |          |
|     | GPIOF                    | 2.5                          |          |
|     | SRAM                     | 0.8                          |          |
|     | TSC                      | 5.5                          |          |
|     | All AHB peripherals      | 61.0                         |          |

#### Table 32. Peripheral current consumption



## 6.3.5 Wakeup time from low-power mode

The wakeup times given in *Table 33* are the latency between the event and the execution of the first user instruction. The device goes in low-power mode after the WFE (Wait For Event) instruction, in the case of a WFI (Wait For Interruption) instruction, 16 CPU cycles must be added to the following timings due to the interrupt latency in the Cortex M0 architecture.

The SYSCLK clock source setting is kept unchanged after wakeup from Sleep mode. During wakeup from Stop mode, SYSCLK takes the default setting: HSI 8 MHz.

The wakeup source from Sleep and Stop mode is an EXTI line configured in event mode.

All timings are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*.

| Symbol               | Baramatar              | Typ @ V <sub>DDA</sub> |          | Max | Unit |
|----------------------|------------------------|------------------------|----------|-----|------|
|                      | Falameter              |                        | = 3.3 V  |     |      |
| t <sub>WUSTOP</sub>  | Wakeup from Stop mode  | 3.5                    | 2.8      | 5.3 | μs   |
| t <sub>WUSLEEP</sub> | Wakeup from Sleep mode | 4 SYSCI                | K cycles | -   | μs   |

#### Table 33. Low-power mode wakeup timings

# 6.3.6 External clock source characteristics

## High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO.

The external clock signal has to respect the I/O characteristics in Section 6.3.13. However, the recommended clock input waveform is shown in *Figure 15: High-speed external clock source AC timing diagram*.

| Symbol                                       | Parameter <sup>(1)</sup>             | Min                    | Тур | Max                    | Unit |  |
|----------------------------------------------|--------------------------------------|------------------------|-----|------------------------|------|--|
| f <sub>HSE_ext</sub>                         | User external clock source frequency | -                      | 8   | 32                     | MHz  |  |
| V <sub>HSEH</sub>                            | OSC_IN input pin high level voltage  | 0.7 V <sub>DDIOx</sub> | -   | V <sub>DDIOx</sub>     | V    |  |
| V <sub>HSEL</sub>                            | OSC_IN input pin low level voltage   | $V_{SS}$               | -   | 0.3 V <sub>DDIOx</sub> | V    |  |
| t <sub>w(HSEH)</sub><br>t <sub>w(HSEL)</sub> | OSC_IN high or low time              | 15                     | -   | -                      | ns   |  |
| t <sub>r(HSE)</sub><br>t <sub>f(HSE)</sub>   | OSC_IN rise or fall time             | -                      | -   | 20                     | 113  |  |

#### Table 34. High-speed external user clock characteristics

1. Guaranteed by design, not tested in production.





Figure 15. High-speed external clock source AC timing diagram

## Low-speed external user clock generated from an external source

In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO.

The external clock signal has to respect the I/O characteristics in Section 6.3.13. However, the recommended clock input waveform is shown in *Figure 16*.

| Symbol                                       | Parameter <sup>(1)</sup>              | Min                    | Тур    | Мах                    | Unit |
|----------------------------------------------|---------------------------------------|------------------------|--------|------------------------|------|
| f <sub>LSE_ext</sub>                         | User external clock source frequency  | -                      | 32.768 | 1000                   | kHz  |
| V <sub>LSEH</sub>                            | OSC32_IN input pin high level voltage | 0.7 V <sub>DDIOx</sub> | -      | V <sub>DDIOx</sub>     | V    |
| V <sub>LSEL</sub>                            | OSC32_IN input pin low level voltage  | V <sub>SS</sub>        | -      | 0.3 V <sub>DDIOx</sub> | v    |
| t <sub>w(LSEH)</sub><br>t <sub>w(LSEL)</sub> | OSC32_IN high or low time             | 450                    | -      | -                      | ne   |
| t <sub>r(LSE)</sub><br>t <sub>f(LSE)</sub>   | OSC32_IN rise or fall time            | -                      | -      | 50                     | 115  |

Table 35. Low-speed external user clock characteristics

1. Guaranteed by design, not tested in production.



Figure 16. Low-speed external clock source AC timing diagram





Figure 17. Typical application with an 8 MHz crystal

1.  $R_{EXT}$  value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 37*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter               | Conditions <sup>(1)</sup>        | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit |  |
|-------------------------------------|-------------------------|----------------------------------|--------------------|-----|--------------------|------|--|
|                                     |                         | low drive capability             | -                  | 0.5 | 0.9                |      |  |
|                                     | ISE current consumption | medium-low drive capability      | -                  | -   | 1                  |      |  |
| 'DD                                 |                         | medium-high drive capability     | -                  | -   | 1.3                |      |  |
|                                     |                         | high drive capability            | -                  | -   | 1.6                |      |  |
|                                     |                         | low drive capability             | 5                  | -   | -                  |      |  |
| 9 <sub>m</sub> transco              | Oscillator              | medium-low drive capability      | 8                  | -   | -                  |      |  |
|                                     | transconductance        | medium-high drive capability     | 15                 | -   | -                  | μΑνν |  |
|                                     |                         | high drive capability            | 25                 | -   | -                  |      |  |
| t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time            | V <sub>DDIOx</sub> is stabilized | -                  | 2   | -                  | S    |  |

1. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

2. Guaranteed by design, not tested in production.

 t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer





Figure 22. TC and TTa I/O input characteristics

Figure 23. Five volt tolerant (FT and FTf) I/O input characteristics





| Symbol                 | Parameter                                       | Conditions        | Min                                       | Тур                | Мах                                         | Unit |
|------------------------|-------------------------------------------------|-------------------|-------------------------------------------|--------------------|---------------------------------------------|------|
| V <sub>IL(NPOR)</sub>  | NPOR Input low level voltage                    | -                 | -                                         | -                  | 0.475 V <sub>DDA</sub> - 0.2 <sup>(1)</sup> |      |
| V <sub>IH(NPOR)</sub>  | NPOR Input high level voltage                   | -                 | 0.5 V <sub>DDA</sub> + 0.2 <sup>(1)</sup> | -                  | -                                           | V    |
| V <sub>hys(NPOR)</sub> | NPOR Schmitt trigger voltage<br>hysteresis      | -                 | -                                         | 100 <sup>(1)</sup> | -                                           | mV   |
| R <sub>PU</sub>        | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25                                        | 40                 | 55                                          | kΩ   |

Table 54. NPOR pin characteristics

1. Guaranteed by design, not tested in production.

2. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal ( $\sim$ 10% order).

# 6.3.15 12-bit ADC characteristics

Unless otherwise specified, the parameters given in *Table 55* are derived from tests performed under the conditions summarized in *Table 23: General operating conditions*.

Note: It is recommended to perform a calibration after each power-up.

| Symbol                           | Parameter                                     | Conditions                                            | Min   | Тур | Max       | Unit               |
|----------------------------------|-----------------------------------------------|-------------------------------------------------------|-------|-----|-----------|--------------------|
| V <sub>DDA</sub>                 | Analog supply voltage for<br>ADC ON           | -                                                     | 2.4   | -   | 3.6       | V                  |
| I <sub>DDA (ADC)</sub>           | Current consumption of the ADC <sup>(1)</sup> | V <sub>DDA</sub> = 3.3 V                              | -     | 0.9 | -         | mA                 |
| f <sub>ADC</sub>                 | ADC clock frequency                           | -                                                     | 0.6   | -   | 14        | MHz                |
| f <sub>S</sub> <sup>(2)</sup>    | Sampling rate                                 | 12-bit resolution                                     | 0.043 | -   | 1         | MHz                |
| f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency                    | f <sub>ADC</sub> = 14 MHz,<br>12-bit resolution       | -     | -   | 823       | kHz                |
|                                  |                                               | 12-bit resolution                                     | -     | -   | 17        | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub>                 | Conversion voltage range                      | -                                                     | 0     | -   | $V_{DDA}$ | V                  |
| R <sub>AIN</sub> <sup>(2)</sup>  | External input impedance                      | See <i>Equation 1</i> and <i>Table 56</i> for details | -     | -   | 50        | kΩ                 |
| R <sub>ADC</sub> <sup>(2)</sup>  | Sampling switch<br>resistance                 | -                                                     | -     | -   | 1         | kΩ                 |
| C <sub>ADC</sub> <sup>(2)</sup>  | Internal sample and hold capacitor            | -                                                     | -     | -   | 8         | pF                 |
| + (2)(3)                         | Calibration time                              | f <sub>ADC</sub> = 14 MHz                             |       | 5.9 |           | μs                 |
| <sup>L</sup> CAL                 |                                               | -                                                     | 83    |     |           | 1/f <sub>ADC</sub> |

Table 55. ADC characteristics



| T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | R <sub>AIN</sub> max (kΩ) <sup>(1)</sup> |
|-------------------------|---------------------|------------------------------------------|
| 28.5                    | 2.04                | 25.2                                     |
| 41.5                    | 2.96                | 37.2                                     |
| 55.5                    | 3.96                | 50                                       |
| 71.5                    | 5.11                | NA                                       |
| 239.5                   | 17.1                | NA                                       |

### Table 56. $R_{AIN}$ max for $f_{ADC}$ = 14 MHz (continued)

1. Guaranteed by design, not tested in production.

| Symbol | Parameter                    | Test conditions                                                                                                                                   | Тур  | Max <sup>(4)</sup> | Unit |
|--------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|
| ET     | Total unadjusted error       |                                                                                                                                                   | ±1.3 | ±2                 |      |
| EO     | Offset error                 | f <sub>PCLK</sub> = 48 MHz,                                                                                                                       | ±1   | ±1.5               |      |
| EG     | Gain error                   | $I_{ADC} = 14 \text{ MHz}, R_{AIN} < 10 \text{ k}\Omega$<br>V_D_A = 3 V to 3.6 V                                                                  | ±0.5 | ±1.5               | LSB  |
| ED     | Differential linearity error | $T_A = 25 \text{ °C}$                                                                                                                             | ±0.7 | ±1                 |      |
| EL     | Integral linearity error     |                                                                                                                                                   | ±0.8 | ±1.5               |      |
| ET     | Total unadjusted error       |                                                                                                                                                   | ±3.3 | ±4                 |      |
| EO     | Offset error                 | $f_{PCLK}$ = 48 MHz,<br>$f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 kΩ<br>$V_{DDA}$ = 2.7 V to 3.6 V<br>$T_A$ = - 40 to 105 °C                             | ±1.9 | ±2.8               |      |
| EG     | Gain error                   |                                                                                                                                                   | ±2.8 | ±3                 | LSB  |
| ED     | Differential linearity error |                                                                                                                                                   | ±0.7 | ±1.3               | 1    |
| EL     | Integral linearity error     |                                                                                                                                                   | ±1.2 | ±1.7               |      |
| ET     | Total unadjusted error       |                                                                                                                                                   | ±3.3 | ±4                 |      |
| EO     | Offset error                 | f <sub>PCLK</sub> = 48 MHz,<br>f <sub>ADC</sub> = 14 MHz, R <sub>AIN</sub> < 10 kΩ<br>V <sub>DDA</sub> = 2.4 V to 3.6 V<br>T <sub>A</sub> = 25 °C | ±1.9 | ±2.8               |      |
| EG     | Gain error                   |                                                                                                                                                   | ±2.8 | ±3                 | LSB  |
| ED     | Differential linearity error |                                                                                                                                                   | ±0.7 | ±1.3               |      |
| EL     | Integral linearity error     |                                                                                                                                                   | ±1.2 | ±1.7               |      |

# Table 57. ADC accuracy $^{(1)(2)(3)}$

1. ADC DC accuracy values are measured after internal calibration.

 ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.13 does not affect the ADC

Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in Section 6.3.13 does not affect the ADC accuracy.

3. Better performance may be achieved in restricted  $V_{\text{DDA}}$ , frequency and temperature ranges.

4. Data based on characterization results, not tested in production.



#### **Device marking**

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.



#### Figure 44. WLCSP64 package marking example

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



# 7.5 LQFP64 package information

LQFP64 is a 64-pin, 10 x 10 mm low-profile quad flat package.



Figure 45. LQFP64 package outline

1. Drawing is not to scale.

| Table 75. LQFP64 | l package | mechanical | data |
|------------------|-----------|------------|------|
|------------------|-----------|------------|------|

| Symbol |       | millimeters |       |        | inches <sup>(1)</sup> |        |
|--------|-------|-------------|-------|--------|-----------------------|--------|
| Symbol | Min   | Тур         | Max   | Min    | Тур                   | Max    |
| А      | -     | -           | 1.600 | -      | -                     | 0.0630 |
| A1     | 0.050 | -           | 0.150 | 0.0020 | -                     | 0.0059 |
| A2     | 1.350 | 1.400       | 1.450 | 0.0531 | 0.0551                | 0.0571 |
| b      | 0.170 | 0.220       | 0.270 | 0.0067 | 0.0087                | 0.0106 |
| С      | 0.090 | -           | 0.200 | 0.0035 | -                     | 0.0079 |
| D      | -     | 12.000      | -     | -      | 0.4724                | -      |
| D1     | -     | 10.000      | -     | -      | 0.3937                | -      |
| D3     | -     | 7.500       | -     | -      | 0.2953                | -      |
| E      | -     | 12.000      | -     | -      | 0.4724                | -      |
| E1     | -     | 10.000      | -     | -      | 0.3937                | -      |



## **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



| Symbol |       | millimeters |       |        | inches <sup>(1)</sup> |        |
|--------|-------|-------------|-------|--------|-----------------------|--------|
| Symbol | Min   | Тур         | Max   | Min    | Тур                   | Max    |
| А      | -     | -           | 1.600 | -      | -                     | 0.0630 |
| A1     | 0.050 | -           | 0.150 | 0.0020 | -                     | 0.0059 |
| A2     | 1.350 | 1.400       | 1.450 | 0.0531 | 0.0551                | 0.0571 |
| b      | 0.170 | 0.220       | 0.270 | 0.0067 | 0.0087                | 0.0106 |
| С      | 0.090 | -           | 0.200 | 0.0035 | -                     | 0.0079 |
| D      | 8.800 | 9.000       | 9.200 | 0.3465 | 0.3543                | 0.3622 |
| D1     | 6.800 | 7.000       | 7.200 | 0.2677 | 0.2756                | 0.2835 |
| D3     | -     | 5.500       | -     | -      | 0.2165                | -      |
| E      | 8.800 | 9.000       | 9.200 | 0.3465 | 0.3543                | 0.3622 |
| E1     | 6.800 | 7.000       | 7.200 | 0.2677 | 0.2756                | 0.2835 |
| E3     | -     | 5.500       | -     | -      | 0.2165                | -      |
| е      | -     | 0.500       | -     | -      | 0.0197                | -      |
| L      | 0.450 | 0.600       | 0.750 | 0.0177 | 0.0236                | 0.0295 |
| L1     | -     | 1.000       | -     | -      | 0.0394                | -      |
| k      | 0°    | 3.5°        | 7°    | 0°     | 3.5°                  | 7°     |
| CCC    | -     | -           | 0.080 | -      | -                     | 0.0031 |

| Table 70. Let 1 to package mechanical da | Table 76. L | QFP48 | package | mechanical | data |
|------------------------------------------|-------------|-------|---------|------------|------|
|------------------------------------------|-------------|-------|---------|------------|------|

1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Dimensions are expressed in millimeters.



# 7.8 Thermal characteristics

The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 23: General operating conditions*.

The maximum chip-junction temperature,  $T_J$  max, in degrees Celsius, may be calculated using the following equation:

$$T_J max = T_A max + (P_D max x \Theta_{JA})$$

Where:

- T<sub>A</sub> max is the maximum ambient temperature in °C,
- $\Theta_{JA}$  is the package junction-to-ambient thermal resistance, in °C/W,
- P<sub>D</sub> max is the sum of P<sub>INT</sub> max and P<sub>I/O</sub> max (P<sub>D</sub> max = P<sub>INT</sub> max + P<sub>I/O</sub>max),
- P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.

 $\mathsf{P}_{I\!/\!O}$  max represents the maximum power dissipation on output pins where:

 $\mathsf{P}_{\mathsf{I/O}}\max=\Sigma\;(\mathsf{V}_{\mathsf{OL}}\times\mathsf{I}_{\mathsf{OL}})+\Sigma\;((\mathsf{V}_{\mathsf{DDIOx}}-\mathsf{V}_{\mathsf{OH}})\times\mathsf{I}_{\mathsf{OH}}),$ 

taking into account the actual V<sub>OL</sub> / I<sub>OL</sub> and V<sub>OH</sub> / I<sub>OH</sub> of the I/Os at low and high level in the application.

| Symbol          | Parameter                                                                 | Value | Unit |
|-----------------|---------------------------------------------------------------------------|-------|------|
|                 | <b>Thermal resistance junction-ambient</b><br>UFBGA100 - 7 × 7 mm         | 55    |      |
|                 | Thermal resistance junction-ambient<br>LQFP100 - 14 × 14 mm               | 42    |      |
|                 | Thermal resistance junction-ambient<br>UFBGA64 - 5 × 5 mm / 0.5 mm pitch  | 65    |      |
| Θ <sub>JA</sub> | Thermal resistance junction-ambient<br>LQFP64 - 10 × 10 mm / 0.5 mm pitch | 44    | °C/W |
|                 | Thermal resistance junction-ambient<br>WLCSP64 - 0.4 mm pitch             | 53    |      |
|                 | Thermal resistance junction-ambient<br>LQFP48 - 7 × 7 mm                  | 54    |      |
|                 | Thermal resistance junction-ambient<br>UFQFPN48 - 7 × 7 mm                | 32    |      |

Table 78. Package thermal characteristics

# 7.8.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org

# 7.8.2 Selecting the product temperature range

When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Ordering information*.



Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature.

As applications do not commonly use the STM32F098CC/RC/VC at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application.

The following examples show how to calculate the temperature range needed for a given application.

#### **Example 1: High-performance application**

Assuming the following application conditions:

Maximum temperature  $T_{Amax}$  = 82 °C (measured according to JESD51-2),  $I_{DDmax}$  = 50 mA,  $V_{DD}$  = 3.5 V, maximum 20 I/Os used at the same time in output at low level with  $I_{OL}$  = 8 mA,  $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output at low level with  $I_{OL}$  = 20 mA,  $V_{OL}$ = 1.3 V

 $P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW}$ 

P<sub>IOmax</sub> = 20 × 8 mA × 0.4 V + 8 × 20 mA × 1.3 V = 272 mW

This gives:  $P_{INTmax}$  = 175 mW and  $P_{IOmax}$  = 272 mW:

P<sub>Dmax</sub> = 175 + 272 = 447 mW

Using the values obtained in *Table 78* T<sub>Jmax</sub> is calculated as follows:

- For LQFP64, 45 °C/W

T<sub>Jmax</sub> = 82 °C + (45 °C/W × 447 mW) = 82 °C + 20.115 °C = 102.115 °C

This is within the range of the suffix 6 version parts ( $-40 < T_J < 105 \text{ °C}$ ).

In this case, parts must be ordered at least with the temperature range suffix 6 (see *Section 8: Ordering information*).

Note: With this given  $P_{Dmax}$  we can find the  $T_{Amax}$  allowed for a given device temperature range (order code suffix 6 or 7).

Suffix 6:  $T_{Amax} = T_{Jmax} - (45^{\circ}C/W \times 447 \text{ mW}) = 105\text{-}20.115 = 84.885^{\circ}C$ Suffix 7:  $T_{Amax} = T_{Jmax} - (45^{\circ}C/W \times 447 \text{ mW}) = 125\text{-}20.115 = 104.885^{\circ}C$ 

#### **Example 2: High-temperature application**

Using the same rules, it is possible to address applications that run at high temperatures with a low dissipation, as long as junction temperature  $T_J$  remains within the specified range.

Assuming the following application conditions:

Maximum temperature  $T_{Amax} = 100 \degree C$  (measured according to JESD51-2),  $I_{DDmax} = 20 \text{ mA}$ ,  $V_{DD} = 3.5 \text{ V}$ , maximum 20 I/Os used at the same time in output at low level with  $I_{OL} = 8 \text{ mA}$ ,  $V_{OL} = 0.4 \text{ V}$   $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$   $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives:  $P_{INTmax} = 70 \text{ mW}$  and  $P_{IOmax} = 64 \text{ mW}$ :  $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ 

Thus: P<sub>Dmax</sub> = 134 mW



| Date        | Revision | Changes                                                                                                                                                                                                |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-Jan-2017 | 4        | Section 6: Electrical characteristics:                                                                                                                                                                 |
|             |          | <ul> <li>Table 37: LSE oscillator characteristics (f<sub>LSE</sub> = 32.768 kHz) - information on configuring different drive capabilities removed. See the corresponding reference manual.</li> </ul> |
|             |          | <ul> <li>Table 25: Embedded internal reference voltage -<br/>V<sub>REFINT</sub> values</li> </ul>                                                                                                      |
|             |          | <ul> <li>Table 58: DAC characteristics - min. R<sub>LOAD</sub> to V<sub>DDA</sub> defined</li> </ul>                                                                                                   |
|             |          | <ul> <li>Figure 28: SPI timing diagram - slave mode and<br/>CPHA = 0 and Figure 29: SPI timing diagram - slave<br/>mode and CPHA = 1 enhanced and corrected</li> </ul>                                 |
|             |          | Section 8: Ordering information:                                                                                                                                                                       |
|             |          | <ul> <li>The name of the section changed from the previous<br/>"Part numbering"</li> </ul>                                                                                                             |

