Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1377 | | Number of Logic Elements/Cells | - | | Total RAM Bits | - | | Number of I/O | 228 | | Number of Gates | 10000 | | Voltage - Supply | 4.5V ~ 5.5V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 313-BBGA | | Supplier Device Package | 313-PBGA (35x35) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a14100a-bg313c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **ACT 3 Family Overview** | General Description | 1-1 | |------------------------------------------------------------------------|------| | Detailed Specifications | | | Topology | 2-1 | | Logic Modules | | | | | | Clock Networks | | | Routing Structure | | | 5 V Operating Conditions | | | 3.3 V Operating Conditions | | | Package Thermal Characteristics | | | ACT 3 Timing Model | | | Pin Descriptions | | | | | | Package Pin Assignments | | | PL84 | 3-1 | | PQ100 | 3-3 | | PQ160 | 3-5 | | PQ208, RQ208 | 3-8 | | VQ100 | 3-12 | | CQ132 | 3-14 | | CQ196 | 3-16 | | CQ256 | 3-18 | | BG225 | 3-20 | | BG313 | 3-22 | | PG100 | | | PG133 | 3-26 | | PG175 | 3-28 | | PG207 | | | PG257 | | | | | | Datasheet Information | | | List of Changes | 4-1 | | Datasheet Categories | 4-3 | | Safety Critical Life Support, and High Polichility Applications Policy | 12 | VI Revision 3 ### **Module Output Connections** Module outputs have dedicated output segments. Output segments extend vertically two channels above and two channels below, except at the top or bottom of the array. Output segments twist, as shown in Figure 10, so that only four vertical tracks are required. #### LVT Connections Outputs may also connect to nondedicated segments called Long Vertical Tracks (LVTs). Each module pair in the array shares four LVTs that span the length of the column. Any module in the column pair can connect to one of the LVTs in the column using an FF connection. The FF connection uses antifuses connected directly to the driver stage of the module output, bypassing the isolation transistor. FF antifuses are programmed at a higher current level than HF, VF, or XF antifuses to produce a lower resistance value. #### **Antifuse Connections** In general every intersection of a vertical segment and a horizontal segment contains an unprogrammed antifuse (XF-type). One exception is in the case of the clock networks. #### **Clock Connections** To minimize loading on the clock networks, a subset of inputs has antifuses on the clock tracks. Only a few of the C-module and S-module inputs can be connected to the clock networks. To further reduce loading on the clock network, only a subset of the horizontal routing tracks can connect to the clock inputs of the S-module. ### **Programming and Test Circuits** The array of logic and I/O modules is surrounded by test and programming circuits controlled by the temporary special I/O pins MODE, SDI, and DCLK. The function of these pins is similar to all ACT family devices. The ACT 3 family also includes support for two Actionprobe<sup>®</sup> circuits, allowing complete observability of any logic or I/O module in the array using the temporary special I/O pins, PRA and PRB. 2-8 Revision 3 # **5 V Operating Conditions** Table 2-2 • Absolute Maximum Ratings<sup>1</sup>, Free Air Temperature Range | Symbol | Parameter | Limits | Units | |------------------|--------------------------------------|-------------------|-------| | VCC | DC supply voltage | -0.5 to +7.0 | V | | VI | Input voltage | -0.5 to VCC + 0.5 | V | | VO | Output voltage | -0.5 to VCC + 0.5 | V | | IIO | I/O source sink current <sup>2</sup> | ±20 | mA | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | #### Notes: - 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the recommended operating conditions. - 2. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than VCC + 0.5 V for less than GND -0.5 V, the internal protection diodes will forward bias and can draw excessive current. Table 2-3 • Recommended Operating Conditions | Parameter | Commercial | Industrial | Military | Units | |----------------------------|------------|------------|-------------|-------| | Temperature range* | 0 to +70 | -40 to +85 | -55 to +125 | °C | | 5 V power supply tolerance | ±5 | ±10 | ±10 | %VCC | Note: \*Ambient temperature $(T_A)$ is used for commercial and industrial; case temperature $(T_C)$ is used for military. Table 2-4 • Electrical Specifications | | | | Coi | mmercial | In | dustrial | N | | | |--------------------|--------------------------------|---------------------------------|----------|-------------|------|-----------|------|-----------|-------| | Symbol | Parameter | Test Condition | Min. | Max. | Min. | Max. | Min. | Max. | Units | | VOH <sup>1,2</sup> | High level output | IOH = -4 mA (CMOS) | _ | _ | 3.7 | - | 3.7 | _ | V | | | | IOH = -6 mA (CMOS) | 3.84 | | | | | | V | | | | $IOH = -10 \text{ mA } (TTL)^3$ | 2.40 | | | | | | V | | VOL <sup>1,2</sup> | Low level output | IOL = +6 mA (CMOS) | | 0.33 | | 0.4 | | 0.4 | V | | | | $IOL = +12 \text{ mA } (TTL)^3$ | | 0.50 | | | | | | | VIH | High level input | TTL inputs | 2.0 | VCC + 0.3 | 2.0 | VCC + 0.3 | 2.0 | VCC + 0.3 | V | | VIL | Low level input | TTL inputs | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | V | | IIN | Input leakage | VI = VCC or GND | -10 | +10 | -10 | +10 | -10 | +10 | μΑ | | IOZ | 3-state output leakage | VO = VCC or GND | -10 | +10 | -10 | +10 | -10 | +10 | μΑ | | C <sub>IO</sub> | I/O capacitance <sup>3,4</sup> | | | 10 | | 10 | | 10 | pF | | ICC(S) | Standby VCC supply cu | | 2 | | 10 | | 20 | mΑ | | | ICC(D) | Dynamic VCC supply c | urrent. See the Power Dis | ssipatio | on section. | | | | | | #### Notes: - Microsemi devices can drive and receive either CMOS or TTL signal levels. No assignment of I/Os as TTL or CMOS is required. - 2. Tested one output at a time, VCC = minimum. - 3. Not tested; for information only. - 4. VOUT = 0 V, f = 1 MHz - 5. Typical standby current = 0.7 mA. All outputs unloaded. All inputs = VCC or GND. Equivalent capacitance is calculated by measuring ICC active at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of VCC. Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown in Figure 2-10. Table 2-10 • CEQ Values for Microsemi FPGAs | Item | CEQ Value | |------------------------------------------------------|-----------| | Modules (C <sub>EQM</sub> ) | 6.7 | | Input Buffers (C <sub>EQI</sub> ) | 7.2 | | Output Buffers (C <sub>EQO</sub> ) | 10.4 | | Routed Array Clock Buffer Loads (C <sub>EQCR</sub> ) | 1.6 | | Dedicated Clock Buffer Loads (C <sub>EQCD</sub> ) | 0.7 | | I/O Clock Buffer Loads (C <sub>EQCI)</sub> | 0.9 | To calculate the active power dissipated from the complete design, the switching frequency of each part of the logic must be known. EQ 5 shows a piece-wise linear summation over all components. $$\begin{split} & \text{Power =VCC$^2$} * \text{[(m * C_{EQM} * f_m)_{modules} + (n * C_{EQI} * f_n)_{inputs} \\ & + (p * (C_{EQO} + C_L) * f_p)_{outputs} \\ & + 0.5 * (q1 * C_{EQCR} * f_{q1})_{routed\_Clk1} + (r1 * fq1)_{routed\_Clk1} \\ & + 0.5 * (q2 * C_{EQCR} * fq2)_{routed\_Clk2} \\ & + (r_2 * f_{q2})_{routed\_Clk2} + 0.5 * (s_1 * C_{EQCD} * f_{s1})_{dedicated\_Clk} \\ & + (s_2 * C_{EQCI} * f_{s2})_{IO\_Clk} \end{split}$$ EQ 5 #### Where: m = Number of logic modules switching at f<sub>m</sub> n = Number of input buffers switching at fn p = Number of output buffers switching at f<sub>p</sub> q1 = Number of clock loads on the first routed array clock q2 = Number of clock loads on the second routed array clock r<sub>1</sub> = Fixed capacitance due to first routed array clock r<sub>2</sub> = Fixed capacitance due to second routed array clock s<sub>1</sub> = Fixed number of clock loads on the dedicated array clock s<sub>2</sub> = Fixed number of clock loads on the dedicated I/O clock C<sub>EQM</sub> = Equivalent capacitance of logic modules in pF $C_{EQI}$ = Equivalent capacitance of input buffers in pF C<sub>EOO</sub> = Equivalent capacitance of output buffers in pF C<sub>FOCR</sub> = Equivalent capacitance of routed array clock in pF C<sub>EOCD</sub> = Equivalent capacitance of dedicated array clock in pF C<sub>FOCI</sub> = Equivalent capacitance of dedicated I/O clock in pF C<sub>L</sub> = Output lead capacitance in pF f<sub>m</sub> = Average logic module switching rate in MHz $f_n$ = Average input buffer switching rate in MHz f<sub>n</sub> = Average output buffer switching rate in MHz f<sub>q1</sub> = Average first routed array clock rate in MHz f<sub>q2</sub> = Average second routed array clock rate in MHz f<sub>s1</sub> = Average dedicated array clock rate in MHz f<sub>s2</sub> = Average dedicated I/O clock rate in MHz Figure 2-14 • Module Delays Figure 2-15 • Sequential Module Timing Characteristics 2-18 Revision 3 ### **Tightest Delay Distributions** Propagation delay between logic modules depends on the resistive and capacitive loading of the routing tracks, the interconnect elements, and the module inputs being driven. Propagation delay increases as the length of routing tracks, the number of interconnect elements, or the number of inputs increases. From a design perspective, the propagation delay can be statistically correlated or modeled by the fanout (number of loads) driven by a module. Higher fanout usually requires some paths to have longer lengths of routing track. The ACT 3 family delivers the tightest fanout delay distribution of any FPGA. This tight distribution is achieved in two ways: by decreasing the delay of the interconnect elements and by decreasing the number of interconnect elements per path. Microsemi's patented PLICE antifuse offers a very low resistive/capacitive interconnect. The ACT 3 family's antifuses, fabricated in 0.8 micron m lithography, offer nominal levels of $200\Omega$ resistance and 6 femtofarad (fF) capacitance per antifuse. The ACT 3 fanout distribution is also tighter than alternative devices due to the low number of antifuses required per interconnect path. The ACT 3 family's proprietary architecture limits the number of antifuses per path to only four, with 90% of interconnects using only two antifuses. The ACT 3 family's tight fanout delay distribution offers an FPGA design environment in which fanout can be traded for the increased performance of reduced logic level designs. This also simplifies performance estimates when designing with ACT 3 devices. | • | | 0 , , | ` '' | | | |-------------|--------|--------|--------|--------|--------| | Speed Grade | FO = 1 | FO = 2 | FO = 3 | FO = 4 | FO = 8 | | ACT 3 –3 | 2.9 | 3.2 | 3.4 | 3.7 | 4.8 | | ACT 3 –2 | 3.3 | 3.7 | 3.9 | 4.2 | 5.5 | | ACT 3 –1 | 3.7 | 4.2 | 4.4 | 4.8 | 6.2 | | ACT 3 STD | 4.3 | 4.8 | 5.1 | 5.5 | 7.2 | Table 2-14 • Logic Module and Routing Delay by Fanout (ns); Worst-Case Commercial Conditions #### Notes: - Obtained by added t<sub>RD(X=FO)</sub> to t<sub>PD</sub> from the Logic Module Timing Characteristics Tables found in this datasheet. - 2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. ## **Timing Characteristics** Timing characteristics for ACT 3 devices fall into three categories: family dependent, device dependent, and design dependent. The input and output buffer characteristics are common to all ACT 3 family members. Internal routing delays are device dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design is complete. Delay values may then be determined by using the ALS Timer utility or performing simulation with post-layout delays. ### Critical Nets and Typical Nets Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most time-critical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to 6% of the nets in a design may be designated as critical, while 90% of the nets in a design are typical. ### Long Tracks Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes four antifuse connections. This increases capacitance and resistance, result ng in longer net delays for macros connected to long tracks. Typically up to 6% of nets in a fully utilized device require long tracks. Long tracks contribute approximately 4 ns to 14 ns delay. This additional delay is represented statistically in higher fanout (FO = 8) routing delays in the datasheet specifications section. 2-20 Revision 3 ## A1425A, A14V25A Timing Characteristics (continued) Table 2-25 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J = 70^{\circ}$ C | Dedicate | d (hardwired) I/O Clock Network | -3 Speed <sup>1</sup> | | -2 Sp | oeed <sup>1</sup> | -1 Speed | | Std. Speed | | 3.3 V Speed <sup>1</sup> | | Units | |----------------------|------------------------------------------------|-----------------------|------------|-------|-------------------|----------|------------|------------|------------|--------------------------|------------|-------| | Paramete | er/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>IOCKH</sub> | Input Low to High (pad to I/O module input) | | 2.0 | | 2.3 | | 2.6 | | 3.0 | | 3.5 | ns | | t <sub>IOPWH</sub> | Minimum Pulse Width High | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>IPOWL</sub> | Minimum Pulse Width Low | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>IOSAPW</sub> | Minimum Asynchronous Pulse Width | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>IOCKSW</sub> | Maximum Skew | | 0.4 | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ns | | t <sub>IOP</sub> | Minimum Period | 4.0 | | 5.0 | | 6.8 | | 8.0 | | 10.0 | | ns | | f <sub>IOMAX</sub> | Maximum Frequency | | 250 | | 200 | | 150 | | 125 | | 100 | MHz | | Dedicate | d (hardwired) Array Clock | | | | | | | | | | | | | t <sub>HCKH</sub> | Input Low to High (pad to S-module input) | | 3.0 | | 3.4 | | 3.9 | | 4.5 | | 5.5 | ns | | t <sub>HCKL</sub> | Input High to Low (pad to S-module input) | | 3.0 | | 3.4 | | 3.9 | | 4.5 | | 5.5 | ns | | t <sub>HPWH</sub> | Minimum Pulse Width High | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>HPWL</sub> | Minimum Pulse Width Low | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>HCKSW</sub> | Delta High to Low, Low Slew | | 0.3 | | 0.3 | | 0.3 | | 0.3 | | 0.3 | ns | | t <sub>HP</sub> | Minimum Period | 4.0 | | 5.0 | | 6.8 | | 8.0 | | 10.0 | | ns | | f <sub>HMAX</sub> | Maximum Frequency | | 250 | | 200 | | 150 | | 125 | | 100 | MHz | | Routed A | rray Clock Networks | | | | | | | | | | ı | | | t <sub>RCKH</sub> | Input Low to High (FO = 64) | | 3.7 | | 4.1 | | 4.7 | | 5.5 | | 9.0 | ns | | t <sub>RCKL</sub> | Input High to Low (FO = 64) | | 4.0 | | 4.5 | | 5.1 | | 6.0 | | 9.0 | ns | | t <sub>RPWH</sub> | Min. Pulse Width High (FO = 64) | 3.3 | | 3.8 | | 4.2 | | 4.9 | | 6.5 | | ns | | t <sub>RPWL</sub> | Min. Pulse Width Low (FO = 64) | 3.3 | | 3.8 | | 4.2 | | 4.9 | | 6.5 | | ns | | t <sub>RCKSW</sub> | Maximum Skew (FO = 128) | | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.0 | ns | | t <sub>RP</sub> | Minimum Period (FO = 64) | 6.8 | | 8.0 | | 8.7 | | 10.0 | | 13.4 | | ns | | f <sub>RMAX</sub> | Maximum Frequency (FO = 64) | | 150 | | 125 | | 115 | | 100 | | 75 | MHz | | Clock-to-Clock Skews | | | | | | | | | | | | | | t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew | 0.0 | 1.7 | 0.0 | 1.8 | 0.0 | 2.0 | 0.0 | 2.2 | 0.0 | 3.0 | ns | | t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64) (FO = 80) | 0.0<br>0.0 | 1.0<br>3.0 | 0.0 | 1.0<br>3.0 | 0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 3.0<br>3.0 | ns | | t <sub>HRCKSW</sub> | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 80) | 0.0<br>0.0 | 1.0<br>3.0 | 0.0 | 1.0<br>3.0 | 0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0 | 1.0<br>3.0 | ns | #### Notes: 2. Delays based on 35 pF loading. <sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. ## A1440A, A14V40A Timing Characteristics (continued) Table 2-27 • A1440A, A14V40A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C | I/O Mod | lule Input Propagation Delays | -3 Sp | peed <sup>1</sup> | -2 Sp | peed <sup>1</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units | |--------------------|--------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------| | Parame | eter/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>INY</sub> | Input Data Pad to Y | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | t <sub>ICKY</sub> | Input Reg IOCLK Pad to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>OCKY</sub> | Output Reg IOCLK Pad to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>ICLRY</sub> | Input Asynchronous Clear to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>OCLRY</sub> | Output Asynchronous Clear to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | Predict | ed Input Routing Delays <sup>2</sup> | | • | | | • | | • | | | | | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 0.9 | | 1.0 | | 1.1 | | 1.3 | | 1.7 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 1.2 | | 1.4 | | 1.6 | | 1.8 | | 2.4 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.8 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 1.7 | | 1.9 | | 2.2 | | 2.5 | | 3.3 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | I/O Mod | Iule Sequential Timing (wrt IOCLK | oad) | | | | | | | | | | | | t <sub>INH</sub> | Input F-F Data Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input F-F Data Setup | 1.8 | | 1.7 | | 2.0 | | 2.3 | | 2.3 | | ns | | t <sub>IDEH</sub> | Input Data Enable Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>IDESU</sub> | Input Data Enable Setup | 5.8 | | 6.5 | | 7.5 | | 8.6 | | 8.6 | | ns | | t <sub>OUTH</sub> | Output F-F Data hold | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.0 | | ns | | t <sub>OUTSU</sub> | Output F-F Data Setup | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.0 | | ns | | t <sub>ODEH</sub> | Output Data Enable Hold | 0.3 | | 0.4 | | 0.4 | | 0.5 | | 0.5 | | ns | | f <sub>ODESU</sub> | Output Data Enable Setup | 1.3 | | 1.5 | | 1.7 | | 2.0 | | 2.0 | | ns | #### Notes: <sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. <sup>2.</sup> Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. ### A1460A, A14V60A Timing Characteristics (continued) Table 2-31 • A1460A, A14V60A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C | I/O Mod | lule Input Propagation Delays | -3 Sp | peed <sup>1</sup> | -2 Sp | oeed <sup>1</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units | |--------------------|--------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------| | Parame | eter/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>INY</sub> | Input Data Pad to Y | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | t <sub>ICKY</sub> | Input Reg IOCLK Pad to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>OCKY</sub> | Output Reg IOCLK Pad to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>ICLRY</sub> | Input Asynchronous Clear to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>OCLRY</sub> | Output Asynchronous Clear to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | Predict | ed Input Routing Delays <sup>2</sup> | | | | | | | | | | | | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 0.9 | | 1.0 | | 1.1 | | 1.3 | | 1.7 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 1.2 | | 1.4 | | 1.6 | | 1.8 | | 2.4 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.8 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 1.7 | | 1.9 | | 2.2 | | 2.5 | | 3.3 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | I/O Mod | lule Sequential Timing (wrt IOCLK | pad) | | | | | | | | | | | | t <sub>INH</sub> | Input F-F Data Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input F-F Data Setup | 1.3 | | 1.5 | | 1.8 | | 2.0 | | 2.0 | | ns | | t <sub>IDEH</sub> | Input Data Enable Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>IDESU</sub> | Input Data Enable Setup | 5.8 | | 6.5 | | 7.5 | | 8.6 | | 8.6 | | ns | | t <sub>OUTH</sub> | Output F-F Data hold | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.0 | | ns | | t <sub>OUTSU</sub> | Output F-F Data Setup | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.0 | | ns | | t <sub>ODEH</sub> | Output Data Enable Hold | 0.3 | | 0.4 | | 0.4 | | 0.5 | | 0.5 | | ns | | f <sub>ODESU</sub> | Output Data Enable Setup | 1.3 | | 1.5 | | 1.7 | | 2.0 | | 2.0 | | ns | #### Notes: <sup>5.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. <sup>6.</sup> Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. ### A14100A, A14V100A Timing Characteristics Table 2-34 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup> | Logic N | Module Propagation Delays <sup>2</sup> | −3 S | peed <sup>3</sup> | –2 Sp | eed <sup>3</sup> | –1 S | peed | Std. S | peed | 3.3 V | Speed <sup>1</sup> | Units | |--------------------|----------------------------------------|------|-------------------|-------|------------------|------|------|--------|------|-------|--------------------|-------| | Parame | eter/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>PD</sub> | Internal Array Module | | 2.0 | | 2.3 | | 2.6 | | 3.0 | | 3.9 | ns | | t <sub>CO</sub> | Sequential Clock to Q | | 2.0 | | 2.3 | | 2.6 | | 3.0 | | 3.9 | ns | | t <sub>CLR</sub> | Asynchronous Clear to Q | | 2.0 | | 2.3 | | 2.6 | | 3.0 | | 3.9 | ns | | Predict | ed Routing Delays <sup>4</sup> | | | | | | | | • | • | • | | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 0.9 | | 1.0 | | 1.1 | | 1.3 | | 1.7 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 1.2 | | 1.4 | | 1.6 | | 1.8 | | 2.4 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.8 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 1.7 | | 1.9 | | 2.2 | | 2.5 | | 3.3 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | Logic N | Module Sequential Timing | | | | | | | | | | | • | | t <sub>SUD</sub> | Flip-Flop Data Input Setup | 0.5 | | 0.6 | | 0.8 | | 0.8 | | 0.8 | | ns | | t <sub>HD</sub> | Flip-Flop Data Input Hold | 0.0 | | 0.0 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>SUD</sub> | Latch Data Input Setup | 0.5 | | 0.6 | | 0.8 | | 0.8 | | 0.8 | | ns | | t <sub>HD</sub> | Latch Data Input Hold | 0.0 | | 0.0 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>WASYN</sub> | Asynchronous Pulse Width | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>WCLKA</sub> | Flip-Flop Clock Pulse Width | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>A</sub> | Flip-Flop Clock Input Period | 5.0 | | 6.8 | | 8.0 | | 10.0 | | 13.4 | | ns | | f <sub>MAX</sub> | Flip-Flop Clock Frequency | | 200 | | 150 | | 125 | | 100 | | 75 | MHz | #### Notes: - 1. VCC = 3.0 V for 3.3 V specifications. - 2. For dual-module macros, use $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$ or $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate. - 3. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. - 4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. 2-38 Revision 3 # **PQ100** Note: This is the top view of the package. ### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx | | PQ208, RQ208 | | | | | | | | | | |------------|---------------------------|-----------------------------|--|--|--|--|--|--|--|--| | Pin Number | A1460, A14V60<br>Function | A14100, A14V100<br>Function | | | | | | | | | | 1 | GND | GND | | | | | | | | | | 2 | SDI, I/O | SDI, I/O | | | | | | | | | | 11 | MODE | MODE | | | | | | | | | | 12 | VCC | VCC | | | | | | | | | | 25 | VCC | VCC | | | | | | | | | | 26 | GND | GND | | | | | | | | | | 27 | VCC | VCC | | | | | | | | | | 28 | GND | GND | | | | | | | | | | 40 | VCC | VCC | | | | | | | | | | 41 | VCC | VCC | | | | | | | | | | 52 | GND | GND | | | | | | | | | | 53 | NC | I/O | | | | | | | | | | 60 | VCC | VCC | | | | | | | | | | 65 | NC | I/O | | | | | | | | | | 76 | PRB, I/O | PRB, I/O | | | | | | | | | | 77 | GND | GND | | | | | | | | | | 78 | VCC | VCC | | | | | | | | | | 79 | GND | GND | | | | | | | | | | 80 | VCC | VCC | | | | | | | | | | 82 | HCLK, I/O | HCLK, I/O | | | | | | | | | | 98 | VCC | VCC | | | | | | | | | | 102 | NC | I/O | | | | | | | | | | 103 | SDO | SDO | | | | | | | | | | 104 | IOPCL, I/O | IOPCL, I/O | | | | | | | | | | 105 | GND | GND | | | | | | | | | | 114 | VCC | VCC | | | | | | | | | | PQ208, RQ208 | | | | |--------------|---------------------------|-----------------------------|--| | Pin Number | A1460, A14V60<br>Function | A14100, A14V100<br>Function | | | 115 | VCC | VCC | | | 116 | NC | I/O | | | 129 | GND | GND | | | 130 | VCC | VCC | | | 131 | GND | GND | | | 132 | VCC | VCC | | | 145 | VCC | VCC | | | 146 | GND | GND | | | 147 | NC | I/O | | | 148 | VCC | VCC | | | 156 | IOCLK, I/O | IOCLK, I/O | | | 157 | GND | GND | | | 158 | NC | I/O | | | 164 | VCC | VCC | | | 180 | CLKA, I/O | CLKA, I/O | | | 181 | CLKB, I/O | CLKB, I/O | | | 182 | VCC | VCC | | | 183 | GND | GND | | | 184 | VCC | VCC | | | 185 | GND | GND | | | 186 | PRA, I/O | PRA, I/O | | | 195 | NC | I/O | | | 201 | VCC | VCC | | | 205 | NC | I/O | | | 208 | DCLK, I/O | DCLK, I/O | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. | TQ176 | | | | |------------|---------------------------|---------------------------|--| | Pin Number | A1440, A14V40<br>Function | A1460, A14V60<br>Function | | | 1 | GND | GND | | | 2 | SDI, I/O | SDI, I/O | | | 10 | MODE | MODE | | | 11 | VCC | VCC | | | 20 | NC | I/O | | | 21 | GND | GND | | | 22 | VCC | VCC | | | 23 | GND | GND | | | 32 | VCC | VCC | | | 33 | VCC | VCC | | | 44 | GND | GND | | | 49 | NC | I/O | | | 51 | NC | I/O | | | 63 | NC | I/O | | | 64 | PRB, I/O | PRB, I/O | | | 65 | GND | GND | | | 66 | VCC | VCC | | | 67 | VCC | VCC | | | 69 | HCLK, I/O | HCLK, I/O | | | 82 | NC | I/O | | | 83 | NC | I/O | | | 87 | SDO | SDO | | | 88 | IOPCL, I/O | IOPCL, I/O | | | TQ176 | | | | |------------|---------------------------|---------------------------|--| | Pin Number | A1440, A14V40<br>Function | A1460, A14V60<br>Function | | | 89 | GND | GND | | | 98 | VCC | VCC | | | 99 | VCC | VCC | | | 108 | GND | GND | | | 109 | VCC | VCC | | | 110 | GND | GND | | | 119 | NC | I/O | | | 121 | NC | I/O | | | 122 | VCC | VCC | | | 123 | GND | GND | | | 124 | VCC | VCC | | | 132 | IOCLK, I/O | IOCLK, I/O | | | 133 | GND | GND | | | 138 | NC | I/O | | | 152 | CLKA, I/O | CLKA, I/O | | | 153 | CLKB, I/O | CLKB, I/O | | | 154 | VCC | VCC | | | 155 | GND | GND | | | 156 | VCC | VCC | | | 157 | PRA, I/O | PRA, I/O | | | 158 | NC | I/O | | | 170 | NC | I/O | | | 176 | DCLK, I/O | DCLK, I/O | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. # **CQ196** Note: This is the top view. ### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-16 Revision 3 | | BG313 | | | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | A14100, A14V100<br>Function | Location | | | | CLKA or I/O | J13 | | | | CLKB or I/O | G13 | | | | DCLK or I/O | B2 | | | | GND | A1, A25, AD2, AE25, J21, L13, M12, M14, N11, N13, N15, P12, P14, R13 | | | | HCLK or I/O | T14 | | | | IOCLK or I/O | B24 | | | | IOPCL or I/O | AD24 | | | | MODE | G3 | | | | NC | A3, A13, A23, AA5, AA9, AA23, AB2, AB4, AB20, AC13, AC25, AD22, AE1, AE21, B14, C5, C25, D4, D24, E3, E21, F6, F10, F16, G1, G25, H18, H24, J1, J7, J25, K12, L15, L17, M6, N1, N5, N7, N21, N23, P20, R11, T6, T8, U9, U13, U21, V16, W7, Y20, Y24 | | | | PRA or I/O | H12 | | | | PRB or I/O | AD12 | | | | SDI or I/O | C1 | | | | SDO | AE23 | | | | VCC | AB18, AD6, AE13, C13, C19, E13, G9, H22, K8, K20, M16, N3, N9, N25, U5, W13, V2, V24 | | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. ### **PG133** Note: This is the top view. #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-26 Revision 3 # **PG175** Note: This is the top view. #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-28 Revision 3 | PG257 | | | |-----------------|-------------------------------------------------------------------------|--| | A14100 Function | Location | | | CLKA or I/O | L4 | | | CLKB or I/O | L5 | | | DCLK or I/O | E4 | | | GND | B16, C4, D4, D10, D16, E11, J5, K4, K16, L15, R4, T4, T10, T16, T17, X7 | | | HCLK or I/O | J16 | | | IOCLK or I/O | T5 | | | IOPCL or I/O | R16 | | | MODE | A5 | | | NC | E5 | | | PRA or I/O | J1 | | | PRB or I/O | J17 | | | SDI or I/O | B4 | | | SDO | R17 | | | VCC | C3, C10, C13, C17, K3, K17, V3, V7, V10, V17, X14 | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. | Revision | Changes | Page | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------| | Revision 2 (continued) | In the "Package Pin Assignments" section, notes were added to the pin tables for the following packages, stating that they are discontinued: | | | | "BG225" | 3-20 | | | "PG100" | 3-24 | | | "PG133" | 3-26 | | | "PG175" | 3-28 | | Revision 1<br>(June 2006) | RoHS compliant information was added to the "Ordering Information" section. | II | 4-2 Revision 3