

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 200                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 80                                                            |
| Number of Gates                | 1500                                                          |
| Voltage - Supply               | 4.5V ~ 5.5V                                                   |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | -40°C ~ 85°C (TA)                                             |
| Package / Case                 | 100-BQFP                                                      |
| Supplier Device Package        | 100-PQFP (20x14)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1415a-1pq100i |

Email: info@E-XFL.COM

E·XFI

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Plastic Device Resources**

| Device | Logic   |       |      | User I/Os |       |               |    |       |        |       |  |  |  |  |  |
|--------|---------|-------|------|-----------|-------|---------------|----|-------|--------|-------|--|--|--|--|--|
| Series | Modules | Gates | PL84 | PQ100     | PQ160 | PQ/RQ208 VQ10 |    | TQ176 | BG225* | BG313 |  |  |  |  |  |
| A1415  | 200     | 1500  | 70   | 80        | -     | -             | 80 | -     | -      | -     |  |  |  |  |  |
| A1425  | 310     | 2500  | 70   | 80        | 100   | -             | 83 | -     | -      | -     |  |  |  |  |  |
| A1440  | 564     | 4000  | 70   | -         | 131   | -             | 83 | 140   | -      | -     |  |  |  |  |  |
| A1460  | 848     | 6000  | -    | -         | 131   | 167           | -  | - 151 |        | -     |  |  |  |  |  |
| A14100 | 1377    | 10000 | -    | -         | -     | 175           | -  | -     | -      | 228   |  |  |  |  |  |

Note: \*Discontinued

# **Hermetic Device Resources**

| Device | Logic   |       |               | User I/Os |        |       |             |     |       |       |  |  |  |  |
|--------|---------|-------|---------------|-----------|--------|-------|-------------|-----|-------|-------|--|--|--|--|
| Series | Modules | Gates | PG100* PG133* |           | PG175* | PG207 | PG207 PG257 |     | CQ196 | CQ256 |  |  |  |  |
| A1415  | 200     | 1500  | 80            | -         | -      | -     | -           | -   | -     | -     |  |  |  |  |
| A1425  | 310     | 2500  | -             | 100       | -      | -     | -           | 100 | -     | -     |  |  |  |  |
| A1440  | 564     | 4000  | -             | -         | 140    | -     | -           | -   | -     | -     |  |  |  |  |
| A1460  | 848     | 6000  | -             | -         | -      | 168   | -           | -   | 168   | -     |  |  |  |  |
| A14100 | 1377    | 10000 | -             | -         | -      | -     | 228         | -   | -     | 228   |  |  |  |  |

Note: \*Discontinued

Contact your local Microsemi SoC Products Group (formerly Actel) representative for device availability: http://www.microsemi.com/soc/contact/default.aspx.



The I/O module output Y is used to bring Pad signals into the array or to feed the output register back into the array. This allows the output register to be used in high-speed state machine applications. Side I/O modules have a dedicated output segment for Y extending into the routing channels above and below (similar to logic modules). Top/Bottom I/O modules have no dedicated output segment. Signals coming into the chip from the top or bottom are routed using F-fuses and LVTs (F-fuses and LVTs are explained in detail in the routing section).

## I/O Pad Drivers

All pad drivers are capable of being tristate. Each buffer connects to an associated I/O module with four signals: OE (Output Enable), IE (Input Enable), DataOut, and DataIn. Certain special signals used only during programming and test also connect to the pad drivers: OUTEN (global output enable), INEN (global input enable), and SLEW (individual slew selection). See Figure 2-5.



*Figure 2-5* • Function Diagram for I/O Pad Driver

## Special I/Os

The special I/Os are of two types: temporary and permanent. Temporary special I/Os are used during programming and testing. They function as normal I/Os when the MODE pin is inactive. Permanent special I/Os are user programmed as either normal I/Os or special I/Os. Their function does not change once the device has been programmed. The permanent special I/Os consist of the array clock input buffers (CLKA and CLKB), the hard-wired array clock input buffer (HCLK), the hard-wired I/O clock input buffer (IOCLK), and the hard-wired I/O register preset/clear input buffer (IOPCL). Their function is determined by the I/O macros selected.

# **Clock Networks**

The ACT 3 architecture contains four clock networks: two high-performance dedicated clock networks and two general purpose routed networks. The high-performance networks function up to 200 MHz, while the general purpose routed networks function up to 150 MHz.

# Dedicated Clocks

Dedicated clock networks support high performance by providing sub-nanosecond skew and guaranteed performance. Dedicated clock networks contain no programming elements in the path from the I/O Pad Driver to the input of S-modules or I/O modules. There are two dedicated clock networks: one for the array registers (HCLK), and one for the I/O registers (IOCLK). The clock networks are accessed by special I/Os.



Figure 2-6 • Clock Networks

The routed clock networks are referred to as CLK0 and CLK1. Each network is connected to a clock module (CLKMOD) that selects the source of the clock signal and may be driven as follows (Figure 2-6):

- Externally from the CLKA pad
- Externally from the CLKB pad
- Internally from the CLKINA input
- Internally from the CLKINB input

The clock modules are located in the top row of I/O modules. Clock drivers and a dedicated horizontal clock track are located in each horizontal routing channel. The function of the clock module is determined by the selection of clock macros from the macro library. The macro CLKBUF is used to connect one of the two external clock pins to a clock network, and the macro CLKINT is used to connect an internally generated clock signal to a clock network. Since both clock networks are identical, the user does not care whether CLK0 or CLK1 is being used. Routed clocks can also be used to drive high fanout nets like resets, output enables, or data enables. This saves logic modules and results in performance increases in some cases.

# **Routing Structure**

The ACT 3 architecture uses vertical and horizontal routing tracks to connect the various logic and I/O modules. These routing tracks are metal interconnects that may either be of continuous length or broken into segments. Segments can be joined together at the ends using antifuses to increase their lengths up to the full length of the track.



## **Horizontal Routing**

Horizontal channels are located between the rows of modules and are composed of several routing tracks. The horizontal routing tracks within the channel are divided into one or more segments. The minimum horizontal segment length is the width of a module-pair, and the maximum horizontal segment length is the full length of the channel. Any segment that spans more than one-third the row length is considered a long horizontal segment. A typical channel is shown in Figure 2-7. Undedicated horizontal routing tracks are used to route signal nets. Dedicated routing tracks are used for the global clock networks and for power and ground tie-off tracks.



Figure 2-7 • Horizontal Routing Tracks and Segments

## Vertical Routing

Other tracks run vertically through the modules. Vertical tracks are of three types: input, output, and long. Vertical tracks are also divided into one or more segments. Each segment in an input track is dedicated to the input of a particular module. Each segment in an output track is dedicated to the output of a particular module. Long segments are uncommitted and can be assigned during routing. Each output segment spans four channels (two above and two below), except near the top and bottom of the array where edge effects occur. LVTs contain either one or two segments. An example of vertical routing tracks and segments is shown in Figure 2-8.



Figure 2-8 • Vertical Routing Tracks and Segments

# **Antifuse Connections**

An antifuse is a "normally open" structure as opposed to the normally closed fuse structure used in PROMs or PALs. The use of antifuses to implement a programmable logic device results in highly testable structures as well as an efficient programming architecture. The structure is highly testable because there are no preexisting connections; temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed as well as isolate individual circuit structures to be tested. This can be done both before and after programming. For example, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified.

Four types of antifuse connections are used in the routing structure of the ACT 3 array. (The physical structure of the antifuse is identical in each case; only the usage differs.)

Table 2-1 shows four types of antifuses.

| Туре | Description                         |
|------|-------------------------------------|
| XF   | Horizontal-to-vertical connection   |
| HF   | Horizontal-to-horizontal connection |
| VF   | Vertical-to-vertical connection     |
| FF   | "Fast" vertical connection          |

Examples of all four types of connections are shown in Figure 2-7 on page 2-6 and Figure 2-8 on page 2-6.

## Module Interface

Connections to Logic and I/O modules are made through vertical segments that connect to the module inputs and outputs. These vertical segments lie on vertical tracks that span the entire height of the array.

#### Module Input Connections

The tracks dedicated to module inputs are segmented by pass transistors in each module row. During normal user operation, the pass transistors are inactive, which isolates the inputs of a module from the inputs of the module directly above or below it. During certain test modes, the pass transistors are active to verify the continuity of the metal tracks. Vertical input segments span only the channel above or the channel below. The logic modules are arranged such that half of the inputs are connected to the channel above and half of the inputs to segments in the channel below, as shown in Figure 2-9.



Figure 2-9 • Logic Module Routing Interface



### Module Output Connections

Module outputs have dedicated output segments. Output segments extend vertically two channels above and two channels below, except at the top or bottom of the array. Output segments twist, as shown in Figure 10, so that only four vertical tracks are required.

#### LVT Connections

Outputs may also connect to nondedicated segments called Long Vertical Tracks (LVTs). Each module pair in the array shares four LVTs that span the length of the column. Any module in the column pair can connect to one of the LVTs in the column using an FF connection. The FF connection uses antifuses connected directly to the driver stage of the module output, bypassing the isolation transistor. FF antifuses are programmed at a higher current level than HF, VF, or XF antifuses to produce a lower resistance value.

#### Antifuse Connections

In general every intersection of a vertical segment and a horizontal segment contains an unprogrammed antifuse (XF-type). One exception is in the case of the clock networks.

### **Clock Connections**

To minimize loading on the clock networks, a subset of inputs has antifuses on the clock tracks. Only a few of the C-module and S-module inputs can be connected to the clock networks. To further reduce loading on the clock network, only a subset of the horizontal routing tracks can connect to the clock inputs of the S-module.

## **Programming and Test Circuits**

The array of logic and I/O modules is surrounded by test and programming circuits controlled by the temporary special I/O pins MODE, SDI, and DCLK. The function of these pins is similar to all ACT family devices. The ACT 3 family also includes support for two Actionprobe<sup>®</sup> circuits, allowing complete observability of any logic or I/O module in the array using the temporary special I/O pins, PRA and PRB.



#### Table 2-11 • Fixed Capacitance Values for Microsemi FPGAs

| Device Type | r1, routed_Clk1 | r2, routed_Clk2 |
|-------------|-----------------|-----------------|
| A1415A      | 60              | 60              |
| A14V15A     | 57              | 57              |
| A1425A      | 75              | 75              |
| A14V25A     | 72              | 72              |
| A1440A      | 105             | 105             |
| A14V40A     | 100             | 100             |
| A1440B      | 105             | 105             |
| A1460A      | 165             | 165             |
| A14V60A     | 157             | 157             |
| A1460B      | 165             | 165             |
| A14100A     | 195             | 195             |
| A14V100A    | 185             | 185             |
| A14100B     | 195             | 195             |

#### Table 2-12 • Fixed Clock Loads (s1/s2)

| Device Type | s1, Clock Loads on Dedicated<br>Array Clock | s2, Clock Loads on Dedicated<br>I/O Clock |
|-------------|---------------------------------------------|-------------------------------------------|
| A1415A      | 104                                         | 80                                        |
| A14V15A     | 104                                         | 80                                        |
| A1425A      | 160                                         | 100                                       |
| A14V25A     | 160                                         | 100                                       |
| A1440A      | 288                                         | 140                                       |
| A14V40A     | 288                                         | 140                                       |
| A1440B      | 288                                         | 140                                       |
| A1460A      | 432                                         | 168                                       |
| A14V60A     | 432                                         | 168                                       |
| A1460B      | 432                                         | 168                                       |
| A14100A     | 697                                         | 228                                       |
| A14V100A    | 697                                         | 228                                       |
| A14100B     | 697                                         | 228                                       |

## **Timing Derating**

ACT 3 devices are manufactured in a CMOS process. Therefore, device performance varies according to temperature, voltage, and process variations. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

#### Table 2-15 • Timing Derating Factor (Temperature and Voltage)

| (Commercial Minimum/Maximum Specification) x | Indus | strial | Mili | tary |
|----------------------------------------------|-------|--------|------|------|
|                                              | Min.  | Max.   | Min. | Max. |
|                                              | 0.66  | 1.07   | 0.63 | 1.17 |

#### Table 2-16 • Timing Derating Factor for Designs at Typical Temperature ( $T_J = 25^{\circ}C$ ) and Voltage (5.0 V)

| (Commercial Maximum Specification) x 0.85 |
|-------------------------------------------|
|-------------------------------------------|

#### Table 2-17 • Temperature and Voltage Derating Factors

(normalized to Worst-Case Commercial, TJ = 4.75 V, 70°C)

|      | -55  | -40  | 0    | 25   | 70   | 85   | 125   |
|------|------|------|------|------|------|------|-------|
| 4.50 | 0.72 | 0.76 | 0.85 | 0.90 | 1.04 | 1.07 | 1.117 |
| 4.75 | 0.70 | 0.73 | 0.82 | 0.87 | 1.00 | 1.03 | 1.12  |
| 5.00 | 0.68 | 0.71 | 0.79 | 0.84 | 0.97 | 1.00 | 1.09  |
| 5.25 | 0.66 | 0.69 | 0.77 | 0.82 | 0.94 | 0.97 | 1.06  |
| 5.50 | 0.63 | 0.66 | 0.74 | 0.79 | 0.90 | 0.93 | 1.01  |



Note: This derating factor applies to all routing and propagation delays.





### A1415A, A14V15A Timing Characteristics

Table 2-18 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic Module Propagation Delays <sup>2</sup> |                                | -3 S | peed <sup>3</sup> | –2 S | beed <sup>3</sup> | -1 S | peed | Std. S | Speed | 3.3 V Speed <sup>1</sup> |      | Units |
|----------------------------------------------|--------------------------------|------|-------------------|------|-------------------|------|------|--------|-------|--------------------------|------|-------|
| Parameter/Description                        |                                | Min. | Max.              | Min. | Max.              | Min. | Max. | Min.   | Max.  | Min.                     | Max. |       |
| t <sub>PD</sub>                              | Internal Array Module          |      | 2.0               |      | 2.3               |      | 2.6  |        | 3.0   |                          | 3.9  | ns    |
| t <sub>CO</sub>                              | Sequential Clock to Q          |      | 2.0               |      | 2.3               |      | 2.6  |        | 3.0   |                          | 3.9  | ns    |
| t <sub>CLR</sub>                             | Asynchronous Clear to Q        |      | 2.0               |      | 2.3               |      | 2.6  |        | 3.0   |                          | 3.9  | ns    |
| Predict                                      | ed Routing Delays <sup>4</sup> |      |                   |      |                   |      |      | 1      |       |                          |      |       |
| t <sub>RD1</sub>                             | FO = 1 Routing Delay           |      | 0.9               |      | 1.0               |      | 1.1  |        | 1.3   |                          | 1.7  | ns    |
| t <sub>RD2</sub>                             | FO = 2 Routing Delay           |      | 1.2               |      | 1.4               |      | 1.6  |        | 1.8   |                          | 2.4  | ns    |
| t <sub>RD3</sub>                             | FO = 3 Routing Delay           |      | 1.4               |      | 1.6               |      | 1.8  |        | 2.1   |                          | 2.8  | ns    |
| t <sub>RD4</sub>                             | FO = 4 Routing Delay           |      | 1.7               |      | 1.9               |      | 2.2  |        | 2.5   |                          | 3.3  | ns    |
| t <sub>RD8</sub>                             | FO = 8 Routing Delay           |      | 2.8               |      | 3.2               |      | 3.6  |        | 4.2   |                          | 5.5  | ns    |
| Logic N                                      | Iodule Sequential Timing       |      |                   |      |                   |      |      |        |       |                          |      |       |
| t <sub>SUD</sub>                             | Flip-Flop Data Input Setup     | 0.5  |                   | 0.6  |                   | 0.7  |      | 0.8    |       | 0.8                      |      | ns    |
| t <sub>HD</sub>                              | Flip-Flop Data Input Hold      | 0.0  |                   | 0.0  |                   | 0.0  |      | 0.0    |       | 0.0                      |      | ns    |
| t <sub>SUD</sub>                             | Latch Data Input Setup         | 0.5  |                   | 0.6  |                   | 0.7  |      | 0.8    |       | 0.8                      |      | ns    |
| t <sub>HD</sub>                              | Latch Data Input Hold          | 0.0  |                   | 0.0  |                   | 0.0  |      | 0.0    |       | 0.0                      |      | ns    |
| t <sub>WASYN</sub>                           | Asynchronous Pulse Width       | 1.9  |                   | 2.4  |                   | 3.2  |      | 3.8    |       | 4.8                      |      | ns    |
| t <sub>WCLKA</sub>                           | Flip-Flop Clock Pulse Width    | 1.9  |                   | 2.4  |                   | 3.2  |      | 3.8    |       | 4.8                      |      | ns    |
| t <sub>A</sub>                               | Flip-Flop Clock Input Period   | 4.0  |                   | 5.0  |                   | 6.8  |      | 8.0    |       | 10.0                     |      | ns    |
| f <sub>MAX</sub>                             | Flip-Flop Clock Frequency      |      | 250               |      | 200               |      | 150  |        | 125   |                          | 100  | MHz   |

Notes:

1. VCC = 3.0 V for 3.3 V specifications.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. The –2 and –3 speed grades have been discontinued. Please refer to the Product Discontinuation Notices (PDNs) listed below:

PDN March 2001 PDN 0104 PDN 0203 PDN 0604 PDN 1004

4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



## A1415A, A14V15A Timing Characteristics (continued)

Table 2-20 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Module – TTL Output Timing <sup>1</sup> |                                       |      | beed <sup>2</sup> | –2 S | peed <sup>2</sup> | –1 S | peed | Std. | Speed | 3.3 V | Units |       |
|---------------------------------------------|---------------------------------------|------|-------------------|------|-------------------|------|------|------|-------|-------|-------|-------|
| Parameter/Description                       |                                       | Min. | Max.              | Min. | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.  |       |
| t <sub>DHS</sub>                            | Data to Pad, High Slew                |      | 5.0               |      | 5.6               |      | 6.4  |      | 7.5   |       | 9.8   | ns    |
| t <sub>DLS</sub>                            | Data to Pad, Low Slew                 |      | 8.0               |      | 9.0               |      | 10.2 |      | 12.0  |       | 15.6  | ns    |
| t <sub>ENZHS</sub>                          | Enable to Pad, Z to H/L, High Slew    |      | 4.0               |      | 4.5               |      | 5.1  |      | 6.0   |       | 7.8   | ns    |
| t <sub>ENZLS</sub>                          | Enable to Pad, Z to H/L, Low Slew     |      | 7.4               |      | 8.3               |      | 9.4  |      | 11.0  |       | 14.3  | ns    |
| t <sub>ENHSZ</sub>                          | Enable to Pad, H/L to Z, High Slew    |      | 6.5               |      | 7.5               |      | 8.5  |      | 10.0  |       | 13.0  | ns    |
| t <sub>ENLSZ</sub>                          | Enable to Pad, H/L to Z, Low Slew     |      | 6.5               |      | 7.5               |      | 8.5  |      | 10.0  |       | 13.0  | ns    |
| t <sub>CKHS</sub>                           | IOCLK Pad to Pad H/L, High Slew       |      | 7.5               |      | 7.5               |      | 9.0  |      | 10.0  |       | 13.0  | ns    |
| t <sub>CKLS</sub>                           | IOCLK Pad to Pad H/L, Low Slew        |      | 11.3              |      | 11.3              |      | 13.5 |      | 15.0  |       | 19.5  | ns    |
| d <sub>TLHHS</sub>                          | Delta Low to High, High Slew          |      | 0.02              |      | 0.02              |      | 0.03 |      | 0.03  |       | 0.04  | ns/pF |
| d <sub>TLHLS</sub>                          | Delta Low to High, Low Slew           |      | 0.05              |      | 0.05              |      | 0.06 |      | 0.07  |       | 0.09  | ns/pF |
| d <sub>THLHS</sub>                          | Delta High to Low, High Slew          |      | 0.04              |      | 0.04              |      | 0.04 |      | 0.05  |       | 0.07  | ns/pF |
| d <sub>THLLS</sub>                          | Delta High to Low, Low Slew           |      | 0.05              |      | 0.05              |      | 0.06 |      | 0.07  |       | 0.09  | ns/pF |
| I/O Moc                                     | ule – CMOS Output Timing <sup>1</sup> |      |                   |      |                   |      |      |      |       |       |       |       |
| t <sub>DHS</sub>                            | Data to Pad, High Slew                |      | 6.2               |      | 7.0               |      | 7.9  |      | 9.3   |       | 12.1  | ns    |
| t <sub>DLS</sub>                            | Data to Pad, Low Slew                 |      | 11.7              |      | 13.1              |      | 14.9 |      | 17.5  |       | 22.8  | ns    |
| t <sub>ENZHS</sub>                          | Enable to Pad, Z to H/L, High Slew    |      | 5.2               |      | 5.9               |      | 6.6  |      | 7.8   |       | 10.1  | ns    |
| t <sub>ENZLS</sub>                          | Enable to Pad, Z to H/L, Low Slew     |      | 8.9               |      | 10.0              |      | 11.3 |      | 13.3  |       | 17.3  | ns    |
| t <sub>ENHSZ</sub>                          | Enable to Pad, H/L to Z, High Slew    |      | 6.7               |      | 7.5               |      | 8.5  |      | 10.0  |       | 13.0  | ns    |
| t <sub>ENLSZ</sub>                          | Enable to Pad, H/L to Z, Low Slew     |      | 6.7               |      | 7.5               |      | 9.0  |      | 10.0  |       | 13.0  | ns    |
| t <sub>CKHS</sub>                           | IOCLK Pad to Pad H/L, High Slew       |      | 8.9               |      | 8.9               |      | 10.7 |      | 11.8  |       | 15.3  | ns    |
| t <sub>CKLS</sub>                           | IOCLK Pad to Pad H/L, Low Slew        |      | 13.0              |      | 13.0              |      | 15.6 |      | 17.3  |       | 22.5  | ns    |
| d <sub>TLHHS</sub>                          | Delta Low to High, High Slew          |      | 0.04              |      | 0.04              |      | 0.05 |      | 0.06  |       | 0.08  | ns/pF |
| d <sub>TLHLS</sub>                          | Delta Low to High, Low Slew           |      | 0.07              |      | 0.08              |      | 0.09 |      | 0.11  |       | 0.14  | ns/pF |
| d <sub>THLHS</sub>                          | Delta High to Low, High Slew          |      | 0.03              |      | 0.03              |      | 0.03 |      | 0.04  |       | 0.05  | ns/pF |
| d <sub>THLLS</sub>                          | Delta High to Low, Low Slew           |      | 0.04              |      | 0.04              |      | 0.04 |      | 0.05  |       | 0.07  | ns/pF |

Notes:

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Please refer to the Product Discontinuation Notices (PDNs) listed below:

PDN March 2001 PDN 0104 PDN 0203 PDN 0604 PDN 1004

### A1425A, A14V25A Timing Characteristics (continued)

| I/O Mod               | ule Input Propagation Delays         | -3 S | beed <sup>1</sup> | -2 Sp | beed <sup>1</sup> | –1 S | peed | beed Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|-----------------------|--------------------------------------|------|-------------------|-------|-------------------|------|------|-----------------|------|--------------------------|------|-------|
| Parameter/Description |                                      | Min. | Max.              | Min.  | Max.              | Min. | Max. | Min.            | Max. | Min.                     | Max. |       |
| t <sub>INY</sub>      | Input Data Pad to Y                  |      | 2.8               |       | 3.2               |      | 3.6  |                 | 4.2  |                          | 5.5  | ns    |
| t <sub>ICKY</sub>     | Input Reg IOCLK Pad to Y             |      | 4.7               |       | 5.3               |      | 6.0  |                 | 7.0  |                          | 9.2  | ns    |
| t <sub>OCKY</sub>     | Output Reg IOCLK Pad to Y            |      | 4.7               |       | 5.3               |      | 6.0  |                 | 7.0  |                          | 9.2  | ns    |
| t <sub>ICLRY</sub>    | Input Asynchronous Clear to Y        |      | 4.7               |       | 5.3               |      | 6.0  |                 | 7.0  |                          | 9.2  | ns    |
| t <sub>OCLRY</sub>    | Output Asynchronous Clear to Y       |      | 4.7               |       | 5.3               |      | 6.0  |                 | 7.0  |                          | 9.2  | ns    |
| Predict               | ed Input Routing Delays <sup>2</sup> |      |                   |       |                   |      |      |                 |      |                          |      |       |
| t <sub>RD1</sub>      | FO = 1 Routing Delay                 |      | 0.9               |       | 1.0               |      | 1.1  |                 | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>      | FO = 2 Routing Delay                 |      | 1.2               |       | 1.4               |      | 1.6  |                 | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>      | FO = 3 Routing Delay                 |      | 1.4               |       | 1.6               |      | 1.8  |                 | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>      | FO = 4 Routing Delay                 |      | 1.7               |       | 1.9               |      | 2.2  |                 | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>      | FO = 8 Routing Delay                 |      | 2.8               |       | 3.2               |      | 3.6  |                 | 4.2  |                          | 5.5  | ns    |
| I/O Mod               | ule Sequential Timing (wrt IOCLK     | pad) |                   |       |                   |      |      |                 |      |                          |      |       |
| t <sub>INH</sub>      | Input F-F Data Hold                  | 0.0  |                   | 0.0   |                   | 0.0  |      | 0.0             |      | 0.0                      |      | ns    |
| t <sub>INSU</sub>     | Input F-F Data Setup                 | 1.8  |                   | 2.0   |                   | 2.3  |      | 2.7             |      | 3.0                      |      | ns    |
| t <sub>IDEH</sub>     | Input Data Enable Hold               | 0.0  |                   | 0.0   |                   | 0.0  |      | 0.0             |      | 0.0                      |      | ns    |
| t <sub>IDESU</sub>    | Input Data Enable Setup              | 5.8  |                   | 6.5   |                   | 7.5  |      | 8.6             |      | 8.6                      |      | ns    |
| t <sub>OUTH</sub>     | Output F-F Data hold                 | 0.7  |                   | 0.8   |                   | 0.9  |      | 1.0             |      | 1.0                      |      | ns    |
| t <sub>OUTSU</sub>    | Output F-F Data Setup                | 0.7  |                   | 0.8   |                   | 0.9  |      | 1.0             |      | 1.0                      |      | ns    |
| t <sub>ODEH</sub>     | Output Data Enable Hold              | 0.3  |                   | 0.4   |                   | 0.4  |      | 0.5             |      | 0.5                      |      | ns    |
| f <sub>ODESU</sub>    | Output Data Enable Setup             | 1.3  |                   | 1.5   |                   | 1.7  |      | 2.0             |      | 2.0                      |      | ns    |

Notes: \*

1. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

### A1440A, A14V40A Timing Characteristics (continued)

| Table 2-27 $\bullet$ $\Lambda 1/10\Lambda$ | A14V40A Worst-Case  | Commercial Conditions | , VCC = 4.75 V, T <sub>J</sub> = 70°C |
|--------------------------------------------|---------------------|-----------------------|---------------------------------------|
| <i>Table 2-27</i> • A 1440A,               | A 14V4UA WUISI-Case | Commercial Conditions | , VCC = 4.75 V, Ij = 70 C             |

| I/O Mod            | lule Input Propagation Delays        | -3 Sp | beed <sup>1</sup> | -2 Sp | beed <sup>1</sup> | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|--------------------------------------|-------|-------------------|-------|-------------------|----------|------|------------|------|--------------------------|------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.  | Max.              | Min.     | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |       | 3.2               |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |       | 5.3               |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |       | 5.3               |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |       | 5.3               |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |       | 5.3               |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   |       |                   |          |      |            |      |                          |      |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |       | 1.0               |          | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |       | 1.4               |          | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |       | 1.6               |          | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |       | 1.9               |          | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |       | 3.2               |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| I/O Mod            | lule Sequential Timing (wrt IOCLK    | pad)  |                   |       |                   |          |      |            |      |                          |      |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0   |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.8   |                   | 1.7   |                   | 2.0      |      | 2.3        |      | 2.3                      |      | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0   |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5   |                   | 7.5      |      | 8.6        |      | 8.6                      |      | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8   |                   | 0.9      |      | 1.0        |      | 1.0                      |      | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8   |                   | 0.9      |      | 1.0        |      | 1.0                      |      | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4   |                   | 0.4      |      | 0.5        |      | 0.5                      |      | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5   |                   | 1.7      |      | 2.0        |      | 2.0                      |      | ns    |

Notes:

1. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



## A14100A, A14V100A Timing Characteristics (continued)

Table 2-36 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Moc            | dule – TTL Output Timing <sup>1</sup> | –3 Sj | beed <sup>2</sup> | –2 Sp | beed <sup>2</sup> | –1 S | peed | Std. | Speed | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|---------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|--------------------------|------|-------|
| Parame             | eter/Description                      | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.                     | Max. |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                |       | 5.0               |       | 5.6               |      | 6.4  |      | 7.5   |                          | 9.8  | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                 |       | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |                          | 15.6 | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew    |       | 4.0               |       | 4.5               |      | 5.1  |      | 6.0   |                          | 7.8  | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                          | 14.3 | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew    |       | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |                          | 15.6 | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                          | 14.3 | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew       |       | 9.5               |       | 9.5               |      | 10.5 |      | 12.0  |                          | 15.6 | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew        |       | 12.8              |       | 12.8              |      | 15.3 |      | 17.0  |                          | 22.1 | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew          |       | 0.02              |       | 0.02              |      | 0.03 |      | 0.03  |                          | 0.04 | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew           |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |                          | 0.09 | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew          |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |                          | 0.07 | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew           |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |                          | 0.09 | ns/pF |
| I/O Moc            | ule – CMOS Output Timing <sup>1</sup> |       |                   |       | •                 |      |      |      |       |                          |      |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                |       | 6.2               |       | 7.0               |      | 7.9  |      | 9.3   |                          | 12.1 | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                 |       | 11.7              |       | 13.1              |      | 14.9 |      | 17.5  |                          | 22.8 | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew    |       | 5.2               |       | 5.9               |      | 6.6  |      | 7.8   |                          | 10.1 | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew     |       | 8.9               |       | 10.0              |      | 11.3 |      | 13.3  |                          | 17.3 | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew    |       | 8.0               |       | 9.0               |      | 10.0 |      | 12.0  |                          | 15.6 | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                          | 14.3 | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew       |       | 10.4              |       | 10.4              |      | 12.4 |      | 13.8  |                          | 17.9 | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew        |       | 14.5              |       | 14.5              |      | 17.4 |      | 19.3  |                          | 25.1 | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew          |       | 0.04              |       | 0.04              |      | 0.05 |      | 0.06  |                          | 0.08 | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew           |       | 0.07              |       | 0.08              |      | 0.09 |      | 0.11  |                          | 0.14 | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew          |       | 0.03              |       | 0.03              |      | 0.03 |      | 0.04  |                          | 0.05 | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew           |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |                          | 0.07 | ns/pF |

Notes: \*

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

## A14100A, A14V100A Timing Characteristics (continued)

| Table 2-37 • A14100A, A14V100A Worst-Case Commercial Condition | ons, VCC = 4.75 V, T <sub>J</sub> = 70°C |
|----------------------------------------------------------------|------------------------------------------|
|----------------------------------------------------------------|------------------------------------------|

| Dedicate             | d (hardwired) I/O Clock Network                   | -3 Sp      | Speed <sup>1</sup> –2 Speed <sup>1</sup> |            | <sup>1</sup> –1 Speed |            | Std. Speed |            | 3.3 V Speed <sup>1</sup> |            | Units      |     |
|----------------------|---------------------------------------------------|------------|------------------------------------------|------------|-----------------------|------------|------------|------------|--------------------------|------------|------------|-----|
| Paramete             | er/Description                                    | Min.       | Max.                                     | Min.       | Max.                  | Min.       | Max.       | Min.       | Max.                     | Min.       | Max.       |     |
| t <sub>IOCKH</sub>   | Input Low to High (pad to I/O module input)       |            | 2.3                                      |            | 2.6                   |            | 3.0        |            | 3.5                      |            | 4.5        | ns  |
| t <sub>IOPWH</sub>   | Minimum Pulse Width High                          | 2.4        |                                          | 3.3        |                       | 3.8        |            | 4.8        |                          | 6.5        |            | ns  |
| t <sub>IPOWL</sub>   | Minimum Pulse Width Low                           | 2.4        |                                          | 3.3        |                       | 3.8        |            | 4.8        |                          | 6.5        |            | ns  |
| t <sub>IOSAPW</sub>  | Minimum Asynchronous Pulse Width                  | 2.4        |                                          | 3.3        |                       | 3.8        |            | 4.8        |                          | 6.5        |            | ns  |
| t <sub>IOCKSW</sub>  | Maximum Skew                                      |            | 0.6                                      |            | 0.6                   |            | 0.7        |            | 0.8                      |            | 0.6        | ns  |
| t <sub>IOP</sub>     | Minimum Period                                    | 5.0        |                                          | 6.8        |                       | 8.0        |            | 10.0       |                          | 13.4       |            | ns  |
| f <sub>IOMAX</sub>   | Maximum Frequency                                 |            | 200                                      |            | 150                   |            | 125        |            | 100                      |            | 75         | MHz |
| Dedicated            | d (hardwired) Array Clock                         |            |                                          |            |                       |            |            |            |                          | -          | -          |     |
| t <sub>HCKH</sub>    | Input Low to High (pad to S-module input)         |            | 3.7                                      |            | 4.1                   |            | 4.7        |            | 5.5                      |            | 7.0        | ns  |
| t <sub>HCKL</sub>    | Input High to Low (pad to S-module input)         |            | 3.7                                      |            | 4.1                   |            | 4.7        |            | 5.5                      |            | 7.0        | ns  |
| t <sub>HPWH</sub>    | Minimum Pulse Width High                          | 2.4        |                                          | 3.3        |                       | 3.8        |            | 4.8        |                          | 6.5        |            | ns  |
| t <sub>HPWL</sub>    | Minimum Pulse Width Low                           | 2.4        |                                          | 3.3        |                       | 3.8        |            | 4.8        |                          | 6.5        |            | ns  |
| t <sub>HCKSW</sub>   | Delta High to Low, Low Slew                       |            | 0.6                                      |            | 0.6                   |            | 0.7        |            | 0.8                      |            | 0.6        | ns  |
| t <sub>HP</sub>      | Minimum Period                                    | 5.0        |                                          | 6.8        |                       | 8.0        |            | 10.0       |                          | 13.4       |            | ns  |
| f <sub>HMAX</sub>    | Maximum Frequency                                 |            | 200                                      |            | 150                   |            | 125        |            | 100                      |            | 75         | MHz |
| Routed A             | rray Clock Networks                               |            |                                          |            |                       |            |            |            |                          | -          | -          |     |
| t <sub>RCKH</sub>    | Input Low to High (FO = 64)                       |            | 6.0                                      |            | 6.8                   |            | 7.7        |            | 9.0                      |            | 11.8       | ns  |
| t <sub>RCKL</sub>    | Input High to Low (FO = 64)                       |            | 6.0                                      |            | 6.8                   |            | 7.7        |            | 9.0                      |            | 11.8       | ns  |
| t <sub>RPWH</sub>    | Min. Pulse Width High (FO = 64)                   | 4.1        |                                          | 4.5        |                       | 5.4        |            | 6.1        |                          | 8.2        |            | ns  |
| t <sub>RPWL</sub>    | Min. Pulse Width Low (FO = 64)                    | 4.1        |                                          | 4.5        |                       | 5.4        |            | 6.1        |                          | 8.2        |            | ns  |
| t <sub>RCKSW</sub>   | Maximum Skew (FO = 128)                           |            | 1.2                                      |            | 1.4                   |            | 1.6        |            | 1.8                      |            | 1.8        | ns  |
| t <sub>RP</sub>      | Minimum Period (FO = 64)                          | 8.3        |                                          | 9.3        |                       | 11.1       |            | 12.5       |                          | 16.7       |            | ns  |
| f <sub>RMAX</sub>    | Maximum Frequency (FO = 64)                       |            | 120                                      |            | 105                   |            | 90         |            | 80                       |            | 60         | MHz |
| Clock-to-            | Clock Skews                                       |            |                                          |            |                       |            |            |            |                          |            |            |     |
| t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew                         | 0.0        | 2.6                                      | 0.0        | 2.7                   | 0.0        | 2.9        | 0.0        | 3.0                      | 0.0        | 3.0        | ns  |
| t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64)<br>(FO = 350) | 0.0<br>0.0 | 1.7<br>5.0                               | 0.0<br>0.0 | 1.7<br>5.0            | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0               | 0.0<br>0.0 | 5.0<br>5.0 | ns  |
| t <sub>HRCKSW</sub>  | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 350)   | 0.0<br>0.0 | 1.3<br>3.0                               | 0.0<br>0.0 | 1.0<br>3.0            | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0               | 0.0<br>0.0 | 1.0<br>3.0 | ns  |

Notes: \*

1. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

2. Delays based on 35 pF loading.

# **PQ160**



Note: This is the top view of the package

### Note



Package Pin Assignments

# PQ208, RQ208



Note: This is the top view of the package

#### Note

Microsemi.

Package Pin Assignments

# **BG225**



Note: This is the top view.

#### Note

Package Pin Assignments

Microsemi

# BG313



#### Note: This is the top view.

#### Note

Microsemi

Accelerator Series FPGAs – ACT 3 Family

|                | PG100                                  |  |  |  |  |  |  |
|----------------|----------------------------------------|--|--|--|--|--|--|
| A1415 Function | Location                               |  |  |  |  |  |  |
| CLKA or I/O    | C7                                     |  |  |  |  |  |  |
| CLKB or I/O    | D6                                     |  |  |  |  |  |  |
| DCLK or I/O    | C4                                     |  |  |  |  |  |  |
| GND            | C3, C6, C9, E9, F3, F9, J3, J6, J8, J9 |  |  |  |  |  |  |
| HCLK or I/O    | H6                                     |  |  |  |  |  |  |
| IOCLK or I/O   | C10                                    |  |  |  |  |  |  |
| IOPCL or I/O   | К9                                     |  |  |  |  |  |  |
| MODE           | C2                                     |  |  |  |  |  |  |
| PRA or I/O     | A6                                     |  |  |  |  |  |  |
| PRB or I/O     | L3                                     |  |  |  |  |  |  |
| SDI or I/O     | B3                                     |  |  |  |  |  |  |
| SDO            | L9                                     |  |  |  |  |  |  |
| VCC            | B6, B10, E11, F2, F10, G2, K2, K6, K10 |  |  |  |  |  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The PG100 package has been discontinued.

Microsemi

Accelerator Series FPGAs – ACT 3 Family

|                 | PG257                                                                   |  |  |  |  |  |  |
|-----------------|-------------------------------------------------------------------------|--|--|--|--|--|--|
| A14100 Function | Location                                                                |  |  |  |  |  |  |
| CLKA or I/O     | L4                                                                      |  |  |  |  |  |  |
| CLKB or I/O     | L5                                                                      |  |  |  |  |  |  |
| DCLK or I/O     | E4                                                                      |  |  |  |  |  |  |
| GND             | B16, C4, D4, D10, D16, E11, J5, K4, K16, L15, R4, T4, T10, T16, T17, X7 |  |  |  |  |  |  |
| HCLK or I/O     | J16                                                                     |  |  |  |  |  |  |
| IOCLK or I/O    | Т5                                                                      |  |  |  |  |  |  |
| IOPCL or I/O    | R16                                                                     |  |  |  |  |  |  |
| MODE            | A5                                                                      |  |  |  |  |  |  |
| NC              | E5                                                                      |  |  |  |  |  |  |
| PRA or I/O      | J1                                                                      |  |  |  |  |  |  |
| PRB or I/O      | J17                                                                     |  |  |  |  |  |  |
| SDI or I/O      | B4                                                                      |  |  |  |  |  |  |
| SDO             | R17                                                                     |  |  |  |  |  |  |
| VCC             | C3, C10, C13, C17, K3, K17, V3, V7, V10, V17, X14                       |  |  |  |  |  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.