Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 200 | | Number of Logic Elements/Cells | - | | Total RAM Bits | - | | Number of I/O | 80 | | Number of Gates | 1500 | | Voltage - Supply | 4.5V ~ 5.5V | | Mounting Type | Surface Mount | | Operating Temperature | -55°C ~ 125°C (TC) | | Package / Case | 100-BQFP | | Supplier Device Package | 100-PQFP (20x14) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a1415a-1pq100m | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### **ACT 3 Family Overview** | General Description | 1-1 | |-------------------------------------------------------------------------|------| | Detailed Specifications | | | Topology | 2-1 | | Logic Modules | | | | | | Clock Networks | | | Routing Structure | | | 5 V Operating Conditions | | | 3.3 V Operating Conditions | | | Package Thermal Characteristics | | | ACT 3 Timing Model | | | Pin Descriptions | | | | | | Package Pin Assignments | | | PL84 | 3-1 | | PQ100 | 3-3 | | PQ160 | 3-5 | | PQ208, RQ208 | 3-8 | | VQ100 | 3-12 | | CQ132 | 3-14 | | CQ196 | 3-16 | | CQ256 | 3-18 | | BG225 | 3-20 | | BG313 | 3-22 | | PG100 | | | PG133 | 3-26 | | PG175 | 3-28 | | PG207 | | | PG257 | | | | | | Datasheet Information | | | List of Changes | 4-1 | | Datasheet Categories | 4-3 | | Safety Critical Life Support, and High Policibility Applications Policy | 12 | VI Revision 3 # 2 - Detailed Specifications This section of the datasheet is meant to familiarize the user with the architecture of the ACT 3 family of FPGA devices. A generic description of the family will be presented first, followed by a detailed description of the logic blocks, the routing structure, the antifuses, and the special function circuits. The on-chip circuitry required to program the devices is not covered. ### **Topology** The ACT 3 family architecture is composed of six key elements: Logic modules, I/O modules, I/O Pad Drivers, Routing Tracks, Clock Networks, and Programming and Test Circuits. The basic structure is similar for all devices in the family, differing only in the number of rows, columns, and I/Os. The array itself consists of alternating rows of modules and channels. The logic modules and channels are in the center of the array; the I/O modules are located along the array periphery. A simplified floor plan is depicted in Figure 2-1. Figure 2-1 • Generalized Floor Plan of ACT 3 Device The I/O module output Y is used to bring Pad signals into the array or to feed the output register back into the array. This allows the output register to be used in high-speed state machine applications. Side I/O modules have a dedicated output segment for Y extending into the routing channels above and below (similar to logic modules). Top/Bottom I/O modules have no dedicated output segment. Signals coming into the chip from the top or bottom are routed using F-fuses and LVTs (F-fuses and LVTs are explained in detail in the routing section). #### I/O Pad Drivers All pad drivers are capable of being tristate. Each buffer connects to an associated I/O module with four signals: OE (Output Enable), IE (Input Enable), DataOut, and DataIn. Certain special signals used only during programming and test also connect to the pad drivers: OUTEN (global output enable), INEN (global input enable), and SLEW (individual slew selection). See Figure 2-5. Figure 2-5 • Function Diagram for I/O Pad Driver ### Special I/Os The special I/Os are of two types: temporary and permanent. Temporary special I/Os are used during programming and testing. They function as normal I/Os when the MODE pin is inactive. Permanent special I/Os are user programmed as either normal I/Os or special I/Os. Their function does not change once the device has been programmed. The permanent special I/Os consist of the array clock input buffers (CLKA and CLKB), the hard-wired array clock input buffer (HCLK), the hard-wired I/O clock input buffer (IOCLK), and the hard-wired I/O register preset/clear input buffer (IOPCL). Their function is determined by the I/O macros selected. ### **Clock Networks** The ACT 3 architecture contains four clock networks: two high-performance dedicated clock networks and two general purpose routed networks. The high-performance networks function up to 200 MHz, while the general purpose routed networks function up to 150 MHz. 2-4 Revision 3 #### **Dedicated Clocks** Dedicated clock networks support high performance by providing sub-nanosecond skew and guaranteed performance. Dedicated clock networks contain no programming elements in the path from the I/O Pad Driver to the input of S-modules or I/O modules. There are two dedicated clock networks: one for the array registers (HCLK), and one for the I/O registers (IOCLK). The clock networks are accessed by special I/Os. Figure 2-6 • Clock Networks The routed clock networks are referred to as CLK0 and CLK1. Each network is connected to a clock module (CLKMOD) that selects the source of the clock signal and may be driven as follows (Figure 2-6): - · Externally from the CLKA pad - Externally from the CLKB pad - · Internally from the CLKINA input - · Internally from the CLKINB input The clock modules are located in the top row of I/O modules. Clock drivers and a dedicated horizontal clock track are located in each horizontal routing channel. The function of the clock module is determined by the selection of clock macros from the macro library. The macro CLKBUF is used to connect one of the two external clock pins to a clock network, and the macro CLKINT is used to connect an internally generated clock signal to a clock network. Since both clock networks are identical, the user does not care whether CLK0 or CLK1 is being used. Routed clocks can also be used to drive high fanout nets like resets, output enables, or data enables. This saves logic modules and results in performance increases in some cases. ### **Routing Structure** The ACT 3 architecture uses vertical and horizontal routing tracks to connect the various logic and I/O modules. These routing tracks are metal interconnects that may either be of continuous length or broken into segments. Segments can be joined together at the ends using antifuses to increase their lengths up to the full length of the track. #### **Antifuse Connections** An antifuse is a "normally open" structure as opposed to the normally closed fuse structure used in PROMs or PALs. The use of antifuses to implement a programmable logic device results in highly testable structures as well as an efficient programming architecture. The structure is highly testable because there are no preexisting connections; temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed as well as isolate individual circuit structures to be tested. This can be done both before and after programming. For example, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified. Four types of antifuse connections are used in the routing structure of the ACT 3 array. (The physical structure of the antifuse is identical in each case; only the usage differs.) Table 2-1 shows four types of antifuses. Table 2-1 • Antifuse Types | Туре | Description | | | | |------|-------------------------------------|--|--|--| | XF | Horizontal-to-vertical connection | | | | | HF | Horizontal-to-horizontal connection | | | | | VF | Vertical-to-vertical connection | | | | | FF | "Fast" vertical connection | | | | Examples of all four types of connections are shown in Figure 2-7 on page 2-6 and Figure 2-8 on page 2-6. #### **Module Interface** Connections to Logic and I/O modules are made through vertical segments that connect to the module inputs and outputs. These vertical segments lie on vertical tracks that span the entire height of the array. #### Module Input Connections The tracks dedicated to module inputs are segmented by pass transistors in each module row. During normal user operation, the pass transistors are inactive, which isolates the inputs of a module from the inputs of the module directly above or below it. During certain test modes, the pass transistors are active to verify the continuity of the metal tracks. Vertical input segments span only the channel above or the channel below. The logic modules are arranged such that half of the inputs are connected to the channel above and half of the inputs to segments in the channel below, as shown in Figure 2-9. Figure 2-9 • Logic Module Routing Interface ### 3.3 V Operating Conditions Table 2-5 • Absolute Maximum Ratings<sup>1</sup>, Free Air Temperature Range | Symbol | Parameter | Limits | Units | |------------------|--------------------------------------|-------------------|-------| | VCC | DC supply voltage | −0.5 to +7.0 | V | | VI | Input voltage | -0.5 to VCC + 0.5 | V | | VO | Output voltage | -0.5 to VCC + 0.5 | V | | IIO | I/O source sink current <sup>2</sup> | ±20 | mA | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | #### Notes: - Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the recommended operating conditions. - 2. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than VCC + 0.5 V for less than GND -0.5 V, the internal protection diodes will forward bias and can draw excessive current. Table 2-6 • Recommended Operating Conditions | Parameter | Commercial | Units | |------------------------|------------|-------| | Temperature range* | 0 to +70 | °C | | Power supply tolerance | 3.0 to 3.6 | V | Note: \*Ambient temperature $(T_A)$ is used for commercial. Table 2-7 • Electrical Specifications | | | C | | | |--------------------------------------------------------------------|-----------------|------|-----------|----| | Parameter | Min. | Max. | Units | | | VOH <sup>1</sup> | IOH = -4 mA | 2.15 | _ | V | | | IOH = −3.2 mA | 2.4 | | V | | VOL <sup>1</sup> | IOL = 6 mA | | 0.4 | V | | VIL | | -0.3 | 0.8 | V | | VIH | | 2.0 | VCC + 0.3 | V | | Input transition time t <sub>R</sub> , t <sub>F</sub> <sup>2</sup> | VI = VCC or GND | -10 | +10 | μΑ | | C <sub>IO</sub> I/O Capacitance <sup>2,3</sup> | | | 10 | pF | | Standby current, ICC <sup>4</sup> (typical = | 0.3 mA) | | 0.75 | mA | | Leakage current <sup>5</sup> | | -10 | 10 | μΑ | - 1. Only one output tested at a time. VCC = minimum. - 2. Not tested; for information only. - 3. Includes worst-case 84-pin PLCC package capacitance. VOUT = 0 V, f 1 MHz. - 4. Typical standby current = 0.3 mA. All outputs unloaded. All inputs = VCC or GND. - 5. VO, VIN = VCC or GND 2-10 Revision 3 Figure 2-14 • Module Delays Figure 2-15 • Sequential Module Timing Characteristics 2-18 Revision 3 ### **Tightest Delay Distributions** Propagation delay between logic modules depends on the resistive and capacitive loading of the routing tracks, the interconnect elements, and the module inputs being driven. Propagation delay increases as the length of routing tracks, the number of interconnect elements, or the number of inputs increases. From a design perspective, the propagation delay can be statistically correlated or modeled by the fanout (number of loads) driven by a module. Higher fanout usually requires some paths to have longer lengths of routing track. The ACT 3 family delivers the tightest fanout delay distribution of any FPGA. This tight distribution is achieved in two ways: by decreasing the delay of the interconnect elements and by decreasing the number of interconnect elements per path. Microsemi's patented PLICE antifuse offers a very low resistive/capacitive interconnect. The ACT 3 family's antifuses, fabricated in 0.8 micron m lithography, offer nominal levels of $200\Omega$ resistance and 6 femtofarad (fF) capacitance per antifuse. The ACT 3 fanout distribution is also tighter than alternative devices due to the low number of antifuses required per interconnect path. The ACT 3 family's proprietary architecture limits the number of antifuses per path to only four, with 90% of interconnects using only two antifuses. The ACT 3 family's tight fanout delay distribution offers an FPGA design environment in which fanout can be traded for the increased performance of reduced logic level designs. This also simplifies performance estimates when designing with ACT 3 devices. | • | | 0 , , | ` '' | | | |-------------|--------|--------|--------|--------|--------| | Speed Grade | FO = 1 | FO = 2 | FO = 3 | FO = 4 | FO = 8 | | ACT 3 –3 | 2.9 | 3.2 | 3.4 | 3.7 | 4.8 | | ACT 3 –2 | 3.3 | 3.7 | 3.9 | 4.2 | 5.5 | | ACT 3 –1 | 3.7 | 4.2 | 4.4 | 4.8 | 6.2 | | ACT 3 STD | 4.3 | 4.8 | 5.1 | 5.5 | 7.2 | Table 2-14 • Logic Module and Routing Delay by Fanout (ns); Worst-Case Commercial Conditions #### Notes: - Obtained by added t<sub>RD(X=FO)</sub> to t<sub>PD</sub> from the Logic Module Timing Characteristics Tables found in this datasheet. - 2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. ### **Timing Characteristics** Timing characteristics for ACT 3 devices fall into three categories: family dependent, device dependent, and design dependent. The input and output buffer characteristics are common to all ACT 3 family members. Internal routing delays are device dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design is complete. Delay values may then be determined by using the ALS Timer utility or performing simulation with post-layout delays. #### Critical Nets and Typical Nets Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most time-critical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to 6% of the nets in a design may be designated as critical, while 90% of the nets in a design are typical. #### Long Tracks Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes four antifuse connections. This increases capacitance and resistance, result ng in longer net delays for macros connected to long tracks. Typically up to 6% of nets in a fully utilized device require long tracks. Long tracks contribute approximately 4 ns to 14 ns delay. This additional delay is represented statistically in higher fanout (FO = 8) routing delays in the datasheet specifications section. 2-20 Revision 3 ### A1415A, A14V15A Timing Characteristics (continued) Table 2-19 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C | I/O Mod | dule Input Propagation Delays | -3 Sp | oeed <sup>1</sup> | -2 Sp | oeed <sup>1</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>2</sup> | Units | |--------------------|--------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------| | Parame | eter/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>INY</sub> | Input Data Pad to Y | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | t <sub>ICKY</sub> | Input Reg IOCLK Pad to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>OCKY</sub> | Output Reg IOCLK Pad to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>ICLRY</sub> | Input Asynchronous Clear to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>OCLRY</sub> | Output Asynchronous Clear to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | Predict | ed Input Routing Delays <sup>2</sup> | | | | | | | | | | | | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 0.9 | | 1.0 | | 1.1 | | 1.3 | | 1.7 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 1.2 | | 1.4 | | 1.6 | | 1.8 | | 2.4 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.8 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 1.7 | | 1.9 | | 2.2 | | 2.5 | | 3.3 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | I/O Mod | dule Sequential Timing (wrt IOCLK | pad) | | | | | | | | | | | | t <sub>INH</sub> | Input F-F Data Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input F-F Data Setup | 2.0 | | 2.3 | | 2.5 | | 3.0 | | 3.0 | | ns | | t <sub>IDEH</sub> | Input Data Enable Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>IDESU</sub> | Input Data Enable Setup | 5.8 | | 6.5 | | 7.5 | | 8.6 | | 8.6 | | ns | | t <sub>OUTH</sub> | Output F-F Data hold | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.0 | | ns | | t <sub>OUTSU</sub> | Output F-F Data Setup | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.0 | | ns | | t <sub>ODEH</sub> | Output Data Enable Hold | 0.3 | | 0.4 | | 0.4 | | 0.5 | | 0.5 | | ns | | f <sub>ODESU</sub> | Output Data Enable Setup | 1.3 | | 1.5 | | 1.7 | | 2.0 | | 2.0 | | ns | | Motos: | ı | | | | | | | | | | | | #### Notes: 1. The -2 and -3 speed grades have been discontinued. Please refer to the Product Discontinuation Notices (PDNs) listed below: PDN March 2001 PDN 0104 PDN 0203 PDN 0604 PDN 1004 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. ### A1440A, A14V40A Timing Characteristics (continued) Table 2-27 • A1440A, A14V40A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C | I/O Mod | lule Input Propagation Delays | -3 Sp | peed <sup>1</sup> | -2 Sp | peed <sup>1</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units | |--------------------|--------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------| | Parame | eter/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>INY</sub> | Input Data Pad to Y | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | t <sub>ICKY</sub> | Input Reg IOCLK Pad to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>OCKY</sub> | Output Reg IOCLK Pad to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>ICLRY</sub> | Input Asynchronous Clear to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>OCLRY</sub> | Output Asynchronous Clear to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | Predict | ed Input Routing Delays <sup>2</sup> | | • | | | • | | • | | | | | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 0.9 | | 1.0 | | 1.1 | | 1.3 | | 1.7 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 1.2 | | 1.4 | | 1.6 | | 1.8 | | 2.4 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.8 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 1.7 | | 1.9 | | 2.2 | | 2.5 | | 3.3 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | I/O Mod | Iule Sequential Timing (wrt IOCLK | oad) | | | | | | | | | | | | t <sub>INH</sub> | Input F-F Data Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input F-F Data Setup | 1.8 | | 1.7 | | 2.0 | | 2.3 | | 2.3 | | ns | | t <sub>IDEH</sub> | Input Data Enable Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>IDESU</sub> | Input Data Enable Setup | 5.8 | | 6.5 | | 7.5 | | 8.6 | | 8.6 | | ns | | t <sub>OUTH</sub> | Output F-F Data hold | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.0 | | ns | | t <sub>OUTSU</sub> | Output F-F Data Setup | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.0 | | ns | | t <sub>ODEH</sub> | Output Data Enable Hold | 0.3 | | 0.4 | | 0.4 | | 0.5 | | 0.5 | | ns | | f <sub>ODESU</sub> | Output Data Enable Setup | 1.3 | | 1.5 | | 1.7 | | 2.0 | | 2.0 | | ns | #### Notes: <sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. <sup>2.</sup> Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. ### A14100A, A14V100A Timing Characteristics (continued) Table 2-37 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C | Dedicate | d (hardwired) I/O Clock Network | –3 Sp | oeed <sup>1</sup> | -2 Sp | oeed <sup>1</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units | |----------------------|-------------------------------------------------|------------|-------------------|------------|-------------------|------------|------------|------------|------------|------------|--------------------|-------| | Paramete | er/Description | Min. | Мах. | Min. | Мах. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>IOCKH</sub> | Input Low to High (pad to I/O module input) | | 2.3 | | 2.6 | | 3.0 | | 3.5 | | 4.5 | ns | | t <sub>IOPWH</sub> | Minimum Pulse Width High | 2.4 | | 3.3 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>IPOWL</sub> | Minimum Pulse Width Low | 2.4 | | 3.3 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>IOSAPW</sub> | Minimum Asynchronous Pulse Width | 2.4 | | 3.3 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>iocksw</sub> | Maximum Skew | | 0.6 | | 0.6 | | 0.7 | | 0.8 | | 0.6 | ns | | t <sub>IOP</sub> | Minimum Period | 5.0 | | 6.8 | | 8.0 | | 10.0 | | 13.4 | | ns | | f <sub>IOMAX</sub> | Maximum Frequency | | 200 | | 150 | | 125 | | 100 | | 75 | MHz | | Dedicate | d (hardwired) Array Clock | | • | | | | • | | | | | | | t <sub>HCKH</sub> | Input Low to High (pad to S-module input) | | 3.7 | | 4.1 | | 4.7 | | 5.5 | | 7.0 | ns | | t <sub>HCKL</sub> | Input High to Low (pad to S-module input) | | 3.7 | | 4.1 | | 4.7 | | 5.5 | | 7.0 | ns | | t <sub>HPWH</sub> | Minimum Pulse Width High | 2.4 | | 3.3 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>HPWL</sub> | Minimum Pulse Width Low | 2.4 | | 3.3 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>HCKSW</sub> | Delta High to Low, Low Slew | | 0.6 | | 0.6 | | 0.7 | | 0.8 | | 0.6 | ns | | t <sub>HP</sub> | Minimum Period | 5.0 | | 6.8 | | 8.0 | | 10.0 | | 13.4 | | ns | | f <sub>HMAX</sub> | Maximum Frequency | | 200 | | 150 | | 125 | | 100 | | 75 | MHz | | Routed A | rray Clock Networks | | | | | | | | | | | | | t <sub>RCKH</sub> | Input Low to High (FO = 64) | | 6.0 | | 6.8 | | 7.7 | | 9.0 | | 11.8 | ns | | t <sub>RCKL</sub> | Input High to Low (FO = 64) | | 6.0 | | 6.8 | | 7.7 | | 9.0 | | 11.8 | ns | | t <sub>RPWH</sub> | Min. Pulse Width High (FO = 64) | 4.1 | | 4.5 | | 5.4 | | 6.1 | | 8.2 | | ns | | t <sub>RPWL</sub> | Min. Pulse Width Low (FO = 64) | 4.1 | | 4.5 | | 5.4 | | 6.1 | | 8.2 | | ns | | t <sub>RCKSW</sub> | Maximum Skew (FO = 128) | | 1.2 | | 1.4 | | 1.6 | | 1.8 | | 1.8 | ns | | t <sub>RP</sub> | Minimum Period (FO = 64) | 8.3 | | 9.3 | | 11.1 | | 12.5 | | 16.7 | | ns | | f <sub>RMAX</sub> | Maximum Frequency (FO = 64) | | 120 | | 105 | | 90 | | 80 | | 60 | MHz | | Clock-to- | Clock Skews | | | | | | | | | | | | | t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew | 0.0 | 2.6 | 0.0 | 2.7 | 0.0 | 2.9 | 0.0 | 3.0 | 0.0 | 3.0 | ns | | t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64) (FO = 350) | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 5.0<br>5.0 | ns | | t <sub>HRCKSW</sub> | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 350) | 0.0 | 1.3<br>3.0 | 0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | ns | | | • | | | | | | | | | | | | Notes: \* 2. Delays based on 35 pF loading. <sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. # 3 – Package Pin Assignments ### **PL84** Note: This is the top view of the package. #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx. | PQ100 | | | | | | | |------------|----------------|----------------|--|--|--|--| | Pin Number | A1415 Function | A1425 Function | | | | | | 2 | IOCLK, I/O | IOCLK, I/O | | | | | | 14 | CLKA, I/O | CLKA, I/O | | | | | | 15 | CLKB, I/O | CLKB, I/O | | | | | | 16 | VCC | VCC | | | | | | 17 | GND | GND | | | | | | 18 | VCC | VCC | | | | | | 19 | GND | GND | | | | | | 20 | PRA, I/O | PRA, I/O | | | | | | 27 | DCLK, I/O | DCLK, I/O | | | | | | 28 | GND | GND | | | | | | 29 | SDI, I/O | SDI, I/O | | | | | | 34 | MODE | MODE | | | | | | 35 | VCC | VCC | | | | | | 36 | GND | GND | | | | | | 47 | GND | GND | | | | | | 48 | VCC | VCC | | | | | | 61 | PRB, I/O | PRB, I/O | | | | | | 62 | GND | GND | | | | | | 63 | VCC | VCC | | | | | | 64 | GND | GND | | | | | | 65 | VCC | VCC | | | | | | 67 | HCLK, I/O | HCLK, I/O | | | | | | 77 | SDO | SDO | | | | | | 78 | IOPCL, I/O | IOPCL, I/O | | | | | | 79 | GND | GND | | | | | | 85 | VCC | VCC | | | | | | 86 | VCC | VCC | | | | | | 87 | GND | GND | | | | | | 96 | VCC | VCC | | | | | | 97 | GND | GND | | | | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. 3-4 Revision 3 ### **PQ160** Note: This is the top view of the package #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx | VQ100 | | | | | |------------|------------------------|------------------------|------------------------|--| | Pin Number | A1415, A14V15 Function | A1425, A14V25 Function | A1440, A14V40 Function | | | 1 | GND | GND | GND | | | 2 | SDI, I/O | SDI, I/O | SDI, I/O | | | 7 | MODE | MODE | MODE | | | 8 | VCC | VCC | VCC | | | 9 | GND | GND | GND | | | 20 | VCC | VCC | VCC | | | 21 | NC | I/O | I/O | | | 34 | PRB, I/O | PRB, I/O | PRB, I/O | | | 35 | VCC | VCC | VCC | | | 36 | GND | GND | GND | | | 37 | VCC | VCC | VCC | | | 39 | HCLK, I/O | HCLK, I/O | HCLK, I/O | | | 49 | SDO | SDO | SDO | | | 50 | IOPCL, I/O | IOPCL, I/O | IOPCL, I/O | | | 51 | GND | GND | GND | | | 57 | VCC | VCC | VCC | | | 58 | VCC | VCC | VCC | | | 67 | VCC | VCC | VCC | | | 68 | GND | GND | GND | | | 69 | GND | GND | GND | | | 74 | NC | I/O | I/O | | | 75 | IOCLK, I/O | IOCLK, I/O | IOCLK, I/O | | | 87 | CLKA, I/O | CLKA, I/O | CLKA, I/O | | | 88 | CLKB, I/O | CLKB, I/O | CLKB, I/O | | | 89 | VCC | VCC | VCC | | | 90 | VCC | VCC | VCC | | | 91 | GND | GND | GND | | | 92 | PRA, I/O | PRA, I/O | PRA, I/O | | | 93 | NC | I/O | I/O | | | 100 | DCLK, I/O | DCLK, I/O | DCLK, I/O | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. | BG225 | | | |----------------|-------------------------------------------------------------------------------------|--| | A1460 Function | Location | | | CLKA or I/O | C8 | | | CLKB or I/O | B8 | | | DCLK or I/O | B2 | | | GND | A1, A15, D15, F8, G7, G8, G9, H6, H7, H8, H9, H10, J7, J8, J9, K8, P2, R15 | | | HCLK or I/O | P9 | | | IOCLK or I/O | B14 | | | IOPCL or I/O | P14 | | | MODE | D1 | | | NC | A11, B5, B7, D8, D12, F6, F11, H1, H12, H14, K11, L1, L13, N8, P5, R1, R8, R11, R14 | | | PRA or I/O | A7 | | | PRB or I/O | L7 | | | SDI or I/O | D4 | | | SDO | N13 | | | VCC | A8, B12, D5, D14, E3, E8, E13, H2, H3, H11, H15, K4, L2, L12, M8, M15, P4, P8, R13 | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. - 4. The BG225 package has been discontinued. | BG313 | | | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | A14100, A14V100<br>Function | Location | | | CLKA or I/O | J13 | | | CLKB or I/O | G13 | | | DCLK or I/O | B2 | | | GND | A1, A25, AD2, AE25, J21, L13, M12, M14, N11, N13, N15, P12, P14, R13 | | | HCLK or I/O | T14 | | | IOCLK or I/O | B24 | | | IOPCL or I/O | AD24 | | | MODE | G3 | | | NC | A3, A13, A23, AA5, AA9, AA23, AB2, AB4, AB20, AC13, AC25, AD22, AE1, AE21, B14, C5, C25, D4, D24, E3, E21, F6, F10, F16, G1, G25, H18, H24, J1, J7, J25, K12, L15, L17, M6, N1, N5, N7, N21, N23, P20, R11, T6, T8, U9, U13, U21, V16, W7, Y20, Y24 | | | PRA or I/O | H12 | | | PRB or I/O | AD12 | | | SDI or I/O | C1 | | | SDO | AE23 | | | VCC | AB18, AD6, AE13, C13, C19, E13, G9, H22, K8, K20, M16, N3, N9, N25, U5, W13, V2, V24 | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. | PG100 | | | |----------------|----------------------------------------|--| | A1415 Function | Location | | | CLKA or I/O | C7 | | | CLKB or I/O | D6 | | | DCLK or I/O | C4 | | | GND | C3, C6, C9, E9, F3, F9, J3, J6, J8, J9 | | | HCLK or I/O | H6 | | | IOCLK or I/O | C10 | | | IOPCL or I/O | K9 | | | MODE | C2 | | | PRA or I/O | A6 | | | PRB or I/O | L3 | | | SDI or I/O | B3 | | | SDO | L9 | | | VCC | B6, B10, E11, F2, F10, G2, K2, K6, K10 | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. - 4. The PG100 package has been discontinued. | PG133 | | | |----------------|----------------------------------------------------------|--| | A1425 Function | Location | | | CLKA or I/O | D7 | | | CLKB or I/O | B6 | | | DCLK or I/O | D4 | | | GND | A2, C3, C7, C11, C12, F10, G3, G11, L3, L7, L11, M3, N12 | | | HCLK or I/O | K7 | | | IOCLK or I/O | C10 | | | IOPCL or I/O | L10 | | | MODE | E3 | | | NC | A1, A7, A13, G1, G13, N1, N7, N13 | | | PRA or I/O | A6 | | | PRB or I/O | L6 | | | SDI or I/O | C2 | | | SDO | M11 | | | VCC | B2, B7, B12, E11, G2, G12, J2, J12, M2, M7, M12 | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. - 4. The PG133 package has been discontinued.