



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Obsolete                                                       |
| Number of LABs/CLBs            | 200                                                            |
| Number of Logic Elements/Cells | -                                                              |
| Total RAM Bits                 | -                                                              |
| Number of I/O                  | 80                                                             |
| Number of Gates                | 1500                                                           |
| Voltage - Supply               | 4.5V ~ 5.5V                                                    |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                |
| Package / Case                 | 100-BQFP                                                       |
| Supplier Device Package        | 100-PQFP (20x14)                                               |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1415a-1pqg100c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This section of the datasheet is meant to familiarize the user with the architecture of the ACT 3 family of FPGA devices. A generic description of the family will be presented first, followed by a detailed description of the logic blocks, the routing structure, the antifuses, and the special function circuits. The on-chip circuitry required to program the devices is not covered.

## **Topology**

The ACT 3 family architecture is composed of six key elements: Logic modules, I/O modules, I/O Pad Drivers, Routing Tracks, Clock Networks, and Programming and Test Circuits. The basic structure is similar for all devices in the family, differing only in the number of rows, columns, and I/Os. The array itself consists of alternating rows of modules and channels. The logic modules and channels are in the center of the array; the I/O modules are located along the array periphery. A simplified floor plan is depicted in Figure 2-1.



Figure 2-1 • Generalized Floor Plan of ACT 3 Device

Revision 3 2-1



## 3.3 V Operating Conditions

Table 2-5 • Absolute Maximum Ratings<sup>1</sup>, Free Air Temperature Range

| Symbol           | Parameter                            | Limits            | Units |
|------------------|--------------------------------------|-------------------|-------|
| VCC              | DC supply voltage                    | −0.5 to +7.0      | V     |
| VI               | Input voltage                        | -0.5 to VCC + 0.5 | V     |
| VO               | Output voltage                       | -0.5 to VCC + 0.5 | V     |
| IIO              | I/O source sink current <sup>2</sup> | ±20               | mA    |
| T <sub>STG</sub> | Storage temperature                  | -65 to +150       | °C    |

#### Notes:

- 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the recommended operating conditions.
- 2. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than VCC + 0.5 V for less than GND -0.5 V, the internal protection diodes will forward bias and can draw excessive current.

Table 2-6 • Recommended Operating Conditions

| Parameter              | Commercial | Units |
|------------------------|------------|-------|
| Temperature range*     | 0 to +70   | °C    |
| Power supply tolerance | 3.0 to 3.6 | V     |

Note: \*Ambient temperature  $(T_A)$  is used for commercial.

Table 2-7 • Electrical Specifications

|                                                                    |                 | С    | ommercial |       |
|--------------------------------------------------------------------|-----------------|------|-----------|-------|
| Parameter                                                          |                 | Min. | Max.      | Units |
| VOH <sup>1</sup>                                                   | IOH = -4 mA     | 2.15 | _         | V     |
|                                                                    | IOH = −3.2 mA   | 2.4  |           | V     |
| VOL <sup>1</sup>                                                   | IOL = 6 mA      |      | 0.4       | V     |
| VIL                                                                |                 | -0.3 | 0.8       | V     |
| VIH                                                                |                 | 2.0  | VCC + 0.3 | V     |
| Input transition time t <sub>R</sub> , t <sub>F</sub> <sup>2</sup> | VI = VCC or GND | -10  | +10       | μA    |
| C <sub>IO</sub> I/O Capacitance <sup>2,3</sup>                     |                 |      | 10        | pF    |
| Standby current, ICC <sup>4</sup> (typical =                       | 0.3 mA)         |      | 0.75      | mA    |
| Leakage current <sup>5</sup>                                       |                 | -10  | 10        | μA    |

- 1. Only one output tested at a time. VCC = minimum.
- 2. Not tested; for information only.
- 3. Includes worst-case 84-pin PLCC package capacitance. VOUT = 0 V, f 1 MHz.
- 4. Typical standby current = 0.3 mA. All outputs unloaded. All inputs = VCC or GND.
- 5. VO, VIN = VCC or GND

2-10 Revision 3



## A1415A, A14V15A Timing Characteristics (continued)

Table 2-20 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V,  $T_J = 70^{\circ}$ C

| I/O Mod            | lule – TTL Output Timing <sup>1</sup>  | -3 Sp | peed <sup>2</sup> | -2 S | peed <sup>2</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|----------------------------------------|-------|-------------------|------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                       | Min.  | Max.              | Min. | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 5.0               |      | 5.6               |      | 6.4  |      | 7.5   |       | 9.8                | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 8.0               |      | 9.0               |      | 10.2 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 4.0               |      | 4.5               |      | 5.1  |      | 6.0   |       | 7.8                | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 7.4               |      | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 6.5               |      | 7.5               |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 6.5               |      | 7.5               |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 7.5               |      | 7.5               |      | 9.0  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 11.3              |      | 11.3              |      | 13.5 |      | 15.0  |       | 19.5               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.02              |      | 0.02              |      | 0.03 |      | 0.03  |       | 0.04               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.05              |      | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.04              |      | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.05              |      | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| I/O Mod            | lule – CMOS Output Timing <sup>1</sup> |       |                   |      |                   |      |      |      |       |       |                    |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 6.2               |      | 7.0               |      | 7.9  |      | 9.3   |       | 12.1               | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 11.7              |      | 13.1              |      | 14.9 |      | 17.5  |       | 22.8               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 5.2               |      | 5.9               |      | 6.6  |      | 7.8   |       | 10.1               | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 8.9               |      | 10.0              |      | 11.3 |      | 13.3  |       | 17.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 6.7               |      | 7.5               |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 6.7               |      | 7.5               |      | 9.0  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 8.9               |      | 8.9               |      | 10.7 |      | 11.8  |       | 15.3               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 13.0              |      | 13.0              |      | 15.6 |      | 17.3  |       | 22.5               | ns    |
| $d_TLHHS$          | Delta Low to High, High Slew           |       | 0.04              |      | 0.04              |      | 0.05 |      | 0.06  |       | 0.08               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.07              |      | 0.08              |      | 0.09 |      | 0.11  |       | 0.14               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.03              |      | 0.03              |      | 0.03 |      | 0.04  |       | 0.05               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.04              |      | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |

#### Notes:

1. Delays based on 35 pF loading.

2. The -2 and -3 speed grades have been discontinued. Please refer to the Product Discontinuation Notices (PDNs) listed below:

PDN March 2001

PDN 0104

PDN 0203

PDN 0604

PDN 1004

2-24 Revision 3



## A1425A, A14V25A Timing Characteristics

Table 2-22 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic N            | Module Propagation Delays <sup>2</sup> | −3 S | peed <sup>3</sup> | -2 S <sub>l</sub> | peed <sup>3</sup> | –1 S | peed | Std. S | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|----------------------------------------|------|-------------------|-------------------|-------------------|------|------|--------|-------|-------|--------------------|-------|
| Parame             | eter/Description                       | Min. | Max.              | Min.              | Max.              | Min. | Max. | Min.   | Max.  | Min.  | Max.               |       |
| t <sub>PD</sub>    | Internal Array Module                  |      | 2.0               |                   | 2.3               |      | 2.6  |        | 3.0   |       | 3.9                | ns    |
| t <sub>CO</sub>    | Sequential Clock to Q                  |      | 2.0               |                   | 2.3               |      | 2.6  |        | 3.0   |       | 3.9                | ns    |
| t <sub>CLR</sub>   | Asynchronous Clear to Q                |      | 2.0               |                   | 2.3               |      | 2.6  |        | 3.0   |       | 3.9                | ns    |
| Predict            | ed Routing Delays <sup>4</sup>         |      |                   |                   |                   |      |      |        |       |       |                    |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                   |      | 0.9               |                   | 1.0               |      | 1.1  |        | 1.3   |       | 1.7                | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                   |      | 1.2               |                   | 1.4               |      | 1.6  |        | 1.8   |       | 2.4                | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                   |      | 1.4               |                   | 1.6               |      | 1.8  |        | 2.1   |       | 2.8                | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                   |      | 1.7               |                   | 1.9               |      | 2.2  |        | 2.5   |       | 3.3                | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                   |      | 2.8               |                   | 3.2               |      | 3.6  |        | 4.2   |       | 5.5                | ns    |
| Logic N            | Module Sequential Timing               |      |                   |                   |                   |      |      |        |       |       |                    | •     |
| t <sub>SUD</sub>   | Flip-Flop Data Input Setup             | 0.5  |                   | 0.6               |                   | 0.7  |      | 0.8    |       | 0.8   |                    | ns    |
| t <sub>HD</sub>    | Flip-Flop Data Input Hold              | 0.0  |                   | 0.0               |                   | 0.0  |      | 0.0    |       | 0.0   |                    | ns    |
| t <sub>SUD</sub>   | Latch Data Input Setup                 | 0.5  |                   | 0.6               |                   | 0.7  |      | 0.8    |       | 0.8   |                    | ns    |
| t <sub>HD</sub>    | Latch Data Input Hold                  | 0.0  |                   | 0.0               |                   | 0.0  |      | 0.0    |       | 0.0   |                    | ns    |
| t <sub>WASYN</sub> | Asynchronous Pulse Width               | 1.9  |                   | 2.4               |                   | 3.2  |      | 3.8    |       | 4.8   |                    | ns    |
| t <sub>WCLKA</sub> | Flip-Flop Clock Pulse Width            | 1.9  |                   | 2.4               |                   | 3.2  |      | 3.8    |       | 4.8   |                    | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Input Period           | 4.0  |                   | 5.0               |                   | 6.8  |      | 8.0    |       | 10.0  |                    | ns    |
| f <sub>MAX</sub>   | Flip-Flop Clock Frequency              |      | 250               |                   | 200               |      | 150  |        | 125   |       | 100                | MHz   |

#### Notes:

- 1. VCC = 3.0 V for 3.3 V specifications.
- 2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.
- 3. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.
- 4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

2-26 Revision 3

## A1440A, A14V40A Timing Characteristics (continued)

Table 2-27 • A1440A, A14V40A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule Input Propagation Delays        | -3 Sp | peed <sup>1</sup> | -2 Sp | peed <sup>1</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|--------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |       | 5.5                | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   |       |                   |      |      |      |       |       |                    |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |       | 1.0               |      | 1.1  |      | 1.3   |       | 1.7                | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |       | 1.4               |      | 1.6  |      | 1.8   |       | 2.4                | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |       | 1.6               |      | 1.8  |      | 2.1   |       | 2.8                | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |       | 1.9               |      | 2.2  |      | 2.5   |       | 3.3                | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |       | 5.5                | ns    |
| I/O Mod            | dule Sequential Timing (wrt IOCLK    | pad)  |                   |       |                   |      |      |      |       |       |                    |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.8   |                   | 1.7   |                   | 2.0  |      | 2.3  |       | 2.3   |                    | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5   |                   | 7.5  |      | 8.6  |       | 8.6   |                    | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4   |                   | 0.4  |      | 0.5  |       | 0.5   |                    | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5   |                   | 1.7  |      | 2.0  |       | 2.0   |                    | ns    |
| Motoo:             |                                      |       |                   |       |                   |      |      |      |       |       |                    |       |

#### Notes:

Revision 3 2-31

<sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

<sup>2.</sup> Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



## A1440A, A14V40A Timing Characteristics (continued)

Table 2-28 • A1440A, A14V40A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule – TTL Output Timing <sup>1</sup>  | -3 Sp | oeed <sup>2</sup> | -2 Sp | peed <sup>2</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|----------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                       | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 5.0               |       | 5.6               |      | 6.4  |      | 7.5   |       | 9.8                | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 4.0               |       | 4.5               |      | 5.1  |      | 6.0   |       | 7.8                | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 8.5               |       | 8.5               |      | 9.5  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 11.3              |       | 11.3              |      | 13.5 |      | 15.0  |       | 19.5               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.02              |       | 0.02              |      | 0.03 |      | 0.03  |       | 0.04               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| I/O Mod            | dule – CMOS Output Timing <sup>1</sup> |       |                   |       |                   |      |      |      |       |       |                    |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 6.2               |       | 7.0               |      | 7.9  |      | 9.3   |       | 12.1               | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 11.7              |       | 13.1              |      | 14.9 |      | 17.5  |       | 22.8               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 5.2               |       | 5.9               |      | 6.6  |      | 7.8   |       | 10.1               | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 8.9               |       | 10.0              |      | 11.3 |      | 13.3  |       | 17.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 9.0               |       | 9.0               |      | 10.1 |      | 11.8  |       | 14.3               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 13.0              |       | 13.0              |      | 15.6 |      | 17.3  |       | 22.5               | ns    |
| $d_{TLHHS}$        | Delta Low to High, High Slew           |       | 0.04              |       | 0.04              |      | 0.05 |      | 0.06  |       | 0.08               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.07              |       | 0.08              |      | 0.09 |      | 0.11  |       | 0.14               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.03              |       | 0.03              |      | 0.03 |      | 0.04  |       | 0.05               | ns/pF |
| $d_{THLLS}$        | Delta High to Low, Low Slew            |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |

#### Notes:

2-32 Revision 3

<sup>1.</sup> Delays based on 35 pF loading.

<sup>2.</sup> The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

## A14100A, A14V100A Timing Characteristics (continued)

Table 2-35 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule Input Propagation Delays        | -3 Sp | peed <sup>1</sup> | -2 Sp | oeed <sup>1</sup> | -1 S     | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|--------------------------------------|-------|-------------------|-------|-------------------|----------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.  | Max.              | Min.     | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |       | 3.2               |          | 3.6  |      | 4.2   |       | 5.5                | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |       | 5.3               |          | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |       | 5.3               |          | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |       | 5.3               |          | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |       | 5.3               |          | 6.0  |      | 7.0   |       | 9.2                | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   |       |                   |          |      |      |       |       | I                  |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |       | 1.0               |          | 1.1  |      | 1.3   |       | 1.7                | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |       | 1.4               |          | 1.6  |      | 1.8   |       | 2.4                | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |       | 1.6               |          | 1.8  |      | 2.1   |       | 2.8                | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |       | 1.9               |          | 2.2  |      | 2.5   |       | 3.3                | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |       | 3.2               |          | 3.6  |      | 4.2   |       | 5.5                | ns    |
| I/O Mod            | dule Sequential Timing (wrt IOCLK    | pad)  | u.                |       |                   | <u> </u> |      |      |       |       |                    | 1     |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0   |                   | 0.0      |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.2   |                   | 1.4   |                   | 1.5      |      | 1.8  |       | 1.8   |                    | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0   |                   | 0.0      |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5   |                   | 7.5      |      | 8.6  |       | 8.6   |                    | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8   |                   | 1.0      |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8   |                   | 1.0      |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4   |                   | 0.5      |      | 0.5  |       | 0.5   |                    | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5   |                   | 2.0      |      | 2.0  |       | 2.0   |                    | ns    |
| Motoo:             |                                      |       | -                 |       | -                 | -        | •    |      |       | •     | •                  |       |

Notes: \*

Revision 3 2-39

<sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for
estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case
performance. Post-route timing is based on actual routing delay measurements performed on the device prior to
shipment.



## A14100A, A14V100A Timing Characteristics (continued)

Table 2-36 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule – TTL Output Timing <sup>1</sup>  | -3 S <sub>I</sub> | peed <sup>2</sup> | -2 Sp | peed <sup>2</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|----------------------------------------|-------------------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                       | Min.              | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |                   | 5.0               |       | 5.6               |      | 6.4  |      | 7.5   |       | 9.8                | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |                   | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |                   | 4.0               |       | 4.5               |      | 5.1  |      | 6.0   |       | 7.8                | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |                   | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |                   | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |                   | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |                   | 9.5               |       | 9.5               |      | 10.5 |      | 12.0  |       | 15.6               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |                   | 12.8              |       | 12.8              |      | 15.3 |      | 17.0  |       | 22.1               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |                   | 0.02              |       | 0.02              |      | 0.03 |      | 0.03  |       | 0.04               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |                   | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |                   | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |                   | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| I/O Mod            | dule – CMOS Output Timing <sup>1</sup> |                   |                   |       |                   |      |      |      |       |       |                    |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |                   | 6.2               |       | 7.0               |      | 7.9  |      | 9.3   |       | 12.1               | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |                   | 11.7              |       | 13.1              |      | 14.9 |      | 17.5  |       | 22.8               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |                   | 5.2               |       | 5.9               |      | 6.6  |      | 7.8   |       | 10.1               | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |                   | 8.9               |       | 10.0              |      | 11.3 |      | 13.3  |       | 17.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |                   | 8.0               |       | 9.0               |      | 10.0 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |                   | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |                   | 10.4              |       | 10.4              |      | 12.4 |      | 13.8  |       | 17.9               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |                   | 14.5              |       | 14.5              |      | 17.4 |      | 19.3  |       | 25.1               | ns    |
| $d_TLHHS$          | Delta Low to High, High Slew           |                   | 0.04              |       | 0.04              |      | 0.05 |      | 0.06  |       | 0.08               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |                   | 0.07              |       | 0.08              |      | 0.09 |      | 0.11  |       | 0.14               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |                   | 0.03              |       | 0.03              |      | 0.03 |      | 0.04  |       | 0.05               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |                   | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |

Notes: \*

2-40 Revision 3

<sup>1.</sup> Delays based on 35 pF loading.

<sup>2.</sup> The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.



## **PL84**



Note: This is the top view of the package.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.

Revision 3 3-1

|            | PQ100          |                |  |  |  |  |  |  |  |
|------------|----------------|----------------|--|--|--|--|--|--|--|
| Pin Number | A1415 Function | A1425 Function |  |  |  |  |  |  |  |
| 2          | IOCLK, I/O     | IOCLK, I/O     |  |  |  |  |  |  |  |
| 14         | CLKA, I/O      | CLKA, I/O      |  |  |  |  |  |  |  |
| 15         | CLKB, I/O      | CLKB, I/O      |  |  |  |  |  |  |  |
| 16         | VCC            | VCC            |  |  |  |  |  |  |  |
| 17         | GND            | GND            |  |  |  |  |  |  |  |
| 18         | VCC            | VCC            |  |  |  |  |  |  |  |
| 19         | GND            | GND            |  |  |  |  |  |  |  |
| 20         | PRA, I/O       | PRA, I/O       |  |  |  |  |  |  |  |
| 27         | DCLK, I/O      | DCLK, I/O      |  |  |  |  |  |  |  |
| 28         | GND            | GND            |  |  |  |  |  |  |  |
| 29         | SDI, I/O       | SDI, I/O       |  |  |  |  |  |  |  |
| 34         | MODE           | MODE           |  |  |  |  |  |  |  |
| 35         | VCC            | VCC            |  |  |  |  |  |  |  |
| 36         | GND            | GND            |  |  |  |  |  |  |  |
| 47         | GND            | GND            |  |  |  |  |  |  |  |
| 48         | VCC            | VCC            |  |  |  |  |  |  |  |
| 61         | PRB, I/O       | PRB, I/O       |  |  |  |  |  |  |  |
| 62         | GND            | GND            |  |  |  |  |  |  |  |
| 63         | VCC            | VCC            |  |  |  |  |  |  |  |
| 64         | GND            | GND            |  |  |  |  |  |  |  |
| 65         | VCC            | VCC            |  |  |  |  |  |  |  |
| 67         | HCLK, I/O      | HCLK, I/O      |  |  |  |  |  |  |  |
| 77         | SDO            | SDO            |  |  |  |  |  |  |  |
| 78         | IOPCL, I/O     | IOPCL, I/O     |  |  |  |  |  |  |  |
| 79         |                |                |  |  |  |  |  |  |  |
| 85         | VCC            | VCC            |  |  |  |  |  |  |  |
| 86         | VCC            | VCC            |  |  |  |  |  |  |  |
| 87         | GND            | GND            |  |  |  |  |  |  |  |
| 96         | VCC            | VCC            |  |  |  |  |  |  |  |
| 97         | GND            | GND            |  |  |  |  |  |  |  |

#### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

3-4 Revision 3

## **PQ160**



Note: This is the top view of the package

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Revision 3 3-5

## **VQ100**



Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at  $\label{eq:http://www.microsemi.com/soc/products/solutions/package/docs.aspx$ 

3-12 Revision 3



Accelerator Series FPGAs – ACT 3 Family

|            | CQ132          |
|------------|----------------|
| Pin Number | A1425 Function |
| 1          | NC             |
| 2          | GND            |
| 3          | SDI, I/O       |
| 9          | MODE           |
| 10         | GND            |
| 11         | VCC            |
| 22         | VCC            |
| 26         | GND            |
| 27         | VCC            |
| 34         | NC             |
| 36         | GND            |
| 42         | GND            |
| 43         | VCC            |
| 48         | PRB, I/O       |
| 50         | HCLK, I/O      |
| 58         | GND            |
| 59         | VCC            |
| 63         | SDO            |
| 64         | IOPCL, I/O     |
| 65         | GND            |
| 66         | NC             |

| CQ132      |                |  |
|------------|----------------|--|
| Pin Number | A1425 Function |  |
| 67         | NC             |  |
| 74         | GND            |  |
| 75         | VCC            |  |
| 78         | VCC            |  |
| 89         | VCC            |  |
| 90         | GND            |  |
| 91         | VCC            |  |
| 92         | GND            |  |
| 98         | IOCLK, I/O     |  |
| 99         | NC             |  |
| 100        | NC             |  |
| 101        | GND            |  |
| 106        | GND            |  |
| 107        | VCC            |  |
| 116        | CLKA, I/O      |  |
| 117        | CLKB, I/O      |  |
| 118        | PRA, I/O       |  |
| 122        | GND            |  |
| 123        | VCC            |  |
| 131        | DCLK, I/O      |  |
| 132        | NC             |  |

#### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Revision 3 3-15



## **BG225**



Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-20 Revision 3



Accelerator Series FPGAs – ACT 3 Family

| BG225          |                                                                                     |  |
|----------------|-------------------------------------------------------------------------------------|--|
| A1460 Function | Location                                                                            |  |
| CLKA or I/O    | C8                                                                                  |  |
| CLKB or I/O    | B8                                                                                  |  |
| DCLK or I/O    | B2                                                                                  |  |
| GND            | A1, A15, D15, F8, G7, G8, G9, H6, H7, H8, H9, H10, J7, J8, J9, K8, P2, R15          |  |
| HCLK or I/O    | P9                                                                                  |  |
| IOCLK or I/O   | B14                                                                                 |  |
| IOPCL or I/O   | P14                                                                                 |  |
| MODE           | D1                                                                                  |  |
| NC             | A11, B5, B7, D8, D12, F6, F11, H1, H12, H14, K11, L1, L13, N8, P5, R1, R8, R11, R14 |  |
| PRA or I/O     | A7                                                                                  |  |
| PRB or I/O     | L7                                                                                  |  |
| SDI or I/O     | D4                                                                                  |  |
| SDO            | N13                                                                                 |  |
| VCC            | A8, B12, D5, D14, E3, E8, E13, H2, H3, H11, H15, K4, L2, L12, M8, M15, P4, P8, R13  |  |

#### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The BG225 package has been discontinued.

Revision 3 3-21



## **BG313**



Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-22 Revision 3



## **PG100**



Orientation Pin

Note: This is the top view.

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-24 Revision 3



## **PG133**



Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-26 Revision 3



## **PG207**



Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-30 Revision 3



# 4 - Datasheet Information

## **List of Changes**

The following table lists critical changes that were made in each version of the datasheet.

| Revision                       | Changes                                                                                                                                                                                                                                                                                                                            | Page            |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Revision 3<br>(January 2012)   | The description for SDO pins had earlier been removed from the datasheet and has now been included again, in the "Pin Descriptions" section (SAR 35820).                                                                                                                                                                           | 2-21            |
|                                | SDO pin numbers had earlier been removed from package pin assignment tables in the datasheet, and have now been restored to the pin tables (SAR 35820).                                                                                                                                                                            | 3-1             |
| Revision 2<br>(September 2011) | The ACT 3 datasheet was formatted newly in the style used for current datasheets. The same information is present (other than noted in the list of changes for this revision) but divided into chapters.                                                                                                                           | N/A             |
|                                | The datasheet was revised to note in multiple places that speed grades –2 and –3 have been discontinued. The following device/package combinations have been discontinued for all speed grades and temperatures (SAR 33872):  A1415 PG100 A1425 PG133 A1440 PG175 A1460 BG225 Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004. | I and<br>others |
|                                | The "Features" section was revised to state the clock-to-ouput time and on-chip performance for -1 speed grade as 9.0 ns and 186 MHz. The "General Description" section was revised in accordance (SAR 33872).                                                                                                                     | _               |
|                                | The maximum performance values were updated in Table 1 • ACT 3 Family Product Information, and now reflect worst-case commercial for the -1 speed grade (SAR 33872).                                                                                                                                                               | I               |
|                                | The "Product Plan" table was updated as follows to conform to current offerings (SAR 33872):  The A1415A device is offered in PL84, PG100, and VQ100 packages for Military application.  The A1440A device is offered in TQ176 and VQ100 packages for Industrial application.                                                      | ≡               |
|                                | Table 1-1 • Chip-to-Chip Performance (worst-case commercial) was updated to include data for all speed grades instead of only –3 (SAR 33872).                                                                                                                                                                                      | 1-2             |
|                                | Figure 1-1 • Predictable Performance (worst-case commercial, -1 speed grade) was revised to reflect values for the -1 speed grade (SAR 33872).                                                                                                                                                                                     | 1-1             |
|                                | Figure 2-10 • Timing Model was updated to show data for the -1 speed grade instead of -3 (SAR 33872).                                                                                                                                                                                                                              | 2-16            |
|                                | Table 2-14 • Logic Module and Routing Delay by Fanout (ns); Worst-Case Commercial Conditions was updated to include data for all speed grades instead of only −3 (SAR 33872).                                                                                                                                                      | 2-20            |
|                                | Package names used in the "Package Pin Assignments" section and throughout the document were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 27395).                                                                                                                                                   | 3-1             |

Revision 3 4-1