



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 200                                                          |
| Number of Logic Elements/Cells | -                                                            |
| Total RAM Bits                 | -                                                            |
| Number of I/O                  | 80                                                           |
| Number of Gates                | 1500                                                         |
| Voltage - Supply               | 4.5V ~ 5.5V                                                  |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 100-BQFP                                                     |
| Supplier Device Package        | 100-PQFP (20x14)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1415a-pq100c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The S-module contains a full implementation of the C-module plus a clearable sequential element that can either implement a latch or flip-flop function. The S-module can therefore implement any function implemented by the C-module. This allows complex combinatorial-sequential functions to be implemented with no delay penalty. The Designer Series Development System will automatically combine any C-module macro driving an S-module macro into the S-module, thereby freeing up a logic module and eliminating a module delay.

The clear input CLR is accessible from the routing channel. In addition, the clock input may be connected to one of three clock networks: CLKA, CLKB, or HCLK. The C-module and S-module functional descriptions are shown in Figure 2-2 and Figure 2-3 on page 2-2. The clock selection is determined by a multiplexer select at the clock input to the S-module.

# I/Os

## I/O Modules

I/O modules provide an interface between the array and the I/O Pad Drivers. I/O modules are located in the array and access the routing channels in a similar fashion to logic modules. The I/O module schematic is shown in Figure 4. The signals DataIn and DataOut connect to the I/O pad driver.



#### *Figure 2-4* • Functional Diagram for I/O Module

Each I/O module contains two D-type flip-flops. Each flip-flop is connected to the dedicated I/O clock (IOCLK). Each flip-flop can be bypassed by nonsequential I/Os. In addition, each flip-flop contains a data enable input that can be accessed from the routing channels (ODE and IDE). The asynchronous preset/clear input is driven by the dedicated preset/clear network (IOPCL). Either preset or clear can be selected individually on an I/O module by I/O module basis.



The I/O module output Y is used to bring Pad signals into the array or to feed the output register back into the array. This allows the output register to be used in high-speed state machine applications. Side I/O modules have a dedicated output segment for Y extending into the routing channels above and below (similar to logic modules). Top/Bottom I/O modules have no dedicated output segment. Signals coming into the chip from the top or bottom are routed using F-fuses and LVTs (F-fuses and LVTs are explained in detail in the routing section).

## I/O Pad Drivers

All pad drivers are capable of being tristate. Each buffer connects to an associated I/O module with four signals: OE (Output Enable), IE (Input Enable), DataOut, and DataIn. Certain special signals used only during programming and test also connect to the pad drivers: OUTEN (global output enable), INEN (global input enable), and SLEW (individual slew selection). See Figure 2-5.



*Figure 2-5* • Function Diagram for I/O Pad Driver

## **Special I/Os**

The special I/Os are of two types: temporary and permanent. Temporary special I/Os are used during programming and testing. They function as normal I/Os when the MODE pin is inactive. Permanent special I/Os are user programmed as either normal I/Os or special I/Os. Their function does not change once the device has been programmed. The permanent special I/Os consist of the array clock input buffers (CLKA and CLKB), the hard-wired array clock input buffer (HCLK), the hard-wired I/O clock input buffer (IOCLK), and the hard-wired I/O register preset/clear input buffer (IOPCL). Their function is determined by the I/O macros selected.

# **Clock Networks**

The ACT 3 architecture contains four clock networks: two high-performance dedicated clock networks and two general purpose routed networks. The high-performance networks function up to 200 MHz, while the general purpose routed networks function up to 150 MHz.

## **Antifuse Connections**

An antifuse is a "normally open" structure as opposed to the normally closed fuse structure used in PROMs or PALs. The use of antifuses to implement a programmable logic device results in highly testable structures as well as an efficient programming architecture. The structure is highly testable because there are no preexisting connections; temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed as well as isolate individual circuit structures to be tested. This can be done both before and after programming. For example, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified.

Four types of antifuse connections are used in the routing structure of the ACT 3 array. (The physical structure of the antifuse is identical in each case; only the usage differs.)

Table 2-1 shows four types of antifuses.

| Table 2-1 • | Antifuse | Types |
|-------------|----------|-------|
|-------------|----------|-------|

| Туре | Description                         |
|------|-------------------------------------|
| XF   | Horizontal-to-vertical connection   |
| HF   | Horizontal-to-horizontal connection |
| VF   | Vertical-to-vertical connection     |
| FF   | "Fast" vertical connection          |

Examples of all four types of connections are shown in Figure 2-7 on page 2-6 and Figure 2-8 on page 2-6.

## Module Interface

Connections to Logic and I/O modules are made through vertical segments that connect to the module inputs and outputs. These vertical segments lie on vertical tracks that span the entire height of the array.

#### Module Input Connections

The tracks dedicated to module inputs are segmented by pass transistors in each module row. During normal user operation, the pass transistors are inactive, which isolates the inputs of a module from the inputs of the module directly above or below it. During certain test modes, the pass transistors are active to verify the continuity of the metal tracks. Vertical input segments span only the channel above or the channel below. The logic modules are arranged such that half of the inputs are connected to the channel above and half of the inputs to segments in the channel below, as shown in Figure 2-9.



Figure 2-9 • Logic Module Routing Interface

# **5 V Operating Conditions**

| Symbol           | Parameter                            | Parameter Limits  |    |
|------------------|--------------------------------------|-------------------|----|
| VCC              | DC supply voltage -0.5 to +7.0       |                   | V  |
| VI               | Input voltage                        | -0.5 to VCC + 0.5 | V  |
| VO               | Output voltage                       | -0.5 to VCC + 0.5 | V  |
| IIO              | I/O source sink current <sup>2</sup> | ±20               | mA |
| T <sub>STG</sub> | Storage temperature                  | -65 to +150       | °C |

Table 2-2 • Absolute Maximum Ratings<sup>1</sup>, Free Air Temperature Range

Notes:

1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the recommended operating conditions.

2. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than VCC + 0.5 V for less than GND –0.5 V, the internal protection diodes will forward bias and can draw excessive current.

Table 2-3 • Recommended Operating Conditions

| Parameter                  | Commercial | Industrial | Military    | Units |
|----------------------------|------------|------------|-------------|-------|
| Temperature range*         | 0 to +70   | -40 to +85 | -55 to +125 | °C    |
| 5 V power supply tolerance | ±5         | ±10        | ±10         | %VCC  |

Note: \*Ambient temperature ( $T_A$ ) is used for commercial and industrial; case temperature ( $T_C$ ) is used for military.

|                    |                                |                                 | Commercial Industrial |             | Ν    | Ailitary  |      |           |       |
|--------------------|--------------------------------|---------------------------------|-----------------------|-------------|------|-----------|------|-----------|-------|
| Symbol             | Parameter                      | Test Condition                  | Min.                  | Max.        | Min. | Max.      | Min. | Max.      | Units |
| VOH <sup>1,2</sup> | High level output              | IOH = -4 mA (CMOS)              | _                     | -           | 3.7  | _         | 3.7  | -         | V     |
|                    |                                | IOH = –6 mA (CMOS)              | 3.84                  |             |      |           |      |           | V     |
|                    |                                | IOH = –10 mA (TTL) <sup>3</sup> | 2.40                  |             |      |           |      |           | V     |
| VOL <sup>1,2</sup> | Low level output               | IOL = +6 mA (CMOS)              |                       | 0.33        |      | 0.4       |      | 0.4       | V     |
|                    |                                | IOL = +12 mA (TTL) <sup>3</sup> |                       | 0.50        |      |           |      |           |       |
| VIH                | High level input               | TTL inputs                      | 2.0                   | VCC + 0.3   | 2.0  | VCC + 0.3 | 2.0  | VCC + 0.3 | V     |
| VIL                | Low level input                | TTL inputs                      | -0.3                  | 0.8         | -0.3 | 0.8       | -0.3 | 0.8       | V     |
| IIN                | Input leakage                  | VI = VCC or GND                 | -10                   | +10         | -10  | +10       | -10  | +10       | μΑ    |
| IOZ                | 3-state output leakage         | VO = VCC or GND                 | -10                   | +10         | -10  | +10       | -10  | +10       | μΑ    |
| C <sub>IO</sub>    | I/O capacitance <sup>3,4</sup> |                                 |                       | 10          |      | 10        |      | 10        | pF    |
| ICC(S)             | Standby VCC supply cu          | irrent (typical = 0.7 mA)       |                       | 2           |      | 10        |      | 20        | mA    |
| ICC(D)             | Dynamic VCC supply c           | urrent. See the Power Dis       | ssipatio              | on section. |      |           |      |           |       |

#### Table 2-4 • Electrical Specifications

Notes:

1. Microsemi devices can drive and receive either CMOS or TTL signal levels. No assignment of I/Os as TTL or CMOS is required.

2. Tested one output at a time, VCC = minimum.

3. Not tested; for information only.

4. VOUT = 0 V, f = 1 MHz

5. Typical standby current = 0.7 mA. All outputs unloaded. All inputs = VCC or GND.

# **Package Thermal Characteristics**

The device junction to case thermal characteristic is  $\theta$ jc, and the junction to ambient air characteristic is  $\theta$ ja. The thermal characteristics for  $\theta$ ja are shown with two different air flow rates.

Maximum junction temperature is 150°C.

A sample calculation of the absolute maximum power dissipation allowed for a CPGA 175-pin package at commercial temperature and still air is as follows:

$$\frac{\text{Max. junction temp. (°C)} - \text{Max. ambient temp. (°C)}}{\theta_{ja} °C/W} = \frac{150°C - 70°C}{25°C/W} = 3.2 \text{ W}$$

EQ 2

| Package Type∗               | Pin Count | $\theta_{jc}$ | θ <sub>ja</sub><br>Still Air | θ <sub>ja</sub><br>300 ft./min. | Units |
|-----------------------------|-----------|---------------|------------------------------|---------------------------------|-------|
| Ceramic Pin Grid Array      | 100       | 20            | 35                           | 17                              | °C/W  |
|                             | 133       | 20            | 30                           | 15                              | °C/W  |
|                             | 175       | 20            | 25                           | 14                              | °C/W  |
|                             | 207       | 20            | 22                           | 13                              | °C/W  |
|                             | 257       | 20            | 15                           | 8                               | °C/W  |
| Ceramic Quad Flatpack       | 132       | 13            | 55                           | 30                              | °C/W  |
|                             | 196       | 13            | 36                           | 24                              | °C/W  |
|                             | 256       | 13            | 30                           | 18                              | °C/W  |
| Plastic Quad Flatpack       | 100       | 13            | 51                           | 40                              | °C/W  |
|                             | 160       | 10            | 33                           | 26                              | °C/W  |
|                             | 208       | 10            | 33                           | 26                              | °C/W  |
| Very Thin Quad Flatpack     | 100       | 12            | 43                           | 35                              | °C/W  |
| Thin Quad Flatpack          | 176       | 11            | 32                           | 25                              | °C/W  |
| Power Quad Flatpack         | 208       | 0.4           | 17                           | 13                              | °C/W  |
| Plastic Leaded Chip Carrier | 84        | 12            | 37                           | 28                              | °C/W  |
| Plastic Ball Grid Array     | 225       | 10            | 25                           | 19                              | °C/W  |
|                             | 313       | 10            | 23                           | 17                              | °C/W  |

#### Table 2-8 • Package Thermal Characteristics

Note: Maximum power dissipation in still air:

PQ160 = 2.4 W PQ208 = 2.4 W PQ100 = 1.6 W VQ100 = 1.9 W TQ176 = 2.5 W PL84 = 2.2 W RQ208 = 4.7 W BG225 = 3.2 W BG313 = 3.5 W



**Detailed Specifications** 

#### Table 2-11 • Fixed Capacitance Values for Microsemi FPGAs

| Device Type | r1, routed_Clk1 | r2, routed_Clk2 |  |  |
|-------------|-----------------|-----------------|--|--|
| A1415A      | 60              | 60              |  |  |
| A14V15A     | 57              | 57              |  |  |
| A1425A      | 75              | 75              |  |  |
| A14V25A     | 72              | 72              |  |  |
| A1440A      | 105             | 105             |  |  |
| A14V40A     | 100             | 100             |  |  |
| A1440B      | 105             | 105             |  |  |
| A1460A      | 165             | 165             |  |  |
| A14V60A     | 4V60A 157       |                 |  |  |
| A1460B      | 165             | 165             |  |  |
| A14100A     | 195             | 195             |  |  |
| A14V100A    | 185             | 185             |  |  |
| A14100B     | 195             | 195             |  |  |

#### Table 2-12 • Fixed Clock Loads (s1/s2)

| Device Type | s1, Clock Loads on Dedicated<br>Array Clock | s2, Clock Loads on Dedicated<br>I/O Clock |
|-------------|---------------------------------------------|-------------------------------------------|
| A1415A      | 104                                         | 80                                        |
| A14V15A     | 104                                         | 80                                        |
| A1425A      | 160                                         | 100                                       |
| A14V25A     | 160                                         | 100                                       |
| A1440A      | 140                                         |                                           |
| A14V40A     | 288                                         | 140                                       |
| A1440B      | 288                                         | 140                                       |
| A1460A      | 432                                         | 168                                       |
| A14V60A     | 432                                         | 168                                       |
| A1460B      | 432                                         | 168                                       |
| A14100A     | 697                                         | 228                                       |
| A14V100A    | 697                                         | 228                                       |
| A14100B     | 697                                         | 228                                       |

## **Determining Average Switching Frequency**

To determine the switching frequency for a design, you must have a detailed understanding of the data input values to the circuit. The following guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are as follows:

| Tahle | 2-13 | Guidelines | for | Predicting | Power  | Dissination |
|-------|------|------------|-----|------------|--------|-------------|
| lable | 2-13 | Ouldennes  | 101 | rieuleung  | I OWEI | Dissipation |

| Data                                         | Value                     |
|----------------------------------------------|---------------------------|
| Logic Modules (m)                            | 80% of modules            |
| Inputs switching (n)                         | # inputs/4                |
| Outputs switching (p)                        | # output/4                |
| First routed array clock loads (q1)          | 40% of sequential modules |
| Second routed array clock loads (q2)         | 40% of sequential modules |
| Load capacitance (CL)                        | 35 pF                     |
| Average logic module switching rate (fm)     | F/10                      |
| Average input switching rate (fn)            | F/5                       |
| Average output switching rate (fp)           | F/10                      |
| Average first routed array clock rate (fq1)  | F/2                       |
| Average second routed array clock rate (fq2) | F/2                       |
| Average dedicated array clock rate (fs1)     | F                         |
| Average dedicated I/O clock rate (fs2)       | F                         |

Accelerator Series FPGAs – ACT 3 Family







Figure 2-17 • I/O Module: Sequential Output Timing Characteristics

## **Timing Derating**

ACT 3 devices are manufactured in a CMOS process. Therefore, device performance varies according to temperature, voltage, and process variations. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

#### Table 2-15 • Timing Derating Factor (Temperature and Voltage)

| (Commercial Minimum/Maximum Specification) x | Industrial |      | Military |      |
|----------------------------------------------|------------|------|----------|------|
|                                              | Min.       | Max. | Min.     | Max. |
|                                              | 0.66       | 1.07 | 0.63     | 1.17 |

#### Table 2-16 • Timing Derating Factor for Designs at Typical Temperature ( $T_J = 25^{\circ}C$ ) and Voltage (5.0 V)

| (Commercial Maximum Specification) x | 0.85 |
|--------------------------------------|------|
|                                      |      |

#### Table 2-17 • Temperature and Voltage Derating Factors

(normalized to Worst-Case Commercial, TJ = 4.75 V, 70°C)

|      | -55  | -40  | 0    | 25   | 70   | 85   | 125   |
|------|------|------|------|------|------|------|-------|
| 4.50 | 0.72 | 0.76 | 0.85 | 0.90 | 1.04 | 1.07 | 1.117 |
| 4.75 | 0.70 | 0.73 | 0.82 | 0.87 | 1.00 | 1.03 | 1.12  |
| 5.00 | 0.68 | 0.71 | 0.79 | 0.84 | 0.97 | 1.00 | 1.09  |
| 5.25 | 0.66 | 0.69 | 0.77 | 0.82 | 0.94 | 0.97 | 1.06  |
| 5.50 | 0.63 | 0.66 | 0.74 | 0.79 | 0.90 | 0.93 | 1.01  |



Note: This derating factor applies to all routing and propagation delays.





**Detailed Specifications** 

### A1415A, A14V15A Timing Characteristics

Table 2-18 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic N            | Iodule Propagation Delays <sup>2</sup> | –3 S | –3 Speed <sup>3</sup> |      | beed <sup>3</sup> | -1 Speed |      | Std. S | speed | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|----------------------------------------|------|-----------------------|------|-------------------|----------|------|--------|-------|--------------------------|------|-------|
| Parame             | eter/Description                       | Min. | Max.                  | Min. | Max.              | Min.     | Max. | Min.   | Max.  | Min.                     | Max. |       |
| t <sub>PD</sub>    | Internal Array Module                  |      | 2.0                   |      | 2.3               |          | 2.6  |        | 3.0   |                          | 3.9  | ns    |
| t <sub>CO</sub>    | Sequential Clock to Q                  |      | 2.0                   |      | 2.3               |          | 2.6  |        | 3.0   |                          | 3.9  | ns    |
| t <sub>CLR</sub>   | Asynchronous Clear to Q                |      | 2.0                   |      | 2.3               |          | 2.6  |        | 3.0   |                          | 3.9  | ns    |
| Predict            | ed Routing Delays <sup>4</sup>         |      |                       | -    |                   |          |      |        |       |                          |      |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                   |      | 0.9                   |      | 1.0               |          | 1.1  |        | 1.3   |                          | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                   |      | 1.2                   |      | 1.4               |          | 1.6  |        | 1.8   |                          | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                   |      | 1.4                   |      | 1.6               |          | 1.8  |        | 2.1   |                          | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                   |      | 1.7                   |      | 1.9               |          | 2.2  |        | 2.5   |                          | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                   |      | 2.8                   |      | 3.2               |          | 3.6  |        | 4.2   |                          | 5.5  | ns    |
| Logic N            | Iodule Sequential Timing               |      |                       | -    |                   |          | -    |        | -     | -                        |      | -     |
| t <sub>SUD</sub>   | Flip-Flop Data Input Setup             | 0.5  |                       | 0.6  |                   | 0.7      |      | 0.8    |       | 0.8                      |      | ns    |
| t <sub>HD</sub>    | Flip-Flop Data Input Hold              | 0.0  |                       | 0.0  |                   | 0.0      |      | 0.0    |       | 0.0                      |      | ns    |
| t <sub>SUD</sub>   | Latch Data Input Setup                 | 0.5  |                       | 0.6  |                   | 0.7      |      | 0.8    |       | 0.8                      |      | ns    |
| t <sub>HD</sub>    | Latch Data Input Hold                  | 0.0  |                       | 0.0  |                   | 0.0      |      | 0.0    |       | 0.0                      |      | ns    |
| t <sub>WASYN</sub> | Asynchronous Pulse Width               | 1.9  |                       | 2.4  |                   | 3.2      |      | 3.8    |       | 4.8                      |      | ns    |
| t <sub>WCLKA</sub> | Flip-Flop Clock Pulse Width            | 1.9  |                       | 2.4  |                   | 3.2      |      | 3.8    |       | 4.8                      |      | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Input Period           | 4.0  |                       | 5.0  |                   | 6.8      |      | 8.0    |       | 10.0                     |      | ns    |
| f <sub>MAX</sub>   | Flip-Flop Clock Frequency              |      | 250                   |      | 200               |          | 150  |        | 125   |                          | 100  | MHz   |

Notes:

1. VCC = 3.0 V for 3.3 V specifications.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. The –2 and –3 speed grades have been discontinued. Please refer to the Product Discontinuation Notices (PDNs) listed below:

PDN March 2001 PDN 0104 PDN 0203 PDN 0604 PDN 1004

4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

### A1425A, A14V25A Timing Characteristics (continued)

| Table 2-23 • A1425A. | A14V25A Worst-Case | Commercial Conditions. | $VCC = 4.75 V. T_1 = 70^{\circ}C$ |
|----------------------|--------------------|------------------------|-----------------------------------|
| TUDICE ED ATTEORY    | ATTE CA TOTOL OUDO | oomanionola oomaniono, | 100 - 110 1, 13 - 10 0            |

| I/O Mod            | dule Input Propagation Delays        | -3 Sp | beed <sup>1</sup> | –2 Speed <sup>1</sup> |      | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|--------------------------------------|-------|-------------------|-----------------------|------|----------|------|------------|------|--------------------------|------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.                  | Max. | Min.     | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |                       | 3.2  |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   | •                     |      |          |      |            |      |                          |      | •     |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |                       | 1.0  |          | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |                       | 1.4  |          | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |                       | 1.6  |          | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |                       | 1.9  |          | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |                       | 3.2  |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| I/O Mod            | dule Sequential Timing (wrt IOCLK    | pad)  |                   | •                     |      |          |      |            |      |                          |      |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0                   |      | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.8   |                   | 2.0                   |      | 2.3      |      | 2.7        |      | 3.0                      |      | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0                   |      | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5                   |      | 7.5      |      | 8.6        |      | 8.6                      |      | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8                   |      | 0.9      |      | 1.0        |      | 1.0                      |      | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8                   |      | 0.9      |      | 1.0        |      | 1.0                      |      | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4                   |      | 0.4      |      | 0.5        |      | 0.5                      |      | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5                   |      | 1.7      |      | 2.0        |      | 2.0                      |      | ns    |

Notes: \*

1. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

## A1425A, A14V25A Timing Characteristics (continued)

| Table 2-25 • A1425A          | 414V254 W | lorst-Case ( |             | Conditions | VCC - 4 75 \ | / T 70°C    |
|------------------------------|-----------|--------------|-------------|------------|--------------|-------------|
| <i>Table 2-25 • A</i> 1425A, | AI4VZJA W | UISI-Case C  | Jonnierciai | conunons,  | VCC = 4.75   | , ij = 70 C |

| Dedicate             | d (hardwired) I/O Clock Network                  | -3 Sp      | beed <sup>1</sup> | –2 Speed <sup>1</sup> |            | –1 S       | peed       | Std.       | Speed      | 3.3 V Speed <sup>1</sup> |            | Units |
|----------------------|--------------------------------------------------|------------|-------------------|-----------------------|------------|------------|------------|------------|------------|--------------------------|------------|-------|
| Paramete             | er/Description                                   | Min.       | Max.              | Min.                  | Max.       | Min.       | Max.       | Min.       | Max.       | Min.                     | Max.       |       |
| t <sub>IOCKH</sub>   | Input Low to High (pad to I/O module input)      |            | 2.0               |                       | 2.3        |            | 2.6        |            | 3.0        |                          | 3.5        | ns    |
| t <sub>IOPWH</sub>   | Minimum Pulse Width High                         | 1.9        |                   | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>IPOWL</sub>   | Minimum Pulse Width Low                          | 1.9        |                   | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>IOSAPW</sub>  | Minimum Asynchronous Pulse Width                 | 1.9        |                   | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>IOCKSW</sub>  | Maximum Skew                                     |            | 0.4               |                       | 0.4        |            | 0.4        |            | 0.4        |                          | 0.4        | ns    |
| t <sub>IOP</sub>     | Minimum Period                                   | 4.0        |                   | 5.0                   |            | 6.8        |            | 8.0        |            | 10.0                     |            | ns    |
| f <sub>IOMAX</sub>   | Maximum Frequency                                |            | 250               |                       | 200        |            | 150        |            | 125        |                          | 100        | MHz   |
| Dedicate             | d (hardwired) Array Clock                        |            |                   |                       |            |            |            | -          |            |                          |            |       |
| t <sub>нскн</sub>    | Input Low to High (pad to S-module input)        |            | 3.0               |                       | 3.4        |            | 3.9        |            | 4.5        |                          | 5.5        | ns    |
| t <sub>HCKL</sub>    | Input High to Low (pad to S-module input)        |            | 3.0               |                       | 3.4        |            | 3.9        |            | 4.5        |                          | 5.5        | ns    |
| t <sub>HPWH</sub>    | Minimum Pulse Width High                         | 1.9        |                   | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>HPWL</sub>    | Minimum Pulse Width Low                          | 1.9        |                   | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>HCKSW</sub>   | Delta High to Low, Low Slew                      |            | 0.3               |                       | 0.3        |            | 0.3        |            | 0.3        |                          | 0.3        | ns    |
| t <sub>HP</sub>      | Minimum Period                                   | 4.0        |                   | 5.0                   |            | 6.8        |            | 8.0        |            | 10.0                     |            | ns    |
| f <sub>HMAX</sub>    | Maximum Frequency                                |            | 250               |                       | 200        |            | 150        |            | 125        |                          | 100        | MHz   |
| Routed A             | rray Clock Networks                              |            |                   | •                     |            |            | •          | •          |            |                          |            |       |
| t <sub>RCKH</sub>    | Input Low to High (FO = 64)                      |            | 3.7               |                       | 4.1        |            | 4.7        |            | 5.5        |                          | 9.0        | ns    |
| t <sub>RCKL</sub>    | Input High to Low (FO = 64)                      |            | 4.0               |                       | 4.5        |            | 5.1        |            | 6.0        |                          | 9.0        | ns    |
| t <sub>RPWH</sub>    | Min. Pulse Width High (FO = 64)                  | 3.3        |                   | 3.8                   |            | 4.2        |            | 4.9        |            | 6.5                      |            | ns    |
| t <sub>RPWL</sub>    | Min. Pulse Width Low (FO = 64)                   | 3.3        |                   | 3.8                   |            | 4.2        |            | 4.9        |            | 6.5                      |            | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew (FO = 128)                          |            | 0.7               |                       | 0.8        |            | 0.9        |            | 1.0        |                          | 1.0        | ns    |
| t <sub>RP</sub>      | Minimum Period (FO = 64)                         | 6.8        |                   | 8.0                   |            | 8.7        |            | 10.0       |            | 13.4                     |            | ns    |
| f <sub>RMAX</sub>    | Maximum Frequency (FO = 64)                      |            | 150               |                       | 125        |            | 115        |            | 100        |                          | 75         | MHz   |
| Clock-to-Clock Skews |                                                  |            |                   |                       |            |            |            | -          |            |                          |            |       |
| t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew                        | 0.0        | 1.7               | 0.0                   | 1.8        | 0.0        | 2.0        | 0.0        | 2.2        | 0.0                      | 3.0        | ns    |
| t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64)<br>(FO = 80) | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0            | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0               | 3.0<br>3.0 | ns    |
| t <sub>HRCKSW</sub>  | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 80)   | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0            | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0               | 1.0<br>3.0 | ns    |

Notes:

1. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

2. Delays based on 35 pF loading.



**Detailed Specifications** 

### A1440A, A14V40A Timing Characteristics

Table 2-26 • A1440A, A14V40A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic N            | Iodule Propagation Delays <sup>2</sup> | -3 Sp | beed <sup>3</sup> | –2 S | beed <sup>3</sup> | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|----------------------------------------|-------|-------------------|------|-------------------|----------|------|------------|------|--------------------------|------|-------|
| Parame             | eter/Description                       | Min.  | Max.              | Min. | Max.              | Min.     | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>PD</sub>    | Internal Array Module                  |       | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CO</sub>    | Sequential Clock to Q                  |       | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CLR</sub>   | Asynchronous Clear to Q                |       | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| Predict            | ed Routing Delays <sup>4</sup>         |       |                   |      |                   |          |      |            |      |                          |      | •     |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                   |       | 0.9               |      | 1.0               |          | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                   |       | 1.2               |      | 1.4               |          | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                   |       | 1.4               |      | 1.6               |          | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                   |       | 1.7               |      | 1.9               |          | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                   |       | 2.8               |      | 3.2               |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| Logic N            | Iodule Sequential Timing               | -     | -                 |      |                   | -        | -    |            |      | -                        | -    |       |
| t <sub>SUD</sub>   | Flip-Flop Data Input Setup             | 0.5   |                   | 0.6  |                   | 0.7      |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>    | Flip-Flop Data Input Hold              | 0.0   |                   | 0.0  |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>SUD</sub>   | Latch Data Input Setup                 | 0.5   |                   | 0.6  |                   | 0.7      |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>    | Latch Data Input Hold                  | 0.0   |                   | 0.0  |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>WASYN</sub> | Asynchronous Pulse Width               | 1.9   |                   | 2.4  |                   | 3.2      |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>WCLKA</sub> | Flip-Flop Clock Pulse Width            | 1.9   |                   | 2.4  |                   | 3.2      |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Input Period           | 4.0   |                   | 5.0  |                   | 6.8      |      | 8.0        |      | 10.0                     |      | ns    |
| f <sub>MAX</sub>   | Flip-Flop Clock Frequency              |       | 250               |      | 200               |          | 150  |            | 125  |                          | 100  | MHz   |

Notes:

1. VCC = 3.0 V for 3.3 V specifications.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



**Detailed Specifications** 

## A1440A, A14V40A Timing Characteristics (continued)

Table 2-28 • A1440A, A14V40A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule – TTL Output Timing <sup>1</sup>  | -3 Sp | beed <sup>2</sup> | -2 Sp | beed <sup>2</sup> | –1 S | peed | Std. | Speed | I 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|----------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|----------------------------|------|-------|
| Parame             | eter/Description                       | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.                       | Max. |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 5.0               |       | 5.6               |      | 6.4  |      | 7.5   |                            | 9.8  | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |                            | 15.6 | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 4.0               |       | 4.5               |      | 5.1  |      | 6.0   |                            | 7.8  | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                            | 14.3 | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                            | 14.3 | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                            | 14.3 | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 8.5               |       | 8.5               |      | 9.5  |      | 11.0  |                            | 14.3 | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 11.3              |       | 11.3              |      | 13.5 |      | 15.0  |                            | 19.5 | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.02              |       | 0.02              |      | 0.03 |      | 0.03  |                            | 0.04 | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |                            | 0.09 | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |                            | 0.07 | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |                            | 0.09 | ns/pF |
| I/O Mod            | dule – CMOS Output Timing <sup>1</sup> |       |                   | •     |                   |      |      | •    |       |                            |      | •     |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 6.2               |       | 7.0               |      | 7.9  |      | 9.3   |                            | 12.1 | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 11.7              |       | 13.1              |      | 14.9 |      | 17.5  |                            | 22.8 | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 5.2               |       | 5.9               |      | 6.6  |      | 7.8   |                            | 10.1 | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 8.9               |       | 10.0              |      | 11.3 |      | 13.3  |                            | 17.3 | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                            | 14.3 | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                            | 14.3 | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 9.0               |       | 9.0               |      | 10.1 |      | 11.8  |                            | 14.3 | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 13.0              |       | 13.0              |      | 15.6 |      | 17.3  |                            | 22.5 | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.04              |       | 0.04              |      | 0.05 |      | 0.06  |                            | 0.08 | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.07              |       | 0.08              |      | 0.09 |      | 0.11  |                            | 0.14 | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.03              |       | 0.03              |      | 0.03 |      | 0.04  |                            | 0.05 | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |                            | 0.07 | ns/pF |

Notes:

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

Microsemi

Accelerator Series FPGAs – ACT 3 Family

|                | BG225                                                                               |  |  |  |  |  |  |
|----------------|-------------------------------------------------------------------------------------|--|--|--|--|--|--|
| A1460 Function | Location                                                                            |  |  |  |  |  |  |
| CLKA or I/O    | C8                                                                                  |  |  |  |  |  |  |
| CLKB or I/O    | B8                                                                                  |  |  |  |  |  |  |
| DCLK or I/O    | B2                                                                                  |  |  |  |  |  |  |
| GND            | A1, A15, D15, F8, G7, G8, G9, H6, H7, H8, H9, H10, J7, J8, J9, K8, P2, R15          |  |  |  |  |  |  |
| HCLK or I/O    | P9                                                                                  |  |  |  |  |  |  |
| IOCLK or I/O   | B14                                                                                 |  |  |  |  |  |  |
| IOPCL or I/O   | P14                                                                                 |  |  |  |  |  |  |
| MODE           | D1                                                                                  |  |  |  |  |  |  |
| NC             | A11, B5, B7, D8, D12, F6, F11, H1, H12, H14, K11, L1, L13, N8, P5, R1, R8, R11, R14 |  |  |  |  |  |  |
| PRA or I/O     | A7                                                                                  |  |  |  |  |  |  |
| PRB or I/O     | L7                                                                                  |  |  |  |  |  |  |
| SDI or I/O     | D4                                                                                  |  |  |  |  |  |  |
| SDO            | N13                                                                                 |  |  |  |  |  |  |
| VCC            | A8, B12, D5, D14, E3, E8, E13, H2, H3, H11, H15, K4, L2, L12, M8, M15, P4, P8, R13  |  |  |  |  |  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The BG225 package has been discontinued.

Microsemi

Accelerator Series FPGAs – ACT 3 Family

|                             | BG313                                                                                                                                                                                                                                               |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A14100, A14V100<br>Function | Location                                                                                                                                                                                                                                            |
| CLKA or I/O                 | J13                                                                                                                                                                                                                                                 |
| CLKB or I/O                 | G13                                                                                                                                                                                                                                                 |
| DCLK or I/O                 | B2                                                                                                                                                                                                                                                  |
| GND                         | A1, A25, AD2, AE25, J21, L13, M12, M14, N11, N13, N15, P12, P14, R13                                                                                                                                                                                |
| HCLK or I/O                 | T14                                                                                                                                                                                                                                                 |
| IOCLK or I/O                | B24                                                                                                                                                                                                                                                 |
| IOPCL or I/O                | AD24                                                                                                                                                                                                                                                |
| MODE                        | G3                                                                                                                                                                                                                                                  |
| NC                          | A3, A13, A23, AA5, AA9, AA23, AB2, AB4, AB20, AC13, AC25, AD22, AE1, AE21, B14, C5, C25, D4, D24, E3, E21, F6, F10, F16, G1, G25, H18, H24, J1, J7, J25, K12, L15, L17, M6, N1, N5, N7, N21, N23, P20, R11, T6, T8, U9, U13, U21, V16, W7, Y20, Y24 |
| PRA or I/O                  | H12                                                                                                                                                                                                                                                 |
| PRB or I/O                  | AD12                                                                                                                                                                                                                                                |
| SDI or I/O                  | C1                                                                                                                                                                                                                                                  |
| SDO                         | AE23                                                                                                                                                                                                                                                |
| VCC                         | AB18, AD6, AE13, C13, C19, E13, G9, H22, K8, K20, M16, N3, N9, N25, U5, W13, V2, V22, V24                                                                                                                                                           |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



Package Pin Assignments

# PG207



#### Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Microsemi

Accelerator Series FPGAs – ACT 3 Family

|                | PG207                                                            |
|----------------|------------------------------------------------------------------|
| A1460 Function | Location                                                         |
| CLKA or I/O    | К1                                                               |
| CLKB or I/O    | J3                                                               |
| DCLK or I/O    | E4                                                               |
| GND            | C14, D4, D5, D9, D14, J4, J14, P3, P4, P7, P9, P14, R15          |
| HCLK or I/O    | J15                                                              |
| IOCLK or I/O   | P5                                                               |
| IOPCL or I/O   | N14                                                              |
| MODE           | D7                                                               |
| NC             | A1, A2, A16, A17, B1, B17, C1, C2, S1, S3, S17, T1, T2, T16, T17 |
| PRA or I/O     | H1                                                               |
| PRB or I/O     | К16                                                              |
| SDI or I/O     | C3                                                               |
| SDO            | P15                                                              |
| VCC            | B2, B9, B16, D11, J2, J16, P12, S2, S9, S16, T5                  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Microsemi

Accelerator Series FPGAs – ACT 3 Family

| PG257           |                                                                         |
|-----------------|-------------------------------------------------------------------------|
| A14100 Function | Location                                                                |
| CLKA or I/O     | L4                                                                      |
| CLKB or I/O     | L5                                                                      |
| DCLK or I/O     | E4                                                                      |
| GND             | B16, C4, D4, D10, D16, E11, J5, K4, K16, L15, R4, T4, T10, T16, T17, X7 |
| HCLK or I/O     | J16                                                                     |
| IOCLK or I/O    | Т5                                                                      |
| IOPCL or I/O    | R16                                                                     |
| MODE            | A5                                                                      |
| NC              | E5                                                                      |
| PRA or I/O      | J1                                                                      |
| PRB or I/O      | J17                                                                     |
| SDI or I/O      | B4                                                                      |
| SDO             | R17                                                                     |
| VCC             | C3, C10, C13, C17, K3, K17, V3, V7, V10, V17, X14                       |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at **www.microsemi.com**.

© 2012 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.