

E·XFI

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 200                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 80                                                            |
| Number of Gates                | 1500                                                          |
| Voltage - Supply               | 4.5V ~ 5.5V                                                   |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | -40°C ~ 85°C (TA)                                             |
| Package / Case                 | 100-BQFP                                                      |
| Supplier Device Package        | 100-PQFP (20x14)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1415a-pqg100i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Product Plan**

|                                           |                       | Speed | Grade <sup>1</sup> |    | Application <sup>1</sup> |   |   |   |  |
|-------------------------------------------|-----------------------|-------|--------------------|----|--------------------------|---|---|---|--|
| Device/Package                            | Std.                  | -1    | -2                 | -3 | С                        | I | М | В |  |
| A1415A Device                             |                       | 1     |                    | 1  |                          |   | • |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | 1                     | 1     | D                  | D  | ✓                        | 1 | 1 | - |  |
| 100-Pin Plastic Quad Flatpack (PQFP)      | 1                     | ✓     | D                  | D  | ✓                        | 1 | 1 | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1                     | 1     | D                  | D  | 1                        | 1 | 1 | - |  |
| 100-Pin Ceramic Pin Grid Array (CPGA)     | D                     | D     | D                  | D  | D                        | - | - | - |  |
| A14V15A Device                            |                       |       |                    |    |                          |   | • |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | 1                     | -     | -                  | —  | ✓                        | - | - | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1                     | -     | -                  | -  | 1                        | - | - | - |  |
| A1425A Device                             | 1                     | I     |                    | 1  |                          |   | 1 |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | 1                     | ✓     | D                  | D  | ✓                        | 1 |   |   |  |
| 100-Pin Plastic Quad Flatpack (PQFP)      | 1                     | 1     | D                  | D  | 1                        | ✓ | - | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1                     | 1     | D                  | D  | 1                        | 1 | - | - |  |
| 132-Pin Ceramic Quad Flatpack (CQFP)      | 1                     | 1     | -                  | -  | 1                        | - | 1 | 1 |  |
| 133-Pin Ceramic Pin Grid Array (CPGA)     | D                     | D     | D                  | D  | D                        | _ | D | D |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1                     | ✓     | D                  | D  | ✓                        | ~ | - | - |  |
| A14V25A Device                            | •                     |       | •                  |    |                          | • |   |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | 1                     | -     | -                  | —  | ✓                        | - | - | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1                     | -     | -                  | -  | 1                        | - | - | - |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1                     | -     | -                  | -  | 1                        | - | - | - |  |
| A1440A Device                             |                       | 1     | L                  | 1  | J                        |   | 1 |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓                     | 1     | D                  | D  | 1                        | 1 | _ | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1                     | 1     | D                  | D  | ✓                        | ✓ | - | - |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | <ul> <li>✓</li> </ul> | 1     | D                  | D  | 1                        | 1 | - | - |  |
| 175-Pin Ceramic Pin Grid Array (CPGA)     | D                     | D     | D                  | D  | D                        | - | - | - |  |
| 176-Pin Thin Quad Flatpack (TQFP)         | 1                     | 1     | D                  | D  | 1                        | 1 | - | _ |  |

Notes:

 Applications:
 C = Commercial
 I = Industrial M = Military

Availability:  $\checkmark = Available$  P = Planned

- = Not plannedD = Discontinued

Speed Grade: -1 = Approx. 15% faster than Std. -2 = Approx. 25% faster than Std. -3 = Approx. 35% faster than Std. (-2 and -3 speed grades have been discontinued.)

# **Plastic Device Resources**

| Device | Logic   |       |      | User I/Os |       |          |       |       |        |       |  |  |  |  |  |
|--------|---------|-------|------|-----------|-------|----------|-------|-------|--------|-------|--|--|--|--|--|
| Series | Modules | Gates | PL84 | PQ100     | PQ160 | PQ/RQ208 | VQ100 | TQ176 | BG225* | BG313 |  |  |  |  |  |
| A1415  | 200     | 1500  | 70   | 80        | -     | -        | 80    | -     | -      | -     |  |  |  |  |  |
| A1425  | 310     | 2500  | 70   | 80        | 100   | -        | 83    | -     |        |       |  |  |  |  |  |
| A1440  | 564     | 4000  | 70   | -         | 131   | -        | 83    | 140   | -      | -     |  |  |  |  |  |
| A1460  | 848     | 6000  | -    | -         | 131   | 167      | -     | 151   | 168    | -     |  |  |  |  |  |
| A14100 | 1377    | 10000 | -    | -         | -     | 175      | -     | -     | -      | 228   |  |  |  |  |  |

Note: \*Discontinued

# **Hermetic Device Resources**

| Device | Logic   |       | User I/Os |        |        |       |       |       |       |       |  |  |  |  |
|--------|---------|-------|-----------|--------|--------|-------|-------|-------|-------|-------|--|--|--|--|
| Series | Modules | Gates | PG100*    | PG133* | PG175* | PG207 | PG257 | CQ132 | CQ196 | CQ256 |  |  |  |  |
| A1415  | 200     | 1500  | 80        | -      | -      | -     | -     | -     | -     | -     |  |  |  |  |
| A1425  | 310     | 2500  | -         | 100    | -      | -     | -     | 100   | -     | -     |  |  |  |  |
| A1440  | 564     | 4000  | -         | -      | 140    | -     | -     | -     | -     | -     |  |  |  |  |
| A1460  | 848     | 6000  | -         | -      | -      | 168   | -     | -     | 168   | -     |  |  |  |  |
| A14100 | 1377    | 10000 | -         | -      | -      | -     | 228   | -     | -     | 228   |  |  |  |  |

Note: \*Discontinued

Contact your local Microsemi SoC Products Group (formerly Actel) representative for device availability: http://www.microsemi.com/soc/contact/default.aspx.

# 2 – Detailed Specifications

This section of the datasheet is meant to familiarize the user with the architecture of the ACT 3 family of FPGA devices. A generic description of the family will be presented first, followed by a detailed description of the logic blocks, the routing structure, the antifuses, and the special function circuits. The on-chip circuitry required to program the devices is not covered.

# Topology

The ACT 3 family architecture is composed of six key elements: Logic modules, I/O modules, I/O Pad Drivers, Routing Tracks, Clock Networks, and Programming and Test Circuits. The basic structure is similar for all devices in the family, differing only in the number of rows, columns, and I/Os. The array itself consists of alternating rows of modules and channels. The logic modules and channels are in the center of the array; the I/O modules are located along the array periphery. A simplified floor plan is depicted in Figure 2-1.



Figure 2-1 • Generalized Floor Plan of ACT 3 Device



## **Horizontal Routing**

Horizontal channels are located between the rows of modules and are composed of several routing tracks. The horizontal routing tracks within the channel are divided into one or more segments. The minimum horizontal segment length is the width of a module-pair, and the maximum horizontal segment length is the full length of the channel. Any segment that spans more than one-third the row length is considered a long horizontal segment. A typical channel is shown in Figure 2-7. Undedicated horizontal routing tracks are used to route signal nets. Dedicated routing tracks are used for the global clock networks and for power and ground tie-off tracks.



Figure 2-7 • Horizontal Routing Tracks and Segments

## Vertical Routing

Other tracks run vertically through the modules. Vertical tracks are of three types: input, output, and long. Vertical tracks are also divided into one or more segments. Each segment in an input track is dedicated to the input of a particular module. Each segment in an output track is dedicated to the output of a particular module. Long segments are uncommitted and can be assigned during routing. Each output segment spans four channels (two above and two below), except near the top and bottom of the array where edge effects occur. LVTs contain either one or two segments. An example of vertical routing tracks and segments is shown in Figure 2-8.



Figure 2-8 • Vertical Routing Tracks and Segments

## **Antifuse Connections**

An antifuse is a "normally open" structure as opposed to the normally closed fuse structure used in PROMs or PALs. The use of antifuses to implement a programmable logic device results in highly testable structures as well as an efficient programming architecture. The structure is highly testable because there are no preexisting connections; temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed as well as isolate individual circuit structures to be tested. This can be done both before and after programming. For example, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified.

Four types of antifuse connections are used in the routing structure of the ACT 3 array. (The physical structure of the antifuse is identical in each case; only the usage differs.)

Table 2-1 shows four types of antifuses.

| Туре | Description                         |
|------|-------------------------------------|
| XF   | Horizontal-to-vertical connection   |
| HF   | Horizontal-to-horizontal connection |
| VF   | Vertical-to-vertical connection     |
| FF   | "Fast" vertical connection          |

Examples of all four types of connections are shown in Figure 2-7 on page 2-6 and Figure 2-8 on page 2-6.

## Module Interface

Connections to Logic and I/O modules are made through vertical segments that connect to the module inputs and outputs. These vertical segments lie on vertical tracks that span the entire height of the array.

#### Module Input Connections

The tracks dedicated to module inputs are segmented by pass transistors in each module row. During normal user operation, the pass transistors are inactive, which isolates the inputs of a module from the inputs of the module directly above or below it. During certain test modes, the pass transistors are active to verify the continuity of the metal tracks. Vertical input segments span only the channel above or the channel below. The logic modules are arranged such that half of the inputs are connected to the channel above and half of the inputs to segments in the channel below, as shown in Figure 2-9.



Figure 2-9 • Logic Module Routing Interface



**Detailed Specifications** 

#### Module Output Connections

Module outputs have dedicated output segments. Output segments extend vertically two channels above and two channels below, except at the top or bottom of the array. Output segments twist, as shown in Figure 10, so that only four vertical tracks are required.

#### LVT Connections

Outputs may also connect to nondedicated segments called Long Vertical Tracks (LVTs). Each module pair in the array shares four LVTs that span the length of the column. Any module in the column pair can connect to one of the LVTs in the column using an FF connection. The FF connection uses antifuses connected directly to the driver stage of the module output, bypassing the isolation transistor. FF antifuses are programmed at a higher current level than HF, VF, or XF antifuses to produce a lower resistance value.

#### Antifuse Connections

In general every intersection of a vertical segment and a horizontal segment contains an unprogrammed antifuse (XF-type). One exception is in the case of the clock networks.

#### **Clock Connections**

To minimize loading on the clock networks, a subset of inputs has antifuses on the clock tracks. Only a few of the C-module and S-module inputs can be connected to the clock networks. To further reduce loading on the clock network, only a subset of the horizontal routing tracks can connect to the clock inputs of the S-module.

## **Programming and Test Circuits**

The array of logic and I/O modules is surrounded by test and programming circuits controlled by the temporary special I/O pins MODE, SDI, and DCLK. The function of these pins is similar to all ACT family devices. The ACT 3 family also includes support for two Actionprobe<sup>®</sup> circuits, allowing complete observability of any logic or I/O module in the array using the temporary special I/O pins, PRA and PRB.

# **5 V Operating Conditions**

| Symbol           | Parameter                            | Limits            | Units |
|------------------|--------------------------------------|-------------------|-------|
| VCC              | DC supply voltage                    | -0.5 to +7.0      | V     |
| VI               | Input voltage                        | -0.5 to VCC + 0.5 | V     |
| VO               | Output voltage                       | -0.5 to VCC + 0.5 | V     |
| IIO              | I/O source sink current <sup>2</sup> | ±20               | mA    |
| T <sub>STG</sub> | Storage temperature                  | -65 to +150       | °C    |

Table 2-2 • Absolute Maximum Ratings<sup>1</sup>, Free Air Temperature Range

Notes:

1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the recommended operating conditions.

2. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than VCC + 0.5 V for less than GND –0.5 V, the internal protection diodes will forward bias and can draw excessive current.

Table 2-3 • Recommended Operating Conditions

| Parameter                  | Commercial | Industrial | Military    | Units |
|----------------------------|------------|------------|-------------|-------|
| Temperature range*         | 0 to +70   | -40 to +85 | -55 to +125 | °C    |
| 5 V power supply tolerance | ±5         | ±10        | ±10         | %VCC  |

Note: \*Ambient temperature  $(T_A)$  is used for commercial and industrial; case temperature  $(T_C)$  is used for military.

|                    |                                |                                 | Со       | nmercial    | In   | dustrial  | Ν    | Ailitary  |          |
|--------------------|--------------------------------|---------------------------------|----------|-------------|------|-----------|------|-----------|----------|
| Symbol             | Parameter                      | Test Condition                  | Min.     | Max.        | Min. | Max.      | Min. | Max.      | Units    |
| VOH <sup>1,2</sup> | High level output              | IOH = -4 mA (CMOS)              | -        | -           | 3.7  | -         | 3.7  | -         | V        |
|                    |                                | IOH = –6 mA (CMOS)              | 3.84     |             |      |           |      |           | V        |
|                    |                                | IOH = –10 mA (TTL) <sup>3</sup> | 2.40     |             |      |           |      |           | V        |
| VOL <sup>1,2</sup> | Low level output               | IOL = +6 mA (CMOS)              |          | 0.33        |      | 0.4       |      | 0.4       | V        |
|                    |                                | IOL = +12 mA (TTL) <sup>3</sup> |          | 0.50        |      |           |      |           |          |
| VIH                | High level input               | TTL inputs                      | 2.0      | VCC + 0.3   | 2.0  | VCC + 0.3 | 2.0  | VCC + 0.3 | V        |
| VIL                | Low level input                | TTL inputs                      | -0.3     | 0.8         | -0.3 | 0.8       | -0.3 | 0.8       | V        |
| IIN                | Input leakage                  | VI = VCC or GND                 | -10      | +10         | -10  | +10       | -10  | +10       | μA       |
| IOZ                | 3-state output leakage         | VO = VCC or GND                 | -10      | +10         | -10  | +10       | -10  | +10       | μA       |
| C <sub>IO</sub>    | I/O capacitance <sup>3,4</sup> |                                 |          | 10          |      | 10        |      | 10        | pF       |
| ICC(S)             | Standby VCC supply cu          | rrent (typical = 0.7 mA)        |          | 2           |      | 10        |      | 20        | mA       |
| ICC(D)             | Dynamic VCC supply c           | urrent. See the Power Dis       | ssipatio | on section. | •    |           |      | •         | <b>.</b> |

#### Table 2-4 • Electrical Specifications

Notes:

1. Microsemi devices can drive and receive either CMOS or TTL signal levels. No assignment of I/Os as TTL or CMOS is required.

2. Tested one output at a time, VCC = minimum.

3. Not tested; for information only.

4. VOUT = 0 V, f = 1 MHz

5. Typical standby current = 0.7 mA. All outputs unloaded. All inputs = VCC or GND.



## **Tightest Delay Distributions**

Propagation delay between logic modules depends on the resistive and capacitive loading of the routing tracks, the interconnect elements, and the module inputs being driven. Propagation delay increases as the length of routing tracks, the number of interconnect elements, or the number of inputs increases.

From a design perspective, the propagation delay can be statistically correlated or modeled by the fanout (number of loads) driven by a module. Higher fanout usually requires some paths to have longer lengths of routing track. The ACT 3 family delivers the tightest fanout delay distribution of any FPGA. This tight distribution is achieved in two ways: by decreasing the delay of the interconnect elements and by decreasing the number of interconnect elements per path.

Microsemi's patented PLICE antifuse offers a very low resistive/capacitive interconnect. The ACT 3 family's antifuses, fabricated in 0.8 micron m lithography, offer nominal levels of  $200\Omega$  resistance and 6 femtofarad (fF) capacitance per antifuse. The ACT 3 fanout distribution is also tighter than alternative devices due to the low number of antifuses required per interconnect path. The ACT 3 family's proprietary architecture limits the number of antifuses per path to only four, with 90% of interconnects using only two antifuses.

The ACT 3 family's tight fanout delay distribution offers an FPGA design environment in which fanout can be traded for the increased performance of reduced logic level designs. This also simplifies performance estimates when designing with ACT 3 devices.

| Speed Grade | FO = 1 | FO = 2 | FO = 3 | FO = 4 | FO = 8 |
|-------------|--------|--------|--------|--------|--------|
| ACT 3 –3    | 2.9    | 3.2    | 3.4    | 3.7    | 4.8    |
| ACT 3 –2    | 3.3    | 3.7    | 3.9    | 4.2    | 5.5    |
| ACT 3 –1    | 3.7    | 4.2    | 4.4    | 4.8    | 6.2    |
| ACT 3 STD   | 4.3    | 4.8    | 5.1    | 5.5    | 7.2    |

Table 2-14 • Logic Module and Routing Delay by Fanout (ns); Worst-Case Commercial Conditions

Notes:

- Obtained by added t<sub>RD(x=FO)</sub> to t<sub>PD</sub> from the Logic Module Timing Characteristics Tables found in this datasheet.
- 2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

## **Timing Characteristics**

Timing characteristics for ACT 3 devices fall into three categories: family dependent, device dependent, and design dependent. The input and output buffer characteristics are common to all ACT 3 family members. Internal routing delays are device dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design is complete. Delay values may then be determined by using the ALS Timer utility or performing simulation with post-layout delays.

#### Critical Nets and Typical Nets

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most time-critical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to 6% of the nets in a design may be designated as critical, while 90% of the nets in a design are typical.

#### Long Tracks

Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes four antifuse connections. This increases capacitance and resistance, result ng in longer net delays for macros connected to long tracks. Typically up to 6% of nets in a fully utilized device require long tracks. Long tracks contribute approximately 4 ns to 14 ns delay. This additional delay is represented statistically in higher fanout (FO = 8) routing delays in the datasheet specifications section.

## A1415A, A14V15A Timing Characteristics (continued)

#### *Table 2-21* • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| Dedicate             | d (hardwired) I/O Clock Network                         | -3 S | peed | –2 S | peed | –1 S | peed | Std. | Speed | 3.3 V      | Speed <sup>1</sup> | Units |
|----------------------|---------------------------------------------------------|------|------|------|------|------|------|------|-------|------------|--------------------|-------|
| Paramete             | er/Description                                          | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max.  | Min.       | Max.               |       |
| t <sub>IOCKH</sub>   | Input Low to High (pad to I/O module input)             |      | 2.0  |      | 2.3  |      | 2.6  |      | 3.0   |            | 3.5                | ns    |
| t <sub>IOPWH</sub>   | Minimum Pulse Width High                                | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8        |                    | ns    |
| t <sub>IPOWL</sub>   | Minimum Pulse Width Low                                 | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8        |                    | ns    |
| t <sub>IOSAPW</sub>  | Minimum Asynchronous Pulse Width                        | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8        |                    | ns    |
| t <sub>IOCKSW</sub>  | Maximum Skew                                            |      | 0.4  |      | 0.4  |      | 0.4  |      | 0.4   |            | 0.4                | ns    |
| t <sub>IOP</sub>     | Minimum Period                                          | 4.0  |      | 5.0  |      | 6.8  |      | 8.0  |       | 10.0       |                    | ns    |
| f <sub>IOMAX</sub>   | Maximum Frequency                                       |      | 250  |      | 200  |      | 150  |      | 125   |            | 100                | MHz   |
| Dedicate             | d (hardwired) Array Clock                               |      |      |      |      |      |      |      |       |            |                    |       |
| <sup>t</sup> нскн    | Input Low to High (pad to S-module input)               |      | 3.0  |      | 3.4  |      | 3.9  |      | 4.5   |            | 5.5                | ns    |
| t <sub>HCKL</sub>    | Input High to Low (pad to S-module input)               |      | 3.0  |      | 3.4  |      | 3.9  |      | 4.5   |            | 5.5                | ns    |
| t <sub>HPWH</sub>    | Minimum Pulse Width High                                | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8        |                    | ns    |
| t <sub>HPWL</sub>    | Minimum Pulse Width Low                                 | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8        |                    | ns    |
| t <sub>HCKSW</sub>   | Delta High to Low, Low Slew                             |      | 0.3  |      | 0.3  |      | 0.3  |      | 0.3   |            | 0.3                | ns    |
| t <sub>HP</sub>      | Minimum Period                                          | 4.0  |      | 5.0  |      | 6.8  |      | 8.0  |       | 10.0       |                    | ns    |
| f <sub>HMAX</sub>    | Maximum Frequency                                       |      | 250  |      | 200  |      | 150  |      | 125   |            | 100                | MHz   |
| Routed A             | rray Clock Networks                                     | •    |      |      |      |      |      | •    | -     |            |                    |       |
| t <sub>RCKH</sub>    | Input Low to High (FO = 64)                             |      | 3.7  |      | 4.1  |      | 4.7  |      | 5.5   |            | 9.0                | ns    |
| t <sub>RCKL</sub>    | Input High to Low (FO = 64)                             |      | 4.0  |      | 4.5  |      | 5.1  |      | 6.0   |            | 9.0                | ns    |
| t <sub>RPWH</sub>    | Min. Pulse Width High (FO = 64)                         | 3.3  |      | 3.8  |      | 4.2  |      | 4.9  |       | 6.5        |                    | ns    |
| t <sub>RPWL</sub>    | Min. Pulse Width Low (FO = 64)                          | 3.3  |      | 3.8  |      | 4.2  |      | 4.9  |       | 6.5        |                    | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew (FO = 128)                                 |      | 0.7  |      | 0.8  |      | 0.9  |      | 1.0   |            | 1.0                | ns    |
| t <sub>RP</sub>      | Minimum Period (FO = 64)                                | 6.8  |      | 8.0  |      | 8.7  |      | 10.0 |       | 13.4       |                    | ns    |
| f <sub>RMAX</sub>    | Maximum Frequency (FO = 64)                             |      | 150  |      | 125  |      | 115  |      | 100   |            | 75                 | MHz   |
| Clock-to-            | Clock Skews                                             | •    |      |      |      |      |      | •    | -     |            |                    |       |
| t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew                               | 0.0  | 1.7  | 0.0  | 1.8  | 0.0  | 2.0  | 0.0  | 2.2   | 0.0        | 3.0                | ns    |
| t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64)                     | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0   | 0.0        | 3.0                | ns    |
| t <sub>HRCKSW</sub>  | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 50% maximum) | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0   | 0.0<br>0.0 | 3.0<br>3.0         | ns    |

Notes:

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.



**Detailed Specifications** 

## A1425A, A14V25A Timing Characteristics (continued)

Table 2-24 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule – TTL Output Timing <sup>1</sup>  | -3 S | beed <sup>2</sup> | -2 Sp | beed <sup>2</sup> | –1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|----------------------------------------|------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                       | Min. | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               | 1     |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |      | 5.0               |       | 5.6               |      | 6.4  |      | 7.5   |       | 9.8                | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |      | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |      | 4.0               |       | 4.5               |      | 5.1  |      | 6.0   |       | 7.8                | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |      | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |      | 6.5               |       | 7.5               |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |      | 6.5               |       | 7.5               |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |      | 7.5               |       | 7.5               |      | 9.0  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |      | 11.3              |       | 11.3              |      | 13.5 |      | 15.0  |       | 19.5               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |      | 0.02              |       | 0.02              |      | 0.03 |      | 0.03  |       | 0.04               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |      | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |      | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |      | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| I/O Moo            | dule – CMOS Output Timing <sup>1</sup> |      |                   |       |                   |      |      |      |       |       |                    |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |      | 6.2               |       | 7.0               |      | 7.9  |      | 9.3   |       | 12.1               | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |      | 11.7              |       | 13.1              |      | 14.9 |      | 17.5  |       | 22.8               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |      | 5.2               |       | 5.9               |      | 6.6  |      | 7.8   |       | 10.1               | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |      | 8.9               |       | 10.0              |      | 11.3 |      | 13.3  |       | 17.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |      | 6.7               |       | 7.5               |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |      | 6.7               |       | 7.5               |      | 9.0  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |      | 8.9               |       | 8.9               |      | 10.7 |      | 11.8  |       | 15.3               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |      | 13.0              |       | 13.0              |      | 15.6 |      | 17.3  |       | 22.5               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |      | 0.04              |       | 0.04              |      | 0.05 |      | 0.06  |       | 0.08               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |      | 0.07              |       | 0.08              |      | 0.09 |      | 0.11  |       | 0.14               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |      | 0.03              |       | 0.03              |      | 0.03 |      | 0.04  |       | 0.05               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |      | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |

Notes: \*

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

## A1460A, A14V60A Timing Characteristics (continued)

| Table 2-33 • A1460A. | A14V60A Worst-Case Co  | ommercial Conditions.    | VCC = 4.75 V, T <sub>J</sub> = 70°C |
|----------------------|------------------------|--------------------------|-------------------------------------|
| 10010 E 00 1114001   | A14100A 110101 0400 00 | onninoi olar oonalliono, |                                     |

| Dedicated (hardwired) I/O Clock Network |                                                   | –3 Speed <sup>1</sup> |            | –2 Speed <sup>1</sup> |            | -1 Speed   |            | Std. Speed |            | 3.3 V Speed <sup>1</sup> |            | Units |
|-----------------------------------------|---------------------------------------------------|-----------------------|------------|-----------------------|------------|------------|------------|------------|------------|--------------------------|------------|-------|
| Parameter/Description                   |                                                   | Min.                  | Max.       | Min.                  | Max.       | Min.       | Max.       | Min.       | Max.       | Min.                     | Max.       |       |
| t <sub>IOCKH</sub>                      | Input Low to High (pad to I/O module input)       |                       | 2.3        |                       | 2.6        |            | 3.0        |            | 3.5        |                          | 4.5        | ns    |
| t <sub>IOPWH</sub>                      | Minimum Pulse Width High                          | 2.4                   |            | 3.2                   |            | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>IPOWL</sub>                      | Minimum Pulse Width Low                           | 2.4                   |            | 3.2                   |            | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>IOSAPW</sub>                     | Minimum Asynchronous Pulse Width                  | 2.4                   |            | 3.2                   |            | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>IOCKSW</sub>                     | Maximum Skew                                      |                       | 0.6        |                       | 0.6        |            | 0.6        |            | 0.6        |                          | 0.6        | ns    |
| t <sub>IOP</sub>                        | Minimum Period                                    | 5.0                   |            | 6.8                   |            | 8.0        |            | 10.0       |            | 13.4                     |            | ns    |
| f <sub>IOMAX</sub>                      | Maximum Frequency                                 |                       | 200        |                       | 150        |            | 125        |            | 100        |                          | 75         | MHz   |
| Dedicate                                | d (hardwired) Array Clock                         |                       |            |                       |            | -          |            |            |            |                          |            |       |
| t <sub>HCKH</sub>                       | Input Low to High (pad to S-module input)         |                       | 3.7        |                       | 4.1        |            | 4.7        |            | 5.5        |                          | 7.0        | ns    |
| t <sub>HCKL</sub>                       | Input High to Low (pad to S-module input)         |                       | 3.7        |                       | 4.1        |            | 4.7        |            | 5.5        |                          | 7.0        | ns    |
| t <sub>HPWH</sub>                       | Minimum Pulse Width High                          | 2.4                   |            | 3.2                   |            | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>HPWL</sub>                       | Minimum Pulse Width Low                           | 2.4                   |            | 3.2                   |            | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>HCKSW</sub>                      | Delta High to Low, Low Slew                       |                       | 0.6        |                       | 0.6        |            | 0.6        |            | 0.6        |                          | 0.6        | ns    |
| t <sub>HP</sub>                         | Minimum Period                                    | 5.0                   |            | 6.8                   |            | 8.0        |            | 10.0       |            | 13.4                     |            | ns    |
| f <sub>HMAX</sub>                       | Maximum Frequency                                 |                       | 200        |                       | 150        |            | 125        |            | 100        |                          | 75         | MHz   |
| Routed A                                | rray Clock Networks                               |                       |            |                       |            |            |            |            |            |                          |            |       |
| t <sub>RCKH</sub>                       | Input Low to High (FO = 64)                       |                       | 6.0        |                       | 6.8        |            | 7.7        |            | 9.0        |                          | 11.8       | ns    |
| t <sub>RCKL</sub>                       | Input High to Low (FO = 64)                       |                       | 6.0        |                       | 6.8        |            | 7.7        |            | 9.0        |                          | 11.8       | ns    |
| t <sub>RPWH</sub>                       | Min. Pulse Width High (FO = 64)                   | 4.1                   |            | 4.5                   |            | 5.4        |            | 6.1        |            | 8.2                      |            | ns    |
| t <sub>RPWL</sub>                       | Min. Pulse Width Low (FO = 64)                    | 4.1                   |            | 4.5                   |            | 5.4        |            | 6.1        |            | 8.2                      |            | ns    |
| t <sub>RCKSW</sub>                      | Maximum Skew (FO = 128)                           |                       | 1.2        |                       | 1.4        |            | 1.6        |            | 1.8        |                          | 1.8        | ns    |
| t <sub>RP</sub>                         | Minimum Period (FO = 64)                          | 8.3                   |            | 9.3                   |            | 11.1       |            | 12.5       |            | 16.7                     |            | ns    |
| f <sub>RMAX</sub>                       | Maximum Frequency (FO = 64)                       |                       | 120        |                       | 105        |            | 90         |            | 80         |                          | 60         | MHz   |
| Clock-to-                               | Clock Skews                                       |                       |            |                       |            |            |            |            |            |                          |            |       |
| t <sub>IOHCKSW</sub>                    | I/O Clock to H-Clock Skew                         | 0.0                   | 2.6        | 0.0                   | 2.7        | 0.0        | 2.9        | 0.0        | 3.0        | 0.0                      | 3.0        | ns    |
| t <sub>IORCKSW</sub>                    | I/O Clock to R-Clock Skew (FO = 64)<br>(FO = 216) | 0.0<br>0.0            | 1.7<br>5.0 | 0.0<br>0.0            | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0               | 5.0<br>5.0 | ns    |
| t <sub>HRCKSW</sub>                     | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 216)   | 0.0<br>0.0            | 1.3<br>3.0 | 0.0<br>0.0            | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0               | 1.0<br>3.0 | ns    |

Notes:

1. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

2. Delays based on 35 pF loading.



**Detailed Specifications** 

## A14100A, A14V100A Timing Characteristics (continued)

Table 2-36 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Module – TTL Output Timing <sup>1</sup> |                                       |      | -3 Speed <sup>2</sup> - |      | –2 Speed <sup>2</sup> |      | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |       |
|---------------------------------------------|---------------------------------------|------|-------------------------|------|-----------------------|------|----------|------|------------|------|--------------------------|-------|
| Parameter/Description                       |                                       | Min. | Max.                    | Min. | Max.                  | Min. | Max.     | Min. | Max.       | Min. | Max.                     |       |
| t <sub>DHS</sub>                            | Data to Pad, High Slew                |      | 5.0                     |      | 5.6                   |      | 6.4      |      | 7.5        |      | 9.8                      | ns    |
| t <sub>DLS</sub>                            | Data to Pad, Low Slew                 |      | 8.0                     |      | 9.0                   |      | 10.2     |      | 12.0       |      | 15.6                     | ns    |
| t <sub>ENZHS</sub>                          | Enable to Pad, Z to H/L, High Slew    |      | 4.0                     |      | 4.5                   |      | 5.1      |      | 6.0        |      | 7.8                      | ns    |
| t <sub>ENZLS</sub>                          | Enable to Pad, Z to H/L, Low Slew     |      | 7.4                     |      | 8.3                   |      | 9.4      |      | 11.0       |      | 14.3                     | ns    |
| t <sub>ENHSZ</sub>                          | Enable to Pad, H/L to Z, High Slew    |      | 8.0                     |      | 9.0                   |      | 10.2     |      | 12.0       |      | 15.6                     | ns    |
| t <sub>ENLSZ</sub>                          | Enable to Pad, H/L to Z, Low Slew     |      | 7.4                     |      | 8.3                   |      | 9.4      |      | 11.0       |      | 14.3                     | ns    |
| t <sub>CKHS</sub>                           | IOCLK Pad to Pad H/L, High Slew       |      | 9.5                     |      | 9.5                   |      | 10.5     |      | 12.0       |      | 15.6                     | ns    |
| t <sub>CKLS</sub>                           | IOCLK Pad to Pad H/L, Low Slew        |      | 12.8                    |      | 12.8                  |      | 15.3     |      | 17.0       |      | 22.1                     | ns    |
| d <sub>TLHHS</sub>                          | Delta Low to High, High Slew          |      | 0.02                    |      | 0.02                  |      | 0.03     |      | 0.03       |      | 0.04                     | ns/pF |
| d <sub>TLHLS</sub>                          | Delta Low to High, Low Slew           |      | 0.05                    |      | 0.05                  |      | 0.06     |      | 0.07       |      | 0.09                     | ns/pF |
| d <sub>THLHS</sub>                          | Delta High to Low, High Slew          |      | 0.04                    |      | 0.04                  |      | 0.04     |      | 0.05       |      | 0.07                     | ns/pF |
| d <sub>THLLS</sub>                          | Delta High to Low, Low Slew           |      | 0.05                    |      | 0.05                  |      | 0.06     |      | 0.07       |      | 0.09                     | ns/pF |
| I/O Moc                                     | ule – CMOS Output Timing <sup>1</sup> |      |                         |      | •                     |      |          |      |            |      |                          |       |
| t <sub>DHS</sub>                            | Data to Pad, High Slew                |      | 6.2                     |      | 7.0                   |      | 7.9      |      | 9.3        |      | 12.1                     | ns    |
| t <sub>DLS</sub>                            | Data to Pad, Low Slew                 |      | 11.7                    |      | 13.1                  |      | 14.9     |      | 17.5       |      | 22.8                     | ns    |
| t <sub>ENZHS</sub>                          | Enable to Pad, Z to H/L, High Slew    |      | 5.2                     |      | 5.9                   |      | 6.6      |      | 7.8        |      | 10.1                     | ns    |
| t <sub>ENZLS</sub>                          | Enable to Pad, Z to H/L, Low Slew     |      | 8.9                     |      | 10.0                  |      | 11.3     |      | 13.3       |      | 17.3                     | ns    |
| t <sub>ENHSZ</sub>                          | Enable to Pad, H/L to Z, High Slew    |      | 8.0                     |      | 9.0                   |      | 10.0     |      | 12.0       |      | 15.6                     | ns    |
| t <sub>ENLSZ</sub>                          | Enable to Pad, H/L to Z, Low Slew     |      | 7.4                     |      | 8.3                   |      | 9.4      |      | 11.0       |      | 14.3                     | ns    |
| t <sub>CKHS</sub>                           | IOCLK Pad to Pad H/L, High Slew       |      | 10.4                    |      | 10.4                  |      | 12.4     |      | 13.8       |      | 17.9                     | ns    |
| t <sub>CKLS</sub>                           | IOCLK Pad to Pad H/L, Low Slew        |      | 14.5                    |      | 14.5                  |      | 17.4     |      | 19.3       |      | 25.1                     | ns    |
| d <sub>TLHHS</sub>                          | Delta Low to High, High Slew          |      | 0.04                    |      | 0.04                  |      | 0.05     |      | 0.06       |      | 0.08                     | ns/pF |
| d <sub>TLHLS</sub>                          | Delta Low to High, Low Slew           |      | 0.07                    |      | 0.08                  |      | 0.09     |      | 0.11       |      | 0.14                     | ns/pF |
| d <sub>THLHS</sub>                          | Delta High to Low, High Slew          |      | 0.03                    |      | 0.03                  |      | 0.03     |      | 0.04       |      | 0.05                     | ns/pF |
| d <sub>THLLS</sub>                          | Delta High to Low, Low Slew           |      | 0.04                    |      | 0.04                  |      | 0.04     |      | 0.05       |      | 0.07                     | ns/pF |

Notes: \*

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

## **PL84**



Note: This is the top view of the package.

#### Note

# **PQ160**



Note: This is the top view of the package

#### Note



| PQ160      |                        |                        |                        |  |  |  |  |
|------------|------------------------|------------------------|------------------------|--|--|--|--|
| Pin Number | A1425, A14V25 Function | A1440, A14V40 Function | A1460, A14V60 Function |  |  |  |  |
| 1          | GND                    | GND                    | GND                    |  |  |  |  |
| 2          | SDI, I/O               | SDI, I/O               | SDI, I/O               |  |  |  |  |
| 5          | NC                     | I/O                    | I/O                    |  |  |  |  |
| 9          | MODE                   | MODE                   | MODE                   |  |  |  |  |
| 10         | VCC                    | VCC                    | VCC                    |  |  |  |  |
| 14         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 15         | GND                    | GND                    | GND                    |  |  |  |  |
| 18         | VCC                    | VCC                    | VCC                    |  |  |  |  |
| 19         | GND                    | GND                    | GND                    |  |  |  |  |
| 20         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 24         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 27         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 28         | VCC                    | VCC                    | VCC                    |  |  |  |  |
| 29         | VCC                    | VCC                    | VCC                    |  |  |  |  |
| 40         | GND                    | GND                    | GND                    |  |  |  |  |
| 41         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 43         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 45         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 46         | VCC                    | VCC                    | VCC                    |  |  |  |  |
| 47         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 49         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 51         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 53         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 58         | PRB, I/O               | PRB, I/O               | PRB, I/O               |  |  |  |  |
| 59         | GND                    | GND                    | GND                    |  |  |  |  |
| 60         | VCC                    | VCC                    | VCC                    |  |  |  |  |
| 62         | HCLK, I/O              | HCLK, I/O              | HCLK, I/O              |  |  |  |  |
| 63         | GND                    | GND                    | GND                    |  |  |  |  |
| 74         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 75         | VCC                    | VCC                    | VCC                    |  |  |  |  |
| 76         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 77         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 78         | NC                     | I/O                    | I/O                    |  |  |  |  |
| 79         | SDO                    | SDO                    | SDO                    |  |  |  |  |
| 80         | IOPCL, I/O             | IOPCL, I/O             | IOPCL, I/O             |  |  |  |  |
| 81         | GND                    | GND                    | GND                    |  |  |  |  |
| 90         | VCC                    | VCC                    | VCC                    |  |  |  |  |
| 91         | VCC                    | VCC                    | VCC                    |  |  |  |  |



# **TQ176**



Note: This is the top view.

#### Note



# CQ132



Note: This is the top view

#### Note

Microsemi.

Package Pin Assignments

# **BG225**



Note: This is the top view.

#### Note



# PG100





#### Note



Datasheet Information

| Revision                  | Changes                                                                                                                                      | Page |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|
| Revision 2<br>(continued) | In the "Package Pin Assignments" section, notes were added to the pin tables for the following packages, stating that they are discontinued: |      |
|                           | "BG225"                                                                                                                                      | 3-20 |
|                           | "PG100"                                                                                                                                      | 3-24 |
|                           | "PG133"                                                                                                                                      | 3-26 |
|                           | "PG175"                                                                                                                                      | 3-28 |
| Revision 1<br>(June 2006) | RoHS compliant information was added to the "Ordering Information" section.                                                                  | II   |