# E·XFL



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                     |
|--------------------------------|--------------------------------------------------------------|
| Number of LABs/CLBs            | 200                                                          |
| Number of Logic Elements/Cells | -                                                            |
| Total RAM Bits                 | -                                                            |
| Number of I/O                  | 80                                                           |
| Number of Gates                | 1500                                                         |
| Voltage - Supply               | 4.5V ~ 5.5V                                                  |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 100-TQFP                                                     |
| Supplier Device Package        | 100-VQFP (14x14)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1415a-vq100c |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Plastic Device Resources**

| Device | Logic   |       |      | User I/Os |       |          |       |       |        |       |  |  |  |  |
|--------|---------|-------|------|-----------|-------|----------|-------|-------|--------|-------|--|--|--|--|
| Series | Modules | Gates | PL84 | PQ100     | PQ160 | PQ/RQ208 | VQ100 | TQ176 | BG225* | BG313 |  |  |  |  |
| A1415  | 200     | 1500  | 70   | 80        | _     | -        | 80    | -     | _      | _     |  |  |  |  |
| A1425  | 310     | 2500  | 70   | 80        | 100   | -        | 83    | -     | -      | -     |  |  |  |  |
| A1440  | 564     | 4000  | 70   | _         | 131   | -        | 83    | 140   | _      | _     |  |  |  |  |
| A1460  | 848     | 6000  | _    | _         | 131   | 167      | _     | 151   | 168    | _     |  |  |  |  |
| A14100 | 1377    | 10000 | _    | -         | -     | 175      | -     | -     | _      | 228   |  |  |  |  |

Note: \*Discontinued

# **Hermetic Device Resources**

| Device | Logic   |       | User I/Os |        |        |       |       |       |       |       |  |  |  |  |  |
|--------|---------|-------|-----------|--------|--------|-------|-------|-------|-------|-------|--|--|--|--|--|
| Series | Modules | Gates | PG100*    | PG133* | PG175* | PG207 | PG257 | CQ132 | CQ196 | CQ256 |  |  |  |  |  |
| A1415  | 200     | 1500  | 80        | -      | _      | _     | _     | _     | _     | _     |  |  |  |  |  |
| A1425  | 310     | 2500  | -         | 100    | -      | -     | -     | 100   | -     | -     |  |  |  |  |  |
| A1440  | 564     | 4000  | -         | -      | 140    | _     | _     | _     | _     | _     |  |  |  |  |  |
| A1460  | 848     | 6000  | -         | -      | -      | 168   | -     | -     | 168   | -     |  |  |  |  |  |
| A14100 | 1377    | 10000 | _         | _      | _      | -     | 228   | -     | _     | 228   |  |  |  |  |  |

Note: \*Discontinued

Contact your local Microsemi SoC Products Group (formerly Actel) representative for device availability: http://www.microsemi.com/soc/contact/default.aspx. The S-module contains a full implementation of the C-module plus a clearable sequential element that can either implement a latch or flip-flop function. The S-module can therefore implement any function implemented by the C-module. This allows complex combinatorial-sequential functions to be implemented with no delay penalty. The Designer Series Development System will automatically combine any C-module macro driving an S-module macro into the S-module, thereby freeing up a logic module and eliminating a module delay.

The clear input CLR is accessible from the routing channel. In addition, the clock input may be connected to one of three clock networks: CLKA, CLKB, or HCLK. The C-module and S-module functional descriptions are shown in Figure 2-2 and Figure 2-3 on page 2-2. The clock selection is determined by a multiplexer select at the clock input to the S-module.

# I/Os

### I/O Modules

I/O modules provide an interface between the array and the I/O Pad Drivers. I/O modules are located in the array and access the routing channels in a similar fashion to logic modules. The I/O module schematic is shown in Figure 4. The signals DataIn and DataOut connect to the I/O pad driver.



#### *Figure 2-4* • Functional Diagram for I/O Module

Each I/O module contains two D-type flip-flops. Each flip-flop is connected to the dedicated I/O clock (IOCLK). Each flip-flop can be bypassed by nonsequential I/Os. In addition, each flip-flop contains a data enable input that can be accessed from the routing channels (ODE and IDE). The asynchronous preset/clear input is driven by the dedicated preset/clear network (IOPCL). Either preset or clear can be selected individually on an I/O module by I/O module basis.



# **Horizontal Routing**

Horizontal channels are located between the rows of modules and are composed of several routing tracks. The horizontal routing tracks within the channel are divided into one or more segments. The minimum horizontal segment length is the width of a module-pair, and the maximum horizontal segment length is the full length of the channel. Any segment that spans more than one-third the row length is considered a long horizontal segment. A typical channel is shown in Figure 2-7. Undedicated horizontal routing tracks are used to route signal nets. Dedicated routing tracks are used for the global clock networks and for power and ground tie-off tracks.



Figure 2-7 • Horizontal Routing Tracks and Segments

# Vertical Routing

Other tracks run vertically through the modules. Vertical tracks are of three types: input, output, and long. Vertical tracks are also divided into one or more segments. Each segment in an input track is dedicated to the input of a particular module. Each segment in an output track is dedicated to the output of a particular module. Long segments are uncommitted and can be assigned during routing. Each output segment spans four channels (two above and two below), except near the top and bottom of the array where edge effects occur. LVTs contain either one or two segments. An example of vertical routing tracks and segments is shown in Figure 2-8.



Figure 2-8 • Vertical Routing Tracks and Segments

# **Antifuse Connections**

An antifuse is a "normally open" structure as opposed to the normally closed fuse structure used in PROMs or PALs. The use of antifuses to implement a programmable logic device results in highly testable structures as well as an efficient programming architecture. The structure is highly testable because there are no preexisting connections; temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed as well as isolate individual circuit structures to be tested. This can be done both before and after programming. For example, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified.

Four types of antifuse connections are used in the routing structure of the ACT 3 array. (The physical structure of the antifuse is identical in each case; only the usage differs.)

Table 2-1 shows four types of antifuses.

| Table 2-1 • | Antifuse | Types |
|-------------|----------|-------|
|-------------|----------|-------|

| Туре | Description                         |
|------|-------------------------------------|
| XF   | Horizontal-to-vertical connection   |
| HF   | Horizontal-to-horizontal connection |
| VF   | Vertical-to-vertical connection     |
| FF   | "Fast" vertical connection          |

Examples of all four types of connections are shown in Figure 2-7 on page 2-6 and Figure 2-8 on page 2-6.

# Module Interface

Connections to Logic and I/O modules are made through vertical segments that connect to the module inputs and outputs. These vertical segments lie on vertical tracks that span the entire height of the array.

#### Module Input Connections

The tracks dedicated to module inputs are segmented by pass transistors in each module row. During normal user operation, the pass transistors are inactive, which isolates the inputs of a module from the inputs of the module directly above or below it. During certain test modes, the pass transistors are active to verify the continuity of the metal tracks. Vertical input segments span only the channel above or the channel below. The logic modules are arranged such that half of the inputs are connected to the channel above and half of the inputs to segments in the channel below, as shown in Figure 2-9.



Figure 2-9 • Logic Module Routing Interface



#### Module Output Connections

Module outputs have dedicated output segments. Output segments extend vertically two channels above and two channels below, except at the top or bottom of the array. Output segments twist, as shown in Figure 10, so that only four vertical tracks are required.

#### LVT Connections

Outputs may also connect to nondedicated segments called Long Vertical Tracks (LVTs). Each module pair in the array shares four LVTs that span the length of the column. Any module in the column pair can connect to one of the LVTs in the column using an FF connection. The FF connection uses antifuses connected directly to the driver stage of the module output, bypassing the isolation transistor. FF antifuses are programmed at a higher current level than HF, VF, or XF antifuses to produce a lower resistance value.

#### Antifuse Connections

In general every intersection of a vertical segment and a horizontal segment contains an unprogrammed antifuse (XF-type). One exception is in the case of the clock networks.

#### **Clock Connections**

To minimize loading on the clock networks, a subset of inputs has antifuses on the clock tracks. Only a few of the C-module and S-module inputs can be connected to the clock networks. To further reduce loading on the clock network, only a subset of the horizontal routing tracks can connect to the clock inputs of the S-module.

# **Programming and Test Circuits**

The array of logic and I/O modules is surrounded by test and programming circuits controlled by the temporary special I/O pins MODE, SDI, and DCLK. The function of these pins is similar to all ACT family devices. The ACT 3 family also includes support for two Actionprobe<sup>®</sup> circuits, allowing complete observability of any logic or I/O module in the array using the temporary special I/O pins, PRA and PRB.



# **ACT 3 Timing Model**



Note: Values shown for A1425A –1 speed grade device.

Figure 2-10 • Timing Model



### A1415A, A14V15A Timing Characteristics (continued)

Table 2-20 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule – TTL Output Timing <sup>1</sup>  | -3 Sp | beed <sup>2</sup> | –2 S | beed <sup>2</sup> | –1 S | peed | Std. | Speed | d 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|----------------------------------------|-------|-------------------|------|-------------------|------|------|------|-------|----------------------------|------|-------|
| Parame             | eter/Description                       | Min.  | Max.              | Min. | Max.              | Min. | Max. | Min. | Max.  | Min.                       | Max. |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 5.0               |      | 5.6               |      | 6.4  |      | 7.5   |                            | 9.8  | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 8.0               |      | 9.0               |      | 10.2 |      | 12.0  |                            | 15.6 | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 4.0               |      | 4.5               |      | 5.1  |      | 6.0   |                            | 7.8  | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 7.4               |      | 8.3               |      | 9.4  |      | 11.0  |                            | 14.3 | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 6.5               |      | 7.5               |      | 8.5  |      | 10.0  |                            | 13.0 | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 6.5               |      | 7.5               |      | 8.5  |      | 10.0  |                            | 13.0 | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 7.5               |      | 7.5               |      | 9.0  |      | 10.0  |                            | 13.0 | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 11.3              |      | 11.3              |      | 13.5 |      | 15.0  |                            | 19.5 | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.02              |      | 0.02              |      | 0.03 |      | 0.03  |                            | 0.04 | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.05              |      | 0.05              |      | 0.06 |      | 0.07  |                            | 0.09 | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.04              |      | 0.04              |      | 0.04 |      | 0.05  |                            | 0.07 | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.05              |      | 0.05              |      | 0.06 |      | 0.07  |                            | 0.09 | ns/pF |
| I/O Moo            | dule – CMOS Output Timing <sup>1</sup> |       |                   | -    |                   |      |      |      |       |                            | -    |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 6.2               |      | 7.0               |      | 7.9  |      | 9.3   |                            | 12.1 | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 11.7              |      | 13.1              |      | 14.9 |      | 17.5  |                            | 22.8 | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 5.2               |      | 5.9               |      | 6.6  |      | 7.8   |                            | 10.1 | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 8.9               |      | 10.0              |      | 11.3 |      | 13.3  |                            | 17.3 | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 6.7               |      | 7.5               |      | 8.5  |      | 10.0  |                            | 13.0 | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 6.7               |      | 7.5               |      | 9.0  |      | 10.0  |                            | 13.0 | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 8.9               |      | 8.9               |      | 10.7 |      | 11.8  |                            | 15.3 | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 13.0              |      | 13.0              |      | 15.6 |      | 17.3  |                            | 22.5 | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.04              |      | 0.04              |      | 0.05 |      | 0.06  |                            | 0.08 | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.07              |      | 0.08              |      | 0.09 |      | 0.11  |                            | 0.14 | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.03              |      | 0.03              |      | 0.03 |      | 0.04  |                            | 0.05 | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.04              |      | 0.04              |      | 0.04 |      | 0.05  |                            | 0.07 | ns/pF |

Notes:

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Please refer to the Product Discontinuation Notices (PDNs) listed below:

PDN March 2001 PDN 0104 PDN 0203 PDN 0604 PDN 1004

### A1415A, A14V15A Timing Characteristics (continued)

#### *Table 2-21* • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| Dedicate              | d (hardwired) I/O Clock Network                         | –3 S | peed | –2 S | peed | –1 S | peed | Std. | Speed | 3.3 V 3    | Speed <sup>1</sup> | Units |
|-----------------------|---------------------------------------------------------|------|------|------|------|------|------|------|-------|------------|--------------------|-------|
| Paramete              | er/Description                                          | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max.  | Min.       | Max.               |       |
| t <sub>IOCKH</sub>    | Input Low to High (pad to I/O module input)             |      | 2.0  |      | 2.3  |      | 2.6  |      | 3.0   |            | 3.5                | ns    |
| t <sub>IOPWH</sub>    | Minimum Pulse Width High                                | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8        |                    | ns    |
| t <sub>IPOWL</sub>    | Minimum Pulse Width Low                                 | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8        |                    | ns    |
| t <sub>IOSAPW</sub>   | Minimum Asynchronous Pulse Width                        | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8        |                    | ns    |
| t <sub>IOCKSW</sub>   | Maximum Skew                                            |      | 0.4  |      | 0.4  |      | 0.4  |      | 0.4   |            | 0.4                | ns    |
| t <sub>IOP</sub>      | Minimum Period                                          | 4.0  |      | 5.0  |      | 6.8  |      | 8.0  |       | 10.0       |                    | ns    |
| f <sub>IOMAX</sub>    | Maximum Frequency                                       |      | 250  |      | 200  |      | 150  |      | 125   |            | 100                | MHz   |
| Dedicate              | d (hardwired) Array Clock                               |      |      | •    |      |      | •    |      |       |            |                    |       |
| <sup>t</sup> нскн     | Input Low to High (pad to S-module input)               |      | 3.0  |      | 3.4  |      | 3.9  |      | 4.5   |            | 5.5                | ns    |
| t <sub>HCKL</sub>     | Input High to Low (pad to S-module input)               |      | 3.0  |      | 3.4  |      | 3.9  |      | 4.5   |            | 5.5                | ns    |
| t <sub>HPWH</sub>     | Minimum Pulse Width High                                | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8        |                    | ns    |
| t <sub>HPWL</sub>     | Minimum Pulse Width Low                                 | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8        |                    | ns    |
| t <sub>HCKSW</sub>    | Delta High to Low, Low Slew                             |      | 0.3  |      | 0.3  |      | 0.3  |      | 0.3   |            | 0.3                | ns    |
| t <sub>HP</sub>       | Minimum Period                                          | 4.0  |      | 5.0  |      | 6.8  |      | 8.0  |       | 10.0       |                    | ns    |
| f <sub>HMAX</sub>     | Maximum Frequency                                       |      | 250  |      | 200  |      | 150  |      | 125   |            | 100                | MHz   |
| Routed A              | rray Clock Networks                                     |      |      | -    |      |      |      |      |       |            |                    |       |
| t <sub>RCKH</sub>     | Input Low to High (FO = 64)                             |      | 3.7  |      | 4.1  |      | 4.7  |      | 5.5   |            | 9.0                | ns    |
| t <sub>RCKL</sub>     | Input High to Low (FO = 64)                             |      | 4.0  |      | 4.5  |      | 5.1  |      | 6.0   |            | 9.0                | ns    |
| t <sub>RPWH</sub>     | Min. Pulse Width High (FO = 64)                         | 3.3  |      | 3.8  |      | 4.2  |      | 4.9  |       | 6.5        |                    | ns    |
| t <sub>RPWL</sub>     | Min. Pulse Width Low (FO = 64)                          | 3.3  |      | 3.8  |      | 4.2  |      | 4.9  |       | 6.5        |                    | ns    |
| t <sub>RCKSW</sub>    | Maximum Skew (FO = 128)                                 |      | 0.7  |      | 0.8  |      | 0.9  |      | 1.0   |            | 1.0                | ns    |
| t <sub>RP</sub>       | Minimum Period (FO = 64)                                | 6.8  |      | 8.0  |      | 8.7  |      | 10.0 |       | 13.4       |                    | ns    |
| f <sub>RMAX</sub>     | Maximum Frequency (FO = 64)                             |      | 150  |      | 125  |      | 115  |      | 100   |            | 75                 | MHz   |
| Clock-to-             | Clock Skews                                             |      |      |      |      |      |      |      |       |            |                    |       |
| t <sub>IOHCKSW</sub>  | I/O Clock to H-Clock Skew                               | 0.0  | 1.7  | 0.0  | 1.8  | 0.0  | 2.0  | 0.0  | 2.2   | 0.0        | 3.0                | ns    |
| t <sub>IORCKS</sub> W | I/O Clock to R-Clock Skew (FO = 64)                     | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0   | 0.0        | 3.0                | ns    |
| t <sub>HRCKSW</sub>   | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 50% maximum) | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0   | 0.0<br>0.0 | 3.0<br>3.0         | ns    |

Notes:

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

### A1425A, A14V25A Timing Characteristics (continued)

| Table 2-23 • A1425A. | A14V25A Worst-Case | Commercial Conditions. | $VCC = 4.75 V. T_1 = 70^{\circ}C$ |
|----------------------|--------------------|------------------------|-----------------------------------|
| TUDICE ED ATTEORY    | ATTE CA TOTOL OUDO | oomanionola oomaniono, | 100 - 110 1, 13 - 10 0            |

| I/O Mod            | dule Input Propagation Delays        | -3 Sp | beed <sup>1</sup> | -2 Sp | beed <sup>1</sup> | –1 S | peed | Std. | Speed | I 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|--------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|----------------------------|------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.                       | Max. |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |                            | 5.5  | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |                            | 9.2  | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |                            | 9.2  | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |                            | 9.2  | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |                            | 9.2  | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   | •     |                   |      |      |      |       |                            |      | •     |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |       | 1.0               |      | 1.1  |      | 1.3   |                            | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |       | 1.4               |      | 1.6  |      | 1.8   |                            | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |       | 1.6               |      | 1.8  |      | 2.1   |                            | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |       | 1.9               |      | 2.2  |      | 2.5   |                            | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |                            | 5.5  | ns    |
| I/O Mod            | dule Sequential Timing (wrt IOCLK    | pad)  |                   | •     |                   | •    |      |      |       |                            |      |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0                        |      | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.8   |                   | 2.0   |                   | 2.3  |      | 2.7  |       | 3.0                        |      | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0                        |      | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5   |                   | 7.5  |      | 8.6  |       | 8.6                        |      | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0                        |      | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0                        |      | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4   |                   | 0.4  |      | 0.5  |       | 0.5                        |      | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5   |                   | 1.7  |      | 2.0  |       | 2.0                        |      | ns    |

Notes: \*

1. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



### A1440A, A14V40A Timing Characteristics (continued)

Table 2-28 • A1440A, A14V40A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule – TTL Output Timing <sup>1</sup>  | -3 Sp | beed <sup>2</sup> | -2 Sp | beed <sup>2</sup> | –1 S | peed | Std. | Speed | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|----------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|--------------------------|------|-------|
| Parame             | eter/Description                       | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.                     | Max. |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 5.0               |       | 5.6               |      | 6.4  |      | 7.5   |                          | 9.8  | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |                          | 15.6 | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 4.0               |       | 4.5               |      | 5.1  |      | 6.0   |                          | 7.8  | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                          | 14.3 | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                          | 14.3 | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                          | 14.3 | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 8.5               |       | 8.5               |      | 9.5  |      | 11.0  |                          | 14.3 | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 11.3              |       | 11.3              |      | 13.5 |      | 15.0  |                          | 19.5 | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.02              |       | 0.02              |      | 0.03 |      | 0.03  |                          | 0.04 | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |                          | 0.09 | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |                          | 0.07 | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |                          | 0.09 | ns/pF |
| I/O Mod            | dule – CMOS Output Timing <sup>1</sup> |       |                   | •     |                   |      |      |      |       |                          |      |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 6.2               |       | 7.0               |      | 7.9  |      | 9.3   |                          | 12.1 | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 11.7              |       | 13.1              |      | 14.9 |      | 17.5  |                          | 22.8 | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 5.2               |       | 5.9               |      | 6.6  |      | 7.8   |                          | 10.1 | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 8.9               |       | 10.0              |      | 11.3 |      | 13.3  |                          | 17.3 | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                          | 14.3 | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |                          | 14.3 | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 9.0               |       | 9.0               |      | 10.1 |      | 11.8  |                          | 14.3 | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 13.0              |       | 13.0              |      | 15.6 |      | 17.3  |                          | 22.5 | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.04              |       | 0.04              |      | 0.05 |      | 0.06  |                          | 0.08 | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.07              |       | 0.08              |      | 0.09 |      | 0.11  |                          | 0.14 | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.03              |       | 0.03              |      | 0.03 |      | 0.04  |                          | 0.05 | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            | 1     | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |                          | 0.07 | ns/pF |

Notes:

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

### A1440A, A14V40A Timing Characteristics (continued)

| Table 2-29 • Δ1440Δ    | A14V40A Worst  | -Case Commercial | Conditions   | $VCC = 4.75 V T_{1}$  | = 70°C |
|------------------------|----------------|------------------|--------------|-----------------------|--------|
| 1 abie 2-23 · A 1440A, | A14940A 900150 |                  | contaitions, | $v_{00} = 4.75 v_{1}$ | - /0 0 |

| Dedicate             | d (hardwired) I/O Clock Network                   | -3 Sp      | beed <sup>1</sup> | -2 Sp      | beed <sup>1</sup> | –1 S       | peed       | Std.       | Speed      | 3.3 V      | Speed <sup>1</sup> | Units |
|----------------------|---------------------------------------------------|------------|-------------------|------------|-------------------|------------|------------|------------|------------|------------|--------------------|-------|
| Paramete             | er/Description                                    | Min.       | Max.              | Min.       | Max.              | Min.       | Max.       | Min.       | Max.       | Min.       | Max.               |       |
| t <sub>IOCKH</sub>   | Input Low to High (pad to I/O module input)       |            | 2.0               |            | 2.3               |            | 2.6        |            | 3.0        |            | 3.5                | ns    |
| t <sub>IOPWH</sub>   | Minimum Pulse Width High                          | 1.9        |                   | 2.4        |                   | 3.3        |            | 3.8        |            | 4.8        |                    | ns    |
| t <sub>IPOWL</sub>   | Minimum Pulse Width Low                           | 1.9        |                   | 2.4        |                   | 3.3        |            | 3.8        |            | 4.8        |                    | ns    |
| t <sub>IOSAPW</sub>  | Minimum Asynchronous Pulse Width                  | 1.9        |                   | 2.4        |                   | 3.3        |            | 3.8        |            | 4.8        |                    | ns    |
| t <sub>IOCKSW</sub>  | Maximum Skew                                      |            | 0.4               |            | 0.4               |            | 0.4        |            | 0.4        |            | 0.4                | ns    |
| t <sub>IOP</sub>     | Minimum Period                                    | 4.0        |                   | 5.0        |                   | 6.8        |            | 8.0        |            | 10.0       |                    | ns    |
| f <sub>IOMAX</sub>   | Maximum Frequency                                 |            | 250               |            | 200               |            | 150        |            | 125        |            | 100                | MHz   |
| Dedicate             | d (hardwired) Array Clock                         |            |                   | •          |                   |            | •          | •          | -          |            |                    |       |
| <sup>t</sup> нскн    | Input Low to High (pad to S-module input)         |            | 3.0               |            | 3.4               |            | 3.9        |            | 4.5        |            | 5.5                | ns    |
| t <sub>HCKL</sub>    | Input High to Low (pad to S-module input)         |            | 3.0               |            | 3.4               |            | 3.9        |            | 4.5        |            | 5.5                | ns    |
| t <sub>HPWH</sub>    | Minimum Pulse Width High                          | 1.9        |                   | 2.4        |                   | 3.3        |            | 3.8        |            | 4.8        |                    | ns    |
| t <sub>HPWL</sub>    | Minimum Pulse Width Low                           | 1.9        |                   | 2.4        |                   | 3.3        |            | 3.8        |            | 4.8        |                    | ns    |
| t <sub>HCKSW</sub>   | Delta High to Low, Low Slew                       |            | 0.3               |            | 0.3               |            | 0.3        |            | 0.3        |            | 0.3                | ns    |
| t <sub>HP</sub>      | Minimum Period                                    | 4.0        |                   | 5.0        |                   | 6.8        |            | 8.0        |            | 10.0       |                    | ns    |
| f <sub>HMAX</sub>    | Maximum Frequency                                 |            | 250               |            | 200               |            | 150        |            | 125        |            | 100                | MHz   |
| Routed A             | rray Clock Networks                               |            |                   | •          |                   |            |            | •          | -          |            |                    |       |
| t <sub>RCKH</sub>    | Input Low to High (FO = 64)                       |            | 3.7               |            | 4.1               |            | 4.7        |            | 5.5        |            | 9.0                | ns    |
| t <sub>RCKL</sub>    | Input High to Low (FO = 64)                       |            | 4.0               |            | 4.5               |            | 5.1        |            | 6.0        |            | 9.0                | ns    |
| t <sub>RPWH</sub>    | Min. Pulse Width High (FO = 64)                   | 3.3        |                   | 3.8        |                   | 4.2        |            | 4.9        |            | 6.5        |                    | ns    |
| t <sub>RPWL</sub>    | Min. Pulse Width Low (FO = 64)                    | 3.3        |                   | 3.8        |                   | 4.2        |            | 4.9        |            | 6.5        |                    | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew (FO = 128)                           |            | 0.7               |            | 0.8               |            | 0.9        |            | 1.0        |            | 1.0                | ns    |
| t <sub>RP</sub>      | Minimum Period (FO = 64)                          | 6.8        |                   | 8.0        |                   | 8.7        |            | 10.0       |            | 13.4       |                    | ns    |
| f <sub>RMAX</sub>    | Maximum Frequency (FO = 64)                       |            | 150               |            | 125               |            | 115        |            | 100        |            | 75                 | MHz   |
| Clock-to-            | Clock Skews                                       |            |                   |            |                   |            |            |            |            |            |                    |       |
| t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew                         | 0.0        | 1.7               | 0.0        | 1.8               | 0.0        | 2.0        | 0.0        | 2.2        | 0.0        | 3.0                | ns    |
| t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64)<br>(FO = 144) | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 3.0<br>3.0         | ns    |
| t <sub>HRCKSW</sub>  | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 144)   | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0         | ns    |

Notes:

1. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

2. Delays based on 35 pF loading.



Package Pin Assignments

# VQ100



Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Microsemi

Accelerator Series FPGAs – ACT 3 Family

| BG225          |                                                                                     |  |
|----------------|-------------------------------------------------------------------------------------|--|
| A1460 Function | Location                                                                            |  |
| CLKA or I/O    | C8                                                                                  |  |
| CLKB or I/O    | B8                                                                                  |  |
| DCLK or I/O    | B2                                                                                  |  |
| GND            | A1, A15, D15, F8, G7, G8, G9, H6, H7, H8, H9, H10, J7, J8, J9, K8, P2, R15          |  |
| HCLK or I/O    | P9                                                                                  |  |
| IOCLK or I/O   | B14                                                                                 |  |
| IOPCL or I/O   | P14                                                                                 |  |
| MODE           | D1                                                                                  |  |
| NC             | A11, B5, B7, D8, D12, F6, F11, H1, H12, H14, K11, L1, L13, N8, P5, R1, R8, R11, R14 |  |
| PRA or I/O     | A7                                                                                  |  |
| PRB or I/O     | L7                                                                                  |  |
| SDI or I/O     | D4                                                                                  |  |
| SDO            | N13                                                                                 |  |
| VCC            | A8, B12, D5, D14, E3, E8, E13, H2, H3, H11, H15, K4, L2, L12, M8, M15, P4, P8, R13  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The BG225 package has been discontinued.



Package Pin Assignments

# PG100





#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Microsemi

Accelerator Series FPGAs – ACT 3 Family

| PG100          |                                        |  |  |  |
|----------------|----------------------------------------|--|--|--|
| A1415 Function | Location                               |  |  |  |
| CLKA or I/O    | C7                                     |  |  |  |
| CLKB or I/O    | D6                                     |  |  |  |
| DCLK or I/O    | C4                                     |  |  |  |
| GND            | C3, C6, C9, E9, F3, F9, J3, J6, J8, J9 |  |  |  |
| HCLK or I/O    | H6                                     |  |  |  |
| IOCLK or I/O   | C10                                    |  |  |  |
| IOPCL or I/O   | К9                                     |  |  |  |
| MODE           | C2                                     |  |  |  |
| PRA or I/O     | A6                                     |  |  |  |
| PRB or I/O     | L3                                     |  |  |  |
| SDI or I/O     | B3                                     |  |  |  |
| SDO            | L9                                     |  |  |  |
| VCC            | B6, B10, E11, F2, F10, G2, K2, K6, K10 |  |  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The PG100 package has been discontinued.



Package Pin Assignments

# PG133



Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Microsemi

Accelerator Series FPGAs – ACT 3 Family

| PG207          |                                                                  |  |  |
|----------------|------------------------------------------------------------------|--|--|
| A1460 Function | Location                                                         |  |  |
| CLKA or I/O    | К1                                                               |  |  |
| CLKB or I/O    | J3                                                               |  |  |
| DCLK or I/O    | E4                                                               |  |  |
| GND            | C14, D4, D5, D9, D14, J4, J14, P3, P4, P7, P9, P14, R15          |  |  |
| HCLK or I/O    | J15                                                              |  |  |
| IOCLK or I/O   | P5                                                               |  |  |
| IOPCL or I/O   | N14                                                              |  |  |
| MODE           | D7                                                               |  |  |
| NC             | A1, A2, A16, A17, B1, B17, C1, C2, S1, S3, S17, T1, T2, T16, T17 |  |  |
| PRA or I/O     | H1                                                               |  |  |
| PRB or I/O     | К16                                                              |  |  |
| SDI or I/O     | C3                                                               |  |  |
| SDO            | P15                                                              |  |  |
| VCC            | B2, B9, B16, D11, J2, J16, P12, S2, S9, S16, T5                  |  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Microsemi

Accelerator Series FPGAs – ACT 3 Family

| PG257           |                                                                         |  |  |
|-----------------|-------------------------------------------------------------------------|--|--|
| A14100 Function | Location                                                                |  |  |
| CLKA or I/O     | L4                                                                      |  |  |
| CLKB or I/O     | L5                                                                      |  |  |
| DCLK or I/O     | E4                                                                      |  |  |
| GND             | B16, C4, D4, D10, D16, E11, J5, K4, K16, L15, R4, T4, T10, T16, T17, X7 |  |  |
| HCLK or I/O     | J16                                                                     |  |  |
| IOCLK or I/O    | Т5                                                                      |  |  |
| IOPCL or I/O    | R16                                                                     |  |  |
| MODE            | A5                                                                      |  |  |
| NC              | E5                                                                      |  |  |
| PRA or I/O      | J1                                                                      |  |  |
| PRB or I/O      | J17                                                                     |  |  |
| SDI or I/O      | B4                                                                      |  |  |
| SDO             | R17                                                                     |  |  |
| VCC             | C3, C10, C13, C17, K3, K17, V3, V7, V10, V17, X14                       |  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



Datasheet Information

| Revision                  | Changes                                                                                                                                      | Page |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|
| Revision 2<br>(continued) | In the "Package Pin Assignments" section, notes were added to the pin tables for the following packages, stating that they are discontinued: |      |
|                           | "BG225"                                                                                                                                      | 3-20 |
|                           | "PG100"                                                                                                                                      | 3-24 |
|                           | "PG133"                                                                                                                                      | 3-26 |
|                           | "PG175"                                                                                                                                      | 3-28 |
| Revision 1<br>(June 2006) | RoHS compliant information was added to the "Ordering Information" section.                                                                  | Π    |



Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at **www.microsemi.com**.

© 2012 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.