



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 310                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 100                                                           |
| Number of Gates                | 2500                                                          |
| Voltage - Supply               | 4.5V ~ 5.5V                                                   |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 70°C (TA)                                               |
| Package / Case                 | 160-BQFP                                                      |
| Supplier Device Package        | 160-PQFP (28x28)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1425a-1pq160c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Product Plan**

|                                           |      | Speed | Grade <sup>1</sup> |    |          | Application <sup>1</sup> |   |   |  |
|-------------------------------------------|------|-------|--------------------|----|----------|--------------------------|---|---|--|
| Device/Package                            | Std. | -1    | -2                 | -3 | С        | I                        | М | В |  |
| A1415A Device                             | •    | •     |                    | •  | •        | •                        | • | • |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓    | ✓     | D                  | D  | ✓        | 1                        | 1 | _ |  |
| 100-Pin Plastic Quad Flatpack (PQFP)      | 1    | ✓     | D                  | D  | ✓        | ✓                        | ✓ | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1    | ✓     | D                  | D  | ✓        | 1                        | ✓ | - |  |
| 100-Pin Ceramic Pin Grid Array (CPGA)     | D    | D     | D                  | D  | D        | _                        | _ | - |  |
| A14V15A Device                            |      |       |                    |    |          |                          |   |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓    | -     | _                  | _  | ✓        | _                        | - | _ |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | ✓    | -     | -                  | -  | ✓        | -                        | - | _ |  |
| A1425A Device                             |      |       |                    |    |          |                          | • | • |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓    | ✓     | D                  | D  | ✓        | 1                        |   |   |  |
| 100-Pin Plastic Quad Flatpack (PQFP)      | 1    | ✓     | D                  | D  | ✓        | 1                        | - | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1    | 1     | D                  | D  | ✓        | ✓                        | - | _ |  |
| 132-Pin Ceramic Quad Flatpack (CQFP)      | ✓    | ✓     | -                  | -  | ✓        | -                        | ✓ | 1 |  |
| 133-Pin Ceramic Pin Grid Array (CPGA)     | D    | D     | D                  | D  | D        | _                        | D | D |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | ✓    | ✓     | D                  | D  | ✓        | 1                        | - | _ |  |
| A14V25A Device                            |      |       |                    |    |          |                          |   |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓    | -     | _                  | _  | ✓        | _                        | _ | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1    | -     | -                  | _  | ✓        | -                        | - | - |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1    | -     | _                  | _  | ✓        | -                        | - | - |  |
| A1440A Device                             |      | .•    |                    |    |          |                          |   |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓    | ✓     | D                  | D  | ✓        | 1                        | _ | _ |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | ✓    | 1     | D                  | D  | ✓        | ✓                        | - | - |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1    | 1     | D                  | D  | <b>✓</b> | ✓                        | - | - |  |
| 175-Pin Ceramic Pin Grid Array (CPGA)     | D    | D     | D                  | D  | D        | -                        | - | - |  |
| 176-Pin Thin Quad Flatpack (TQFP)         | ✓    | ✓     | D                  | D  | ✓        | 1                        | - | - |  |

#### Notes:

1. Applications: C = Commercial I = Industrial M = Military

2. Commercial only

Availability: **√** = Available P = Planned-= Not planned D = Discontinued

Speed Grade:

-1 = Approx. 15% faster than Std.

-2 = Approx. 25% faster than Std.

-3 = Approx. 35% faster than Std.

(-2 and -3 speed grades have been discontinued.)

Revision 3 Ш

# **Plastic Device Resources**

| Device | Logic   |       | User I/Os |       |       |          |       |       |        |       |
|--------|---------|-------|-----------|-------|-------|----------|-------|-------|--------|-------|
| Series | Modules | Gates | PL84      | PQ100 | PQ160 | PQ/RQ208 | VQ100 | TQ176 | BG225* | BG313 |
| A1415  | 200     | 1500  | 70        | 80    | _     | _        | 80    | _     | _      | _     |
| A1425  | 310     | 2500  | 70        | 80    | 100   | _        | 83    | -     | -      | _     |
| A1440  | 564     | 4000  | 70        | _     | 131   | _        | 83    | 140   | _      | _     |
| A1460  | 848     | 6000  | _         | _     | 131   | 167      | _     | 151   | 168    | _     |
| A14100 | 1377    | 10000 | -         | -     | _     | 175      | 1     | -     | _      | 228   |

Note: \*Discontinued

# **Hermetic Device Resources**

| Device | Logic   |       |        |        |        | User  | · I/Os |       |       |       |
|--------|---------|-------|--------|--------|--------|-------|--------|-------|-------|-------|
| Series | Modules | Gates | PG100* | PG133* | PG175* | PG207 | PG257  | CQ132 | CQ196 | CQ256 |
| A1415  | 200     | 1500  | 80     | _      | _      | _     | _      | _     | _     | _     |
| A1425  | 310     | 2500  | -      | 100    | -      | -     | _      | 100   | _     | -     |
| A1440  | 564     | 4000  | -      | _      | 140    | _     | _      | _     | _     | _     |
| A1460  | 848     | 6000  | -      | -      | _      | 168   | _      | -     | 168   | -     |
| A14100 | 1377    | 10000 | -      | -      | -      | -     | 228    | -     | -     | 228   |

Note: \*Discontinued

Contact your local Microsemi SoC Products Group (formerly Actel) representative for device availability: http://www.microsemi.com/soc/contact/default.aspx.

Revision 3 V



The I/O module output Y is used to bring Pad signals into the array or to feed the output register back into the array. This allows the output register to be used in high-speed state machine applications. Side I/O modules have a dedicated output segment for Y extending into the routing channels above and below (similar to logic modules). Top/Bottom I/O modules have no dedicated output segment. Signals coming into the chip from the top or bottom are routed using F-fuses and LVTs (F-fuses and LVTs are explained in detail in the routing section).

### I/O Pad Drivers

All pad drivers are capable of being tristate. Each buffer connects to an associated I/O module with four signals: OE (Output Enable), IE (Input Enable), DataOut, and DataIn. Certain special signals used only during programming and test also connect to the pad drivers: OUTEN (global output enable), INEN (global input enable), and SLEW (individual slew selection). See Figure 2-5.



Figure 2-5 • Function Diagram for I/O Pad Driver

### Special I/Os

The special I/Os are of two types: temporary and permanent. Temporary special I/Os are used during programming and testing. They function as normal I/Os when the MODE pin is inactive. Permanent special I/Os are user programmed as either normal I/Os or special I/Os. Their function does not change once the device has been programmed. The permanent special I/Os consist of the array clock input buffers (CLKA and CLKB), the hard-wired array clock input buffer (HCLK), the hard-wired I/O clock input buffer (IOCLK), and the hard-wired I/O register preset/clear input buffer (IOPCL). Their function is determined by the I/O macros selected.

### **Clock Networks**

The ACT 3 architecture contains four clock networks: two high-performance dedicated clock networks and two general purpose routed networks. The high-performance networks function up to 200 MHz, while the general purpose routed networks function up to 150 MHz.

2-4 Revision 3



### **Module Output Connections**

Module outputs have dedicated output segments. Output segments extend vertically two channels above and two channels below, except at the top or bottom of the array. Output segments twist, as shown in Figure 10, so that only four vertical tracks are required.

#### LVT Connections

Outputs may also connect to nondedicated segments called Long Vertical Tracks (LVTs). Each module pair in the array shares four LVTs that span the length of the column. Any module in the column pair can connect to one of the LVTs in the column using an FF connection. The FF connection uses antifuses connected directly to the driver stage of the module output, bypassing the isolation transistor. FF antifuses are programmed at a higher current level than HF, VF, or XF antifuses to produce a lower resistance value.

### Antifuse Connections

In general every intersection of a vertical segment and a horizontal segment contains an unprogrammed antifuse (XF-type). One exception is in the case of the clock networks.

### **Clock Connections**

To minimize loading on the clock networks, a subset of inputs has antifuses on the clock tracks. Only a few of the C-module and S-module inputs can be connected to the clock networks. To further reduce loading on the clock network, only a subset of the horizontal routing tracks can connect to the clock inputs of the S-module.

### **Programming and Test Circuits**

The array of logic and I/O modules is surrounded by test and programming circuits controlled by the temporary special I/O pins MODE, SDI, and DCLK. The function of these pins is similar to all ACT family devices. The ACT 3 family also includes support for two Actionprobe<sup>®</sup> circuits, allowing complete observability of any logic or I/O module in the array using the temporary special I/O pins, PRA and PRB.

2-8 Revision 3



# 3.3 V Operating Conditions

Table 2-5 • Absolute Maximum Ratings<sup>1</sup>, Free Air Temperature Range

| Symbol           | Parameter                            | Limits            | Units |
|------------------|--------------------------------------|-------------------|-------|
| VCC              | DC supply voltage                    | −0.5 to +7.0      | V     |
| VI               | Input voltage                        | -0.5 to VCC + 0.5 | V     |
| VO               | Output voltage                       | -0.5 to VCC + 0.5 | V     |
| IIO              | I/O source sink current <sup>2</sup> | ±20               | mA    |
| T <sub>STG</sub> | Storage temperature                  | -65 to +150       | °C    |

#### Notes:

- 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the recommended operating conditions.
- 2. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than VCC + 0.5 V for less than GND -0.5 V, the internal protection diodes will forward bias and can draw excessive current.

Table 2-6 • Recommended Operating Conditions

| Parameter              | Commercial | Units |
|------------------------|------------|-------|
| Temperature range*     | 0 to +70   | °C    |
| Power supply tolerance | 3.0 to 3.6 | V     |

Note: \*Ambient temperature  $(T_A)$  is used for commercial.

Table 2-7 • Electrical Specifications

|                                                                    |                 | С    |           |       |
|--------------------------------------------------------------------|-----------------|------|-----------|-------|
| Parameter                                                          |                 | Min. | Max.      | Units |
| VOH <sup>1</sup>                                                   | IOH = -4 mA     | 2.15 | _         | V     |
|                                                                    | IOH = −3.2 mA   | 2.4  |           | V     |
| VOL <sup>1</sup>                                                   | IOL = 6 mA      |      | 0.4       | V     |
| VIL                                                                |                 | -0.3 | 0.8       | V     |
| VIH                                                                |                 | 2.0  | VCC + 0.3 | V     |
| Input transition time t <sub>R</sub> , t <sub>F</sub> <sup>2</sup> | VI = VCC or GND | -10  | +10       | μA    |
| C <sub>IO</sub> I/O Capacitance <sup>2,3</sup>                     |                 |      | 10        | pF    |
| Standby current, ICC <sup>4</sup> (typical =                       | 0.3 mA)         |      | 0.75      | mA    |
| Leakage current <sup>5</sup>                                       |                 | -10  | 10        | μA    |

- 1. Only one output tested at a time. VCC = minimum.
- 2. Not tested; for information only.
- 3. Includes worst-case 84-pin PLCC package capacitance. VOUT = 0 V, f 1 MHz.
- 4. Typical standby current = 0.3 mA. All outputs unloaded. All inputs = VCC or GND.
- 5. VO, VIN = VCC or GND

2-10 Revision 3



### **Power Dissipation**

P = [ICC standby + lactive] \* VCC \* IOL \* VOL \* N + IOH\* (VCC - VOH) \* M

EQ3

where:

ICC standby is the current flowing when no inputs or outputs are changing

lactive is the current flowing due to CMOS switching.

IOL and IOH are TTL sink/source current.

VOL and VOH are TTL level output voltages.

N is the number of outputs driving TTL loads to VOL.

M equals the number of outputs driving TTL loads to VOH.

An accurate determination of N and M is problematical because their values depend on the design and on the system I/O. The power can be divided into two components: static and active.

### **Static Power Component**

Microsemi FPGAs have small static power components that result in lower power dissipation than PALs or PLDs. By integrating multiple PALs/PLDs into one FPGA, an even greater reduction in board-level power dissipation can be achieved.

The power due to standby current is typically a small component of the overall power. Standby power is calculated in Table 2-9 for commercial, worst case conditions.

Table 2-9 • Standby Power Calculation

| ICC  | VCC    | Power   |
|------|--------|---------|
| 2 mA | 5.25 V | 10.5 mW |

The static power dissipated by TTL loads depends on the number of outputs driving high or low and the DC load current. Again, this value is typically small. For instance, a 32-bit bus sinking 4 mA at 0.33 V will generate 42 mW with all outputs driving low, and 140 mW with all outputs driving high. The actual dissipation will average somewhere between as I/Os switch states with time.

### **Active Power Component**

Power dissipation in CMOS devices is usually dominated by the active (dynamic) power dissipation. This component is frequency dependent, a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitance due to PC board traces and load device inputs.

An additional component of the active power dissipation is the totem-pole current in CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation.

# **Equivalent Capacitance**

The power dissipated by a CMOS circuit can be expressed by EQ 4.

Power (
$$\mu$$
W) = C<sub>EQ</sub> \* VCC<sup>2</sup> \* F

EQ 4

Where:

C<sub>FO</sub> is the equivalent capacitance expressed in pF.

VCC is the power supply in volts.

F is the switching frequency in MHz.

2-12 Revision 3

# **Determining Average Switching Frequency**

To determine the switching frequency for a design, you must have a detailed understanding of the data input values to the circuit. The following guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are as follows:

Table 2-13 • Guidelines for Predicting Power Dissipation

| Data                                         | Value                     |
|----------------------------------------------|---------------------------|
| Logic Modules (m)                            | 80% of modules            |
| Inputs switching (n)                         | # inputs/4                |
| Outputs switching (p)                        | # output/4                |
| First routed array clock loads (q1)          | 40% of sequential modules |
| Second routed array clock loads (q2)         | 40% of sequential modules |
| Load capacitance (CL)                        | 35 pF                     |
| Average logic module switching rate (fm)     | F/10                      |
| Average input switching rate (fn)            | F/5                       |
| Average output switching rate (fp)           | F/10                      |
| Average first routed array clock rate (fq1)  | F/2                       |
| Average second routed array clock rate (fq2) | F/2                       |
| Average dedicated array clock rate (fs1)     | F                         |
| Average dedicated I/O clock rate (fs2)       | F                         |

Revision 3 2-15

### **Timing Derating**

ACT 3 devices are manufactured in a CMOS process. Therefore, device performance varies according to temperature, voltage, and process variations. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

Table 2-15 • Timing Derating Factor (Temperature and Voltage)

| (Commercial Minimum/Maximum Specification) x | Indus | strial | Military |      |
|----------------------------------------------|-------|--------|----------|------|
|                                              | Min.  | Max.   | Min.     | Max. |
|                                              | 0.66  | 1.07   | 0.63     | 1.17 |

Table 2-16 • Timing Derating Factor for Designs at Typical Temperature ( $T_J = 25$ °C) and Voltage (5.0 V)

| (Commercial Maximum Specification) x | 0.85 |
|--------------------------------------|------|
|--------------------------------------|------|

Table 2-17 • Temperature and Voltage Derating Factors (normalized to Worst-Case Commercial, TJ = 4.75 V, 70°C)

|      | -55  | -40  | 0    | 25   | 70   | 85   | 125   |
|------|------|------|------|------|------|------|-------|
| 4.50 | 0.72 | 0.76 | 0.85 | 0.90 | 1.04 | 1.07 | 1.117 |
| 4.75 | 0.70 | 0.73 | 0.82 | 0.87 | 1.00 | 1.03 | 1.12  |
| 5.00 | 0.68 | 0.71 | 0.79 | 0.84 | 0.97 | 1.00 | 1.09  |
| 5.25 | 0.66 | 0.69 | 0.77 | 0.82 | 0.94 | 0.97 | 1.06  |
| 5.50 | 0.63 | 0.66 | 0.74 | 0.79 | 0.90 | 0.93 | 1.01  |



Note: This derating factor applies to all routing and propagation delays.

Figure 2-18 • Junction Temperature and Voltage Derating Curves (normalized to Worst-Case Commercial, TJ = 4.75 V, 70°C)

Revision 3 2-21



### A1425A, A14V25A Timing Characteristics

Table 2-22 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic Module Propagation Delays <sup>2</sup> |                                | -3 Speed <sup>3</sup> |      | -2 Speed <sup>3</sup> |      | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|----------------------------------------------|--------------------------------|-----------------------|------|-----------------------|------|----------|------|------------|------|--------------------------|------|-------|
| Parame                                       | eter/Description               | Min.                  | Max. | Min.                  | Max. | Min.     | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>PD</sub>                              | Internal Array Module          |                       | 2.0  |                       | 2.3  |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CO</sub>                              | Sequential Clock to Q          |                       | 2.0  |                       | 2.3  |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CLR</sub>                             | Asynchronous Clear to Q        |                       | 2.0  |                       | 2.3  |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| Predict                                      | ed Routing Delays <sup>4</sup> |                       |      |                       |      |          |      |            |      |                          |      |       |
| t <sub>RD1</sub>                             | FO = 1 Routing Delay           |                       | 0.9  |                       | 1.0  |          | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>                             | FO = 2 Routing Delay           |                       | 1.2  |                       | 1.4  |          | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>                             | FO = 3 Routing Delay           |                       | 1.4  |                       | 1.6  |          | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>                             | FO = 4 Routing Delay           |                       | 1.7  |                       | 1.9  |          | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>                             | FO = 8 Routing Delay           |                       | 2.8  |                       | 3.2  |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| Logic N                                      | Module Sequential Timing       |                       |      |                       |      |          |      |            |      |                          |      |       |
| t <sub>SUD</sub>                             | Flip-Flop Data Input Setup     | 0.5                   |      | 0.6                   |      | 0.7      |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>                              | Flip-Flop Data Input Hold      | 0.0                   |      | 0.0                   |      | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>SUD</sub>                             | Latch Data Input Setup         | 0.5                   |      | 0.6                   |      | 0.7      |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>                              | Latch Data Input Hold          | 0.0                   |      | 0.0                   |      | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>WASYN</sub>                           | Asynchronous Pulse Width       | 1.9                   |      | 2.4                   |      | 3.2      |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>WCLKA</sub>                           | Flip-Flop Clock Pulse Width    | 1.9                   |      | 2.4                   |      | 3.2      |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>A</sub>                               | Flip-Flop Clock Input Period   | 4.0                   |      | 5.0                   |      | 6.8      |      | 8.0        |      | 10.0                     |      | ns    |
| f <sub>MAX</sub>                             | Flip-Flop Clock Frequency      |                       | 250  |                       | 200  |          | 150  |            | 125  |                          | 100  | MHz   |

### Notes:

- 1. VCC = 3.0 V for 3.3 V specifications.
- 2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.
- 3. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.
- 4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

2-26 Revision 3

## A1425A, A14V25A Timing Characteristics (continued)

Table 2-23 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod               | dule Input Propagation Delays        | -3 Sp | peed <sup>1</sup> | -2 Sp | peed <sup>1</sup> | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|-----------------------|--------------------------------------|-------|-------------------|-------|-------------------|----------|------|------------|------|--------------------------|------|-------|
| Parameter/Description |                                      | Min.  | Max.              | Min.  | Max.              | Min.     | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>INY</sub>      | Input Data Pad to Y                  |       | 2.8               |       | 3.2               |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| t <sub>ICKY</sub>     | Input Reg IOCLK Pad to Y             |       | 4.7               |       | 5.3               |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>OCKY</sub>     | Output Reg IOCLK Pad to Y            |       | 4.7               |       | 5.3               |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>ICLRY</sub>    | Input Asynchronous Clear to Y        |       | 4.7               |       | 5.3               |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>OCLRY</sub>    | Output Asynchronous Clear to Y       |       | 4.7               |       | 5.3               |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| Predict               | ed Input Routing Delays <sup>2</sup> |       |                   |       |                   |          |      |            |      |                          |      |       |
| t <sub>RD1</sub>      | FO = 1 Routing Delay                 |       | 0.9               |       | 1.0               |          | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>      | FO = 2 Routing Delay                 |       | 1.2               |       | 1.4               |          | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>      | FO = 3 Routing Delay                 |       | 1.4               |       | 1.6               |          | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>      | FO = 4 Routing Delay                 |       | 1.7               |       | 1.9               |          | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>      | FO = 8 Routing Delay                 |       | 2.8               |       | 3.2               |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| I/O Mod               | dule Sequential Timing (wrt IOCLK    | pad)  | •                 |       |                   |          |      |            | •    | •                        | •    |       |
| t <sub>INH</sub>      | Input F-F Data Hold                  | 0.0   |                   | 0.0   |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>INSU</sub>     | Input F-F Data Setup                 | 1.8   |                   | 2.0   |                   | 2.3      |      | 2.7        |      | 3.0                      |      | ns    |
| t <sub>IDEH</sub>     | Input Data Enable Hold               | 0.0   |                   | 0.0   |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>IDESU</sub>    | Input Data Enable Setup              | 5.8   |                   | 6.5   |                   | 7.5      |      | 8.6        |      | 8.6                      |      | ns    |
| t <sub>OUTH</sub>     | Output F-F Data hold                 | 0.7   |                   | 0.8   |                   | 0.9      |      | 1.0        |      | 1.0                      |      | ns    |
| t <sub>OUTSU</sub>    | Output F-F Data Setup                | 0.7   |                   | 0.8   |                   | 0.9      |      | 1.0        |      | 1.0                      |      | ns    |
| t <sub>ODEH</sub>     | Output Data Enable Hold              | 0.3   |                   | 0.4   |                   | 0.4      |      | 0.5        |      | 0.5                      |      | ns    |
| f <sub>ODESU</sub>    | Output Data Enable Setup             | 1.3   |                   | 1.5   |                   | 1.7      |      | 2.0        |      | 2.0                      |      | ns    |
| Motos:                | ·                                    | •     | •                 | •     | •                 | •        | •    |            | •    | •                        | •    |       |

Notes: \*

Revision 3 2-27

<sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

<sup>2.</sup> Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



## A1440A, A14V40A Timing Characteristics (continued)

Table 2-28 • A1440A, A14V40A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Module – TTL Output Timing <sup>1</sup> |                                        |      | -3 Speed <sup>2</sup> -2 S |      | Speed <sup>2</sup> -1 |      | peed | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|---------------------------------------------|----------------------------------------|------|----------------------------|------|-----------------------|------|------|------------|------|--------------------------|------|-------|
| Parameter/Description                       |                                        | Min. | Max.                       | Min. | Max.                  | Min. | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>DHS</sub>                            | Data to Pad, High Slew                 |      | 5.0                        |      | 5.6                   |      | 6.4  |            | 7.5  |                          | 9.8  | ns    |
| t <sub>DLS</sub>                            | Data to Pad, Low Slew                  |      | 8.0                        |      | 9.0                   |      | 10.2 |            | 12.0 |                          | 15.6 | ns    |
| t <sub>ENZHS</sub>                          | Enable to Pad, Z to H/L, High Slew     |      | 4.0                        |      | 4.5                   |      | 5.1  |            | 6.0  |                          | 7.8  | ns    |
| t <sub>ENZLS</sub>                          | Enable to Pad, Z to H/L, Low Slew      |      | 7.4                        |      | 8.3                   |      | 9.4  |            | 11.0 |                          | 14.3 | ns    |
| t <sub>ENHSZ</sub>                          | Enable to Pad, H/L to Z, High Slew     |      | 7.4                        |      | 8.3                   |      | 9.4  |            | 11.0 |                          | 14.3 | ns    |
| t <sub>ENLSZ</sub>                          | Enable to Pad, H/L to Z, Low Slew      |      | 7.4                        |      | 8.3                   |      | 9.4  |            | 11.0 |                          | 14.3 | ns    |
| t <sub>CKHS</sub>                           | IOCLK Pad to Pad H/L, High Slew        |      | 8.5                        |      | 8.5                   |      | 9.5  |            | 11.0 |                          | 14.3 | ns    |
| t <sub>CKLS</sub>                           | IOCLK Pad to Pad H/L, Low Slew         |      | 11.3                       |      | 11.3                  |      | 13.5 |            | 15.0 |                          | 19.5 | ns    |
| d <sub>TLHHS</sub>                          | Delta Low to High, High Slew           |      | 0.02                       |      | 0.02                  |      | 0.03 |            | 0.03 |                          | 0.04 | ns/pF |
| d <sub>TLHLS</sub>                          | Delta Low to High, Low Slew            |      | 0.05                       |      | 0.05                  |      | 0.06 |            | 0.07 |                          | 0.09 | ns/pF |
| d <sub>THLHS</sub>                          | Delta High to Low, High Slew           |      | 0.04                       |      | 0.04                  |      | 0.04 |            | 0.05 |                          | 0.07 | ns/pF |
| d <sub>THLLS</sub>                          | Delta High to Low, Low Slew            |      | 0.05                       |      | 0.05                  |      | 0.06 |            | 0.07 |                          | 0.09 | ns/pF |
| I/O Mod                                     | dule – CMOS Output Timing <sup>1</sup> |      |                            |      |                       |      |      |            |      |                          |      |       |
| t <sub>DHS</sub>                            | Data to Pad, High Slew                 |      | 6.2                        |      | 7.0                   |      | 7.9  |            | 9.3  |                          | 12.1 | ns    |
| t <sub>DLS</sub>                            | Data to Pad, Low Slew                  |      | 11.7                       |      | 13.1                  |      | 14.9 |            | 17.5 |                          | 22.8 | ns    |
| t <sub>ENZHS</sub>                          | Enable to Pad, Z to H/L, High Slew     |      | 5.2                        |      | 5.9                   |      | 6.6  |            | 7.8  |                          | 10.1 | ns    |
| t <sub>ENZLS</sub>                          | Enable to Pad, Z to H/L, Low Slew      |      | 8.9                        |      | 10.0                  |      | 11.3 |            | 13.3 |                          | 17.3 | ns    |
| t <sub>ENHSZ</sub>                          | Enable to Pad, H/L to Z, High Slew     |      | 7.4                        |      | 8.3                   |      | 9.4  |            | 11.0 |                          | 14.3 | ns    |
| t <sub>ENLSZ</sub>                          | Enable to Pad, H/L to Z, Low Slew      |      | 7.4                        |      | 8.3                   |      | 9.4  |            | 11.0 |                          | 14.3 | ns    |
| t <sub>CKHS</sub>                           | IOCLK Pad to Pad H/L, High Slew        |      | 9.0                        |      | 9.0                   |      | 10.1 |            | 11.8 |                          | 14.3 | ns    |
| t <sub>CKLS</sub>                           | IOCLK Pad to Pad H/L, Low Slew         |      | 13.0                       |      | 13.0                  |      | 15.6 |            | 17.3 |                          | 22.5 | ns    |
| d <sub>TLHHS</sub>                          | Delta Low to High, High Slew           |      | 0.04                       |      | 0.04                  |      | 0.05 |            | 0.06 |                          | 0.08 | ns/pF |
| d <sub>TLHLS</sub>                          | Delta Low to High, Low Slew            |      | 0.07                       |      | 0.08                  |      | 0.09 |            | 0.11 |                          | 0.14 | ns/pF |
| d <sub>THLHS</sub>                          | Delta High to Low, High Slew           |      | 0.03                       |      | 0.03                  |      | 0.03 |            | 0.04 |                          | 0.05 | ns/pF |
| d <sub>THLLS</sub>                          | Delta High to Low, Low Slew            |      | 0.04                       |      | 0.04                  |      | 0.04 |            | 0.05 |                          | 0.07 | ns/pF |

#### Notes:

2-32 Revision 3

<sup>1.</sup> Delays based on 35 pF loading.

<sup>2.</sup> The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.



## A1460A, A14V60A Timing Characteristics (continued)

Table 2-32 • A1460A, A14V60A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Module – TTL Output Timing <sup>1</sup> |                                        | -3 S <sub>I</sub> | peed <sup>2</sup> | -2 Speed <sup>2</sup> |      | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|---------------------------------------------|----------------------------------------|-------------------|-------------------|-----------------------|------|----------|------|------------|------|--------------------------|------|-------|
| Parameter/Description !                     |                                        | Min.              | Max.              | Min.                  | Max. | Min.     | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>DHS</sub>                            | Data to Pad, High Slew                 |                   | 5.0               |                       | 5.6  |          | 6.4  |            | 7.5  |                          | 9.8  | ns    |
| t <sub>DLS</sub>                            | Data to Pad, Low Slew                  |                   | 8.0               |                       | 9.0  |          | 10.2 |            | 12.0 |                          | 15.6 | ns    |
| t <sub>ENZHS</sub>                          | Enable to Pad, Z to H/L, High Slew     |                   | 4.0               |                       | 4.5  |          | 5.1  |            | 6.0  |                          | 7.8  | ns    |
| t <sub>ENZLS</sub>                          | Enable to Pad, Z to H/L, Low Slew      |                   | 7.4               |                       | 8.3  |          | 9.4  |            | 11.0 |                          | 14.3 | ns    |
| t <sub>ENHSZ</sub>                          | Enable to Pad, H/L to Z, High Slew     |                   | 7.8               |                       | 8.7  |          | 9.9  |            | 11.6 |                          | 15.1 | ns    |
| t <sub>ENLSZ</sub>                          | Enable to Pad, H/L to Z, Low Slew      |                   | 7.4               |                       | 8.3  |          | 9.4  |            | 11.0 |                          | 14.3 | ns    |
| t <sub>CKHS</sub>                           | IOCLK Pad to Pad H/L, High Slew        |                   | 9.0               |                       | 9.0  |          | 10.0 |            | 11.5 |                          | 15.0 | ns    |
| t <sub>CKLS</sub>                           | IOCLK Pad to Pad H/L, Low Slew         |                   | 12.8              |                       | 12.8 |          | 15.3 |            | 17.0 |                          | 22.1 | ns    |
| d <sub>TLHHS</sub>                          | Delta Low to High, High Slew           |                   | 0.02              |                       | 0.02 |          | 0.03 |            | 0.03 |                          | 0.04 | ns/pF |
| $d_{TLHLS}$                                 | Delta Low to High, Low Slew            |                   | 0.05              |                       | 0.05 |          | 0.06 |            | 0.07 |                          | 0.09 | ns/pF |
| d <sub>THLHS</sub>                          | Delta High to Low, High Slew           |                   | 0.04              |                       | 0.04 |          | 0.04 |            | 0.05 |                          | 0.07 | ns/pF |
| d <sub>THLLS</sub>                          | Delta High to Low, Low Slew            |                   | 0.05              |                       | 0.05 |          | 0.06 |            | 0.07 |                          | 0.09 | ns/pF |
| I/O Mod                                     | dule – CMOS Output Timing <sup>1</sup> |                   |                   |                       |      |          |      |            |      |                          |      |       |
| t <sub>DHS</sub>                            | Data to Pad, High Slew                 |                   | 6.2               |                       | 7.0  |          | 7.9  |            | 9.3  |                          | 12.1 | ns    |
| t <sub>DLS</sub>                            | Data to Pad, Low Slew                  |                   | 11.7              |                       | 13.1 |          | 14.9 |            | 17.5 |                          | 22.8 | ns    |
| t <sub>ENZHS</sub>                          | Enable to Pad, Z to H/L, High Slew     |                   | 5.2               |                       | 5.9  |          | 6.6  |            | 7.8  |                          | 10.1 | ns    |
| t <sub>ENZLS</sub>                          | Enable to Pad, Z to H/L, Low Slew      |                   | 8.9               |                       | 10.0 |          | 11.3 |            | 13.3 |                          | 17.3 | ns    |
| t <sub>ENHSZ</sub>                          | Enable to Pad, H/L to Z, High Slew     |                   | 7.4               |                       | 8.3  |          | 9.4  |            | 11.0 |                          | 14.3 | ns    |
| t <sub>ENLSZ</sub>                          | Enable to Pad, H/L to Z, Low Slew      |                   | 7.4               |                       | 8.3  |          | 9.4  |            | 11.0 |                          | 14.3 | ns    |
| t <sub>CKHS</sub>                           | IOCLK Pad to Pad H/L, High Slew        |                   | 10.4              |                       | 10.4 |          | 12.1 |            | 13.8 |                          | 17.9 | ns    |
| t <sub>CKLS</sub>                           | IOCLK Pad to Pad H/L, Low Slew         |                   | 14.5              |                       | 14.5 |          | 17.4 |            | 19.3 |                          | 25.1 | ns    |
| d <sub>TLHHS</sub>                          | Delta Low to High, High Slew           |                   | 0.04              |                       | 0.04 |          | 0.05 |            | 0.06 |                          | 0.08 | ns/pF |
| d <sub>TLHLS</sub>                          | Delta Low to High, Low Slew            |                   | 0.07              |                       | 0.08 |          | 0.09 |            | 0.11 |                          | 0.14 | ns/pF |
| d <sub>THLHS</sub>                          | Delta High to Low, High Slew           |                   | 0.03              |                       | 0.03 |          | 0.03 |            | 0.04 |                          | 0.05 | ns/pF |
| d <sub>THLLS</sub>                          | Delta High to Low, Low Slew            |                   | 0.04              |                       | 0.04 |          | 0.04 |            | 0.05 |                          | 0.07 | ns/pF |

#### Notes:

2-36 Revision 3

<sup>1.</sup> Delays based on 35 pF loading.

<sup>2.</sup> The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

### A14100A, A14V100A Timing Characteristics (continued)

Table 2-35 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule Input Propagation Delays        | -3 Sp | peed <sup>1</sup> | -2 Sp | oeed <sup>1</sup> | -1 S     | -1 Speed |      | Speed | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|--------------------------------------|-------|-------------------|-------|-------------------|----------|----------|------|-------|--------------------------|------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.  | Max.              | Min.     | Max.     | Min. | Max.  | Min.                     | Max. |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |       | 3.2               |          | 3.6      |      | 4.2   |                          | 5.5  | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |       | 5.3               |          | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |       | 5.3               |          | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |       | 5.3               |          | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |       | 5.3               |          | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   |       |                   |          |          |      |       |                          | I    |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |       | 1.0               |          | 1.1      |      | 1.3   |                          | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |       | 1.4               |          | 1.6      |      | 1.8   |                          | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |       | 1.6               |          | 1.8      |      | 2.1   |                          | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |       | 1.9               |          | 2.2      |      | 2.5   |                          | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |       | 3.2               |          | 3.6      |      | 4.2   |                          | 5.5  | ns    |
| I/O Mod            | dule Sequential Timing (wrt IOCLK    | pad)  | u.                |       |                   | <u> </u> |          |      |       |                          |      |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0   |                   | 0.0      |          | 0.0  |       | 0.0                      |      | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.2   |                   | 1.4   |                   | 1.5      |          | 1.8  |       | 1.8                      |      | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0   |                   | 0.0      |          | 0.0  |       | 0.0                      |      | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5   |                   | 7.5      |          | 8.6  |       | 8.6                      |      | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8   |                   | 1.0      |          | 1.0  |       | 1.0                      |      | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8   |                   | 1.0      |          | 1.0  |       | 1.0                      |      | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4   |                   | 0.5      |          | 0.5  |       | 0.5                      |      | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5   |                   | 2.0      |          | 2.0  |       | 2.0                      |      | ns    |
| Motoo:             |                                      |       | -                 |       | -                 | -        | •        |      | •     | •                        | •    |       |

Notes: \*

Revision 3 2-39

<sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for
estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case
performance. Post-route timing is based on actual routing delay measurements performed on the device prior to
shipment.



# **Pin Descriptions**

### CLKA Clock A (Input)

Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

### CLKB Clock B (Input)

Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

#### GND Ground

LOW supply voltage.

### HCLK Dedicated (Hard-wired) Array Clock (Input)

Clock input for sequential modules. This input is directly wired to each S-Module and offers clock speeds independent of the number of S-Modules being driven. This pin can also be used as an I/O.

### I/O Input/Output (Input, Output)

The I/O pin functions as an input, output, three-state, or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/O pins are tristated by the Designer Series software.

# IOCLK Dedicated (Hard-wired) I/O Clock (Input)

Clock input for I/O modules. This input is directly wired to each I/O module and offers clock speeds independent of the number of I/O modules being driven. This pin can also be used as an I/O.

# IOPCL Dedicated (Hard-wired) I/O Preset/Clear (Input)

Input for I/O preset or clear. This global input is directly wired to the preset and clear inputs of all I/O registers. This pin functions as an I/O when no I/O preset or clear macros are used.

### MODE Mode (Input)

The MODE pin controls the use of diagnostic pins (DCLK, PRA, PRB, SDI). When the MODE pin is HIGH, the special functions are active. When the MODE pin is LOW, the pins function as I/Os. To provide Actionprobe capability, the MODE pin should be terminated to GND through a 10K resistor so that the MODE pin can be pulled high when required.

#### NC No Connection

This pin is not connected to circuitry within the device.

#### PRA Probe A (Output)

The Probe A pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRA is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

### PRB Probe B (Output)

The Probe B pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRB is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

#### SDI Serial Data Input (Input)

Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

2-42 Revision 3



# 3 – Package Pin Assignments

# **PL84**



Note: This is the top view of the package.

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.

Revision 3 3-1



### Package Pin Assignments

| PQ160      |                        |                        |                        |  |  |
|------------|------------------------|------------------------|------------------------|--|--|
| Pin Number | A1425, A14V25 Function | A1440, A14V40 Function | A1460, A14V60 Function |  |  |
| 1          | GND                    | GND                    | GND                    |  |  |
| 2          | SDI, I/O               | SDI, I/O               | SDI, I/O               |  |  |
| 5          | NC                     | I/O                    | I/O                    |  |  |
| 9          | MODE                   | MODE                   | MODE                   |  |  |
| 10         | VCC                    | VCC                    | VCC                    |  |  |
| 14         | NC                     | I/O                    | I/O                    |  |  |
| 15         | GND                    | GND                    | GND                    |  |  |
| 18         | VCC                    | VCC                    | VCC                    |  |  |
| 19         | GND                    | GND                    | GND                    |  |  |
| 20         | NC                     | I/O                    | I/O                    |  |  |
| 24         | NC                     | I/O                    | I/O                    |  |  |
| 27         | NC                     | I/O                    | I/O                    |  |  |
| 28         | VCC                    | VCC                    | VCC                    |  |  |
| 29         | VCC                    | VCC                    | VCC                    |  |  |
| 40         | GND                    | GND                    | GND                    |  |  |
| 41         | NC                     | I/O                    | I/O                    |  |  |
| 43         | NC                     | I/O                    | I/O                    |  |  |
| 45         | NC                     | I/O                    | I/O                    |  |  |
| 46         | VCC                    | VCC                    | VCC                    |  |  |
| 47         | NC                     | I/O                    | I/O                    |  |  |
| 49         | NC                     | I/O                    | I/O                    |  |  |
| 51         | NC                     | I/O                    | I/O                    |  |  |
| 53         | NC                     | I/O                    | I/O                    |  |  |
| 58         | PRB, I/O               | PRB, I/O               | PRB, I/O               |  |  |
| 59         | GND                    | GND                    | GND                    |  |  |
| 60         | VCC                    | VCC                    | VCC                    |  |  |
| 62         | HCLK, I/O              | HCLK, I/O              | HCLK, I/O              |  |  |
| 63         | GND                    | GND                    | GND                    |  |  |
| 74         | NC                     | I/O                    | I/O                    |  |  |
| 75         | VCC                    | VCC                    | VCC                    |  |  |
| 76         | NC                     | I/O                    | I/O                    |  |  |
| 77         | NC                     | I/O                    | I/O                    |  |  |
| 78         | NC                     | I/O                    | I/O                    |  |  |
| 79         | SDO                    | SDO                    | SDO                    |  |  |
| 80         | IOPCL, I/O             | IOPCL, I/O             | IOPCL, I/O             |  |  |
| 81         | GND                    | GND                    | GND                    |  |  |
| 90         | VCC                    | VCC                    | VCC                    |  |  |
| 91         | VCC                    | VCC                    | VCC                    |  |  |

3-6 Revision 3



Accelerator Series FPGAs – ACT 3 Family

|            | CQ132          |  |  |  |  |  |
|------------|----------------|--|--|--|--|--|
| Pin Number | A1425 Function |  |  |  |  |  |
| 1          | NC             |  |  |  |  |  |
| 2          | GND            |  |  |  |  |  |
| 3          | SDI, I/O       |  |  |  |  |  |
| 9          | MODE           |  |  |  |  |  |
| 10         | GND            |  |  |  |  |  |
| 11         | VCC            |  |  |  |  |  |
| 22         | VCC            |  |  |  |  |  |
| 26         | GND            |  |  |  |  |  |
| 27         | VCC            |  |  |  |  |  |
| 34         | NC             |  |  |  |  |  |
| 36         | GND            |  |  |  |  |  |
| 42         | GND            |  |  |  |  |  |
| 43         | VCC            |  |  |  |  |  |
| 48         | PRB, I/O       |  |  |  |  |  |
| 50         | HCLK, I/O      |  |  |  |  |  |
| 58         | GND            |  |  |  |  |  |
| 59         | VCC            |  |  |  |  |  |
| 63         | SDO            |  |  |  |  |  |
| 64         | IOPCL, I/O     |  |  |  |  |  |
| 65         | GND            |  |  |  |  |  |
| 66         | NC             |  |  |  |  |  |

|            | CQ132          |
|------------|----------------|
| Pin Number | A1425 Function |
| 67         | NC             |
| 74         | GND            |
| 75         | VCC            |
| 78         | VCC            |
| 89         | VCC            |
| 90         | GND            |
| 91         | VCC            |
| 92         | GND            |
| 98         | IOCLK, I/O     |
| 99         | NC             |
| 100        | NC             |
| 101        | GND            |
| 106        | GND            |
| 107        | VCC            |
| 116        | CLKA, I/O      |
| 117        | CLKB, I/O      |
| 118        | PRA, I/O       |
| 122        | GND            |
| 123        | VCC            |
| 131        | DCLK, I/O      |
| 132        | NC             |

### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Revision 3 3-15



Accelerator Series FPGAs – ACT 3 Family

| CQ196      |                |  |  |  |  |
|------------|----------------|--|--|--|--|
| Pin Number | A1460 Function |  |  |  |  |
| 1          | GND            |  |  |  |  |
| 2          | SDI, I/O       |  |  |  |  |
| 11         | MODE           |  |  |  |  |
| 12         | VCC            |  |  |  |  |
| 13         | GND            |  |  |  |  |
| 37         | GND            |  |  |  |  |
| 38         | VCC            |  |  |  |  |
| 39         | VCC            |  |  |  |  |
| 51         | GND            |  |  |  |  |
| 52         | GND            |  |  |  |  |
| 59         | VCC            |  |  |  |  |
| 64         | GND            |  |  |  |  |
| 77         | HCLK, I/O      |  |  |  |  |
| 79         | PRB, I/O       |  |  |  |  |
| 86         | GND            |  |  |  |  |
| 94         | VCC            |  |  |  |  |
| 98         | GND            |  |  |  |  |
| 99         | SDO            |  |  |  |  |
| 100        | IOPCL, I/O     |  |  |  |  |

| CQ196      |                |  |  |  |  |
|------------|----------------|--|--|--|--|
| Pin Number | A1460 Function |  |  |  |  |
| 101        | GND            |  |  |  |  |
| 110        | VCC            |  |  |  |  |
| 111        | VCC            |  |  |  |  |
| 112        | GND            |  |  |  |  |
| 137        | VCC            |  |  |  |  |
| 138        | GND            |  |  |  |  |
| 139        | GND            |  |  |  |  |
| 140        | VCC            |  |  |  |  |
| 148        | IOCLK, I/O     |  |  |  |  |
| 149        | GND            |  |  |  |  |
| 155        | VCC            |  |  |  |  |
| 162        | GND            |  |  |  |  |
| 172        | CLKA, I/O      |  |  |  |  |
| 173        | CLKB, I/O      |  |  |  |  |
| 174        | PRA, I/O       |  |  |  |  |
| 183        | GND            |  |  |  |  |
| 189        | VCC            |  |  |  |  |
| 193        | GND            |  |  |  |  |
| 196        | DCLK, I/O      |  |  |  |  |

### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Revision 3 3-17



Package Pin Assignments

### **BG313**



Note: This is the top view.

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-22 Revision 3



Package Pin Assignments

### **PG175**



Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-28 Revision 3