

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 310                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 83                                                            |
| Number of Gates                | 2500                                                          |
| Voltage - Supply               | 4.5V ~ 5.5V                                                   |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 70°C (TA)                                               |
| Package / Case                 | 100-TQFP                                                      |
| Supplier Device Package        | 100-VQFP (14x14)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1425a-1vq100c |
|                                |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Product Plan**

|                                           |                       | Speed | Grade <sup>1</sup> | Application <sup>1</sup> |   |   |   |   |  |
|-------------------------------------------|-----------------------|-------|--------------------|--------------------------|---|---|---|---|--|
| Device/Package                            | Std.                  | -1    | -2                 | -3                       | С | I | М | В |  |
| A1415A Device                             |                       | 1     |                    | 1                        |   |   | • |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | 1                     | 1     | D                  | D                        | ✓ | 1 | 1 | - |  |
| 100-Pin Plastic Quad Flatpack (PQFP)      | 1                     | ✓     | D                  | D                        | ✓ | 1 | 1 | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1                     | 1     | D                  | D                        | 1 | 1 | 1 | - |  |
| 100-Pin Ceramic Pin Grid Array (CPGA)     | D                     | D     | D                  | D                        | D | - | - | - |  |
| A14V15A Device                            |                       |       |                    |                          |   |   | • |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | 1                     | -     | -                  | —                        | ✓ | - | - | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1                     | -     | -                  | -                        | 1 | - | - | - |  |
| A1425A Device                             | 1                     | I     |                    | 1                        |   |   | 1 |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | 1                     | ✓     | D                  | D                        | ✓ | 1 |   |   |  |
| 100-Pin Plastic Quad Flatpack (PQFP)      | 1                     | 1     | D                  | D                        | 1 | ✓ | - | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1                     | 1     | D                  | D                        | 1 | 1 | - | - |  |
| 132-Pin Ceramic Quad Flatpack (CQFP)      | 1                     | 1     | -                  | -                        | 1 | - | 1 | 1 |  |
| 133-Pin Ceramic Pin Grid Array (CPGA)     | D                     | D     | D                  | D                        | D | _ | D | D |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1                     | ✓     | D                  | D                        | ✓ | 1 | - | - |  |
| A14V25A Device                            | •                     |       | •                  |                          |   | • |   |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | 1                     | -     | -                  | —                        | ✓ | - | - | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1                     | -     | -                  | -                        | 1 | - | - | - |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1                     | -     | -                  | -                        | 1 | - | - | - |  |
| A1440A Device                             |                       | 1     | L                  | 1                        | J |   | 1 |   |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓                     | 1     | D                  | D                        | 1 | 1 | _ | - |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1                     | 1     | D                  | D                        | ✓ | ✓ | - | - |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | <ul> <li>✓</li> </ul> | 1     | D                  | D                        | 1 | 1 | - | - |  |
| 175-Pin Ceramic Pin Grid Array (CPGA)     | D                     | D     | D                  | D                        | D | - | - | - |  |
| 176-Pin Thin Quad Flatpack (TQFP)         | 1                     | 1     | D                  | D                        | 1 | 1 | - | _ |  |

Notes:

 Applications:
 C = Commercial
 I = Industrial M = Military

Availability:  $\checkmark = Available$  P = Planned

- = Not plannedD = Discontinued

Speed Grade: -1 = Approx. 15% faster than Std. -2 = Approx. 25% faster than Std. -3 = Approx. 35% faster than Std. (-2 and -3 speed grades have been discontinued.)

### Microsemi

Accelerator Series FPGAs – ACT 3 Family

|                                           |      | Speed                 | Grade <sup>1</sup> | Application <sup>1</sup> |                       |   |   |         |  |
|-------------------------------------------|------|-----------------------|--------------------|--------------------------|-----------------------|---|---|---------|--|
| Device/Package                            | Std. | -1                    | -2                 | -3                       | С                     | I | м | В       |  |
| A14V40A Device                            |      | 1                     | 1                  |                          |                       | 1 | • |         |  |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | 1    | -                     | -                  | -                        | ✓                     | - | - | -       |  |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1    | _                     | _                  | -                        | 1                     | _ | - | -       |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1    | _                     | _                  | -                        | 1                     | _ | - | -       |  |
| 176-Pin Thin Quad Flatpack (TQFP)         | 1    | _                     | -                  | -                        | 1                     | - | - | -       |  |
| A1460A Device                             |      | 1                     | 1                  |                          |                       |   |   |         |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1    | <ul> <li>✓</li> </ul> | D                  | D                        | <ul> <li>✓</li> </ul> | 1 | - | -       |  |
| 176-Pin Thin Quad Flatpack (TQFP)         | 1    | 1                     | D                  | D                        | 1                     | 1 | - | -       |  |
| 196-Pin Ceramic Quad Flatpack (CQFP)      | 1    | 1                     | _                  | -                        | 1                     | _ | 1 | 1       |  |
| 207-Pin Ceramic Pin Grid Array (CPGA)     | 1    | 1                     | D                  | D                        | 1                     | - | 1 | 1       |  |
| 208-Pin Plastic Quad Flatpack (PQFP)      | 1    | ~                     | D                  | D                        | ~                     | ✓ | - | -       |  |
| 225-Pin Plastic Ball Grid Array (BGA)     | D    | D                     | D                  | D                        | D                     | - | - | -       |  |
| A14V60A Device                            |      | 1                     | 1                  |                          |                       | 1 | • |         |  |
| 160-Pin Plastic Quad Flatpack (PQFP)      | ✓    | -                     | -                  | -                        | ✓                     | _ | - | -       |  |
| 176-Pin Thin Quad Flatpack (TQFP)         | 1    | -                     | -                  | -                        | ✓                     | _ | - | -       |  |
| 208-Pin Plastic Quad Flatpack (PQFP)      | 1    | -                     | -                  | -                        | ✓                     | - | - | -       |  |
| A14100A Device                            |      |                       |                    | •                        | •                     |   |   |         |  |
| 208-Pin Power Quad Flatpack (RQFP)        | 1    | ✓                     | D                  | D                        | ✓                     | ~ | - | -       |  |
| 257-Pin Ceramic Pin Grid Array (CPGA)     | 1    | 1                     | D                  | D                        | <ul> <li>✓</li> </ul> | _ | 1 | 1       |  |
| 313-Pin Plastic Ball Grid Array (BGA)     | 1    | ✓                     | D                  | D                        | ✓                     | _ | - | -       |  |
| 256-Pin Ceramic Quad Flatpack (CQFP)      | 1    | 1                     | -                  | -                        | 1                     | _ | ~ | 1       |  |
| A14V100A Device                           | •    | •                     | •                  | •                        | •                     | • | - | <b></b> |  |
| 208-Pin Power Quad Flatpack (RQFP)        | 1    | -                     | -                  | -                        | ✓                     | _ | - | -       |  |
| 313-Pin Plastic Ball Grid Array (BGA)     | 1    | _                     | -                  | -                        | 1                     | - | - | -       |  |

Notes:

1. Applications: C = CommercialI = Industrial
M = Military
Commercial only

- Availability:
- ✓ = Available
- P = Planned- = Not planned
- D = Discontinued

Speed Grade:

-1 = Approx. 15% faster than Std. -2 = Approx. 25% faster than Std. -3 = Approx. 35% faster than Std. (-2 and -3 speed grades have been discontinued.)

# 2 – Detailed Specifications

This section of the datasheet is meant to familiarize the user with the architecture of the ACT 3 family of FPGA devices. A generic description of the family will be presented first, followed by a detailed description of the logic blocks, the routing structure, the antifuses, and the special function circuits. The on-chip circuitry required to program the devices is not covered.

## Topology

The ACT 3 family architecture is composed of six key elements: Logic modules, I/O modules, I/O Pad Drivers, Routing Tracks, Clock Networks, and Programming and Test Circuits. The basic structure is similar for all devices in the family, differing only in the number of rows, columns, and I/Os. The array itself consists of alternating rows of modules and channels. The logic modules and channels are in the center of the array; the I/O modules are located along the array periphery. A simplified floor plan is depicted in Figure 2-1.



Figure 2-1 • Generalized Floor Plan of ACT 3 Device



**Detailed Specifications** 

## **Logic Modules**

ACT 3 logic modules are enhanced versions of the 1200XL family logic modules. As in the 1200XL family, there are two types of modules: C-modules and S-modules (Figure 2-2 and Figure 2-3). The C-module is functionally equivalent to the 1200XL C-module and implements high fanin combinatorial macros, such as 5-input AND, 5-input OR, and so on. It is available for use as the CM8 hard macro. The S-module is designed to implement high-speed sequential functions within a single module.







*Figure 2-3* • S-Module Diagram

S-modules consist of a full C-module driving a flip-flop, which allows an additional level of logic to be implemented without additional propagation delay. It is available for use as the DFM8A/B and DLM8A/B hard macros. C-modules and S-modules are arranged in pairs called module-pairs. Module-pairs are arranged in alternating patterns and make up the bulk of the array. This arrangement allows the placement software to support two-module macros of four types (CC, CS, SC, and SS). The C-module implements the following function:

EQ 1

where: S0 = A0 \* B0 and S1 = A1 + B1

Accelerator Series FPGAs – ACT 3 Family

Equivalent capacitance is calculated by measuring ICC active at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of VCC. Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown in Figure 2-10.

| Item                                                 | CEQ Value |
|------------------------------------------------------|-----------|
| Modules (C <sub>EQM</sub> )                          | 6.7       |
| Input Buffers (C <sub>EQI</sub> )                    | 7.2       |
| Output Buffers (C <sub>EQO</sub> )                   | 10.4      |
| Routed Array Clock Buffer Loads (C <sub>EQCR</sub> ) | 1.6       |
| Dedicated Clock Buffer Loads (C <sub>EQCD</sub> )    | 0.7       |
| I/O Clock Buffer Loads (C <sub>EQCI)</sub>           | 0.9       |

To calculate the active power dissipated from the complete design, the switching frequency of each part of the logic must be known. EQ 5 shows a piece-wise linear summation over all components.

Power =VCC<sup>2</sup> \* [(m \* C<sub>EQM</sub> \* f<sub>m</sub>)<sub>modules</sub> + (n \* C<sub>EQI</sub> \* f<sub>n</sub>) inputs

+ ( $p * (C_{EQO} + C_L) * f_p$ )outputs

+ 0.5 \* (q1 \* C<sub>EQCR</sub> \* f<sub>q1</sub>)<sub>routed\_Clk1</sub> + (r1 \* fq1)<sub>routed\_Clk1</sub>

+ 0.5 \* (q2 \* C<sub>EQCR</sub> \* fq2)<sub>routed\_Clk2</sub>

+  $(r_2 * f_{q2})_{routed\_Clk2}$  + 0.5 \*  $(s_1 * C_{EQCD} * f_{s1})_{dedicated\_Clk}$ 

+ (s<sub>2</sub> \* C<sub>EQCI</sub> \* f<sub>s2</sub>)<sub>IO\_CIk</sub>]

Where: m = Number of logic modules switching at fm n = Number of input buffers switching at fn p = Number of output buffers switching at  $f_p$ q1 = Number of clock loads on the first routed array clock q2 = Number of clock loads on the second routed array clock  $r_1$  = Fixed capacitance due to first routed array clock r<sub>2</sub> = Fixed capacitance due to second routed array clock s<sub>1</sub> = Fixed number of clock loads on the dedicated array clock s2 = Fixed number of clock loads on the dedicated I/O clock C<sub>FOM</sub> = Equivalent capacitance of logic modules in pF C<sub>EQI</sub> = Equivalent capacitance of input buffers in pF C<sub>EOO</sub> = Equivalent capacitance of output buffers in pF C<sub>EOCR</sub> = Equivalent capacitance of routed array clock in pF C<sub>EQCD</sub> = Equivalent capacitance of dedicated array clock in pF C<sub>EOCI</sub> = Equivalent capacitance of dedicated I/O clock in pF C<sub>1</sub> = Output lead capacitance in pF f<sub>m</sub> = Average logic module switching rate in MHz fn = Average input buffer switching rate in MHz f<sub>p</sub> = Average output buffer switching rate in MHz  $f_{q1}$  = Average first routed array clock rate in MHz  $f_{\alpha 2}$  = Average second routed array clock rate in MHz f<sub>s1</sub> = Average dedicated array clock rate in MHz f<sub>s2</sub> = Average dedicated I/O clock rate in MHz

EQ 5







### Figure 2-14 • Module Delays



#### Figure 2-15 • Sequential Module Timing Characteristics

### A1415A, A14V15A Timing Characteristics (continued)

| Table 2-19 • A1415A. | A14V15A Worst-Case Co | ommercial Conditions. | VCC = 4.75 V, T <sub>J</sub> = 70°C |
|----------------------|-----------------------|-----------------------|-------------------------------------|
|                      |                       |                       |                                     |

| I/O Moc            | dule Input Propagation Delays        | -3 Sp | Speed <sup>1</sup> –2 Speed <sup>1</sup> |      |      | –1 S | peed | Std. | Speed 3.3 V Speed <sup>2</sup> |      |      | Units |
|--------------------|--------------------------------------|-------|------------------------------------------|------|------|------|------|------|--------------------------------|------|------|-------|
| Parame             | Parameter/Description                |       | Max.                                     | Min. | Max. | Min. | Max. | Min. | Max.                           | Min. | Max. |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8                                      |      | 3.2  |      | 3.6  |      | 4.2                            |      | 5.5  | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7                                      |      | 5.3  |      | 6.0  |      | 7.0                            |      | 9.2  | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7                                      |      | 5.3  |      | 6.0  |      | 7.0                            |      | 9.2  | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7                                      |      | 5.3  |      | 6.0  |      | 7.0                            |      | 9.2  | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7                                      |      | 5.3  |      | 6.0  |      | 7.0                            |      | 9.2  | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                                          |      |      |      |      |      |                                |      |      |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9                                      |      | 1.0  |      | 1.1  |      | 1.3                            |      | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2                                      |      | 1.4  |      | 1.6  |      | 1.8                            |      | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4                                      |      | 1.6  |      | 1.8  |      | 2.1                            |      | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7                                      |      | 1.9  |      | 2.2  |      | 2.5                            |      | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8                                      |      | 3.2  |      | 3.6  |      | 4.2                            |      | 5.5  | ns    |
| I/O Moc            | dule Sequential Timing (wrt IOCLK    | pad)  |                                          |      |      |      |      |      |                                |      |      |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                                          | 0.0  |      | 0.0  |      | 0.0  |                                | 0.0  |      | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 2.0   |                                          | 2.3  |      | 2.5  |      | 3.0  |                                | 3.0  |      | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                                          | 0.0  |      | 0.0  |      | 0.0  |                                | 0.0  |      | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                                          | 6.5  |      | 7.5  |      | 8.6  |                                | 8.6  |      | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                                          | 0.8  |      | 0.9  |      | 1.0  |                                | 1.0  |      | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                                          | 0.8  |      | 0.9  |      | 1.0  |                                | 1.0  |      | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                                          | 0.4  |      | 0.4  |      | 0.5  |                                | 0.5  |      | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                                          | 1.5  |      | 1.7  |      | 2.0  |                                | 2.0  |      | ns    |

Notes:

1. The –2 and –3 speed grades have been discontinued. Please refer to the Product Discontinuation Notices (PDNs) listed below:

PDN March 2001 PDN 0104 PDN 0203 PDN 0604 PDN 1004

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



**Detailed Specifications** 

### A1425A, A14V25A Timing Characteristics

Table 2-22 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic N            | Iodule Propagation Delays <sup>2</sup> | -3 S | peed <sup>3</sup> | –2 S | Speed <sup>3</sup> –1 |      | peed | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|----------------------------------------|------|-------------------|------|-----------------------|------|------|------------|------|--------------------------|------|-------|
| Parame             | eter/Description                       | Min. | Max.              | Min. | Max.                  | Min. | Max. | Min.       | Max. | Min.                     | Max. | 1     |
| t <sub>PD</sub>    | Internal Array Module                  |      | 2.0               |      | 2.3                   |      | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CO</sub>    | Sequential Clock to Q                  |      | 2.0               |      | 2.3                   |      | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CLR</sub>   | Asynchronous Clear to Q                |      | 2.0               |      | 2.3                   |      | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| Predict            | ed Routing Delays <sup>4</sup>         |      |                   |      |                       |      |      |            |      |                          |      |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                   |      | 0.9               |      | 1.0                   |      | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                   |      | 1.2               |      | 1.4                   |      | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                   |      | 1.4               |      | 1.6                   |      | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                   |      | 1.7               |      | 1.9                   |      | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                   |      | 2.8               |      | 3.2                   |      | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| Logic N            | Nodule Sequential Timing               |      |                   |      |                       |      |      |            |      |                          | 1    |       |
| t <sub>SUD</sub>   | Flip-Flop Data Input Setup             | 0.5  |                   | 0.6  |                       | 0.7  |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>    | Flip-Flop Data Input Hold              | 0.0  |                   | 0.0  |                       | 0.0  |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>SUD</sub>   | Latch Data Input Setup                 | 0.5  |                   | 0.6  |                       | 0.7  |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>    | Latch Data Input Hold                  | 0.0  |                   | 0.0  |                       | 0.0  |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>WASYN</sub> | Asynchronous Pulse Width               | 1.9  |                   | 2.4  |                       | 3.2  |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>WCLKA</sub> | Flip-Flop Clock Pulse Width            | 1.9  |                   | 2.4  |                       | 3.2  |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Input Period           | 4.0  |                   | 5.0  |                       | 6.8  |      | 8.0        |      | 10.0                     |      | ns    |
| f <sub>MAX</sub>   | Flip-Flop Clock Frequency              |      | 250               |      | 200                   |      | 150  |            | 125  |                          | 100  | MHz   |

Notes:

1. VCC = 3.0 V for 3.3 V specifications.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

### A1425A, A14V25A Timing Characteristics (continued)

| Table 2-25 • A1425A. | A14V25A Worst-Case Comme | ercial Conditions, VCC | = 4.75 V. T <sub>1</sub> = 70°C |
|----------------------|--------------------------|------------------------|---------------------------------|
| TUDIO E EO TATEON,   |                          |                        | - + v, v                        |

| Dedicate             | d (hardwired) I/O Clock Network                  | -3 Speed <sup>1</sup> |            | –2 Speed <sup>1</sup> |            | -1 Speed   |            | Std. Speed |            | 3.3 V Speed <sup>1</sup> |            | Units |
|----------------------|--------------------------------------------------|-----------------------|------------|-----------------------|------------|------------|------------|------------|------------|--------------------------|------------|-------|
| Paramete             | er/Description                                   | Min.                  | Max.       | Min.                  | Max.       | Min.       | Max.       | Min.       | Max.       | Min.                     | Max.       |       |
| t <sub>IOCKH</sub>   | Input Low to High (pad to I/O module input)      |                       | 2.0        |                       | 2.3        |            | 2.6        |            | 3.0        |                          | 3.5        | ns    |
| t <sub>IOPWH</sub>   | Minimum Pulse Width High                         | 1.9                   |            | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>IPOWL</sub>   | Minimum Pulse Width Low                          | 1.9                   |            | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>IOSAPW</sub>  | Minimum Asynchronous Pulse Width                 | 1.9                   |            | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>IOCKSW</sub>  | Maximum Skew                                     |                       | 0.4        |                       | 0.4        |            | 0.4        |            | 0.4        |                          | 0.4        | ns    |
| t <sub>IOP</sub>     | Minimum Period                                   | 4.0                   |            | 5.0                   |            | 6.8        |            | 8.0        |            | 10.0                     |            | ns    |
| f <sub>IOMAX</sub>   | Maximum Frequency                                |                       | 250        |                       | 200        |            | 150        |            | 125        |                          | 100        | MHz   |
| Dedicated            | d (hardwired) Array Clock                        |                       |            | •                     |            |            |            | •          | -          |                          |            |       |
| tнскн                | Input Low to High (pad to S-module input)        |                       | 3.0        |                       | 3.4        |            | 3.9        |            | 4.5        |                          | 5.5        | ns    |
| t <sub>HCKL</sub>    | Input High to Low (pad to S-module input)        |                       | 3.0        |                       | 3.4        |            | 3.9        |            | 4.5        |                          | 5.5        | ns    |
| t <sub>HPWH</sub>    | Minimum Pulse Width High                         | 1.9                   |            | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>HPWL</sub>    | Minimum Pulse Width Low                          | 1.9                   |            | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>HCKSW</sub>   | Delta High to Low, Low Slew                      |                       | 0.3        |                       | 0.3        |            | 0.3        |            | 0.3        |                          | 0.3        | ns    |
| t <sub>HP</sub>      | Minimum Period                                   | 4.0                   |            | 5.0                   |            | 6.8        |            | 8.0        |            | 10.0                     |            | ns    |
| f <sub>HMAX</sub>    | Maximum Frequency                                |                       | 250        |                       | 200        |            | 150        |            | 125        |                          | 100        | MHz   |
| Routed A             | rray Clock Networks                              |                       |            | •                     |            |            |            | •          |            |                          |            |       |
| t <sub>RCKH</sub>    | Input Low to High (FO = 64)                      |                       | 3.7        |                       | 4.1        |            | 4.7        |            | 5.5        |                          | 9.0        | ns    |
| t <sub>RCKL</sub>    | Input High to Low (FO = 64)                      |                       | 4.0        |                       | 4.5        |            | 5.1        |            | 6.0        |                          | 9.0        | ns    |
| t <sub>RPWH</sub>    | Min. Pulse Width High (FO = 64)                  | 3.3                   |            | 3.8                   |            | 4.2        |            | 4.9        |            | 6.5                      |            | ns    |
| t <sub>RPWL</sub>    | Min. Pulse Width Low (FO = 64)                   | 3.3                   |            | 3.8                   |            | 4.2        |            | 4.9        |            | 6.5                      |            | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew (FO = 128)                          |                       | 0.7        |                       | 0.8        |            | 0.9        |            | 1.0        |                          | 1.0        | ns    |
| t <sub>RP</sub>      | Minimum Period (FO = 64)                         | 6.8                   |            | 8.0                   |            | 8.7        |            | 10.0       |            | 13.4                     |            | ns    |
| f <sub>RMAX</sub>    | Maximum Frequency (FO = 64)                      |                       | 150        |                       | 125        |            | 115        |            | 100        |                          | 75         | MHz   |
| Clock-to-            | Clock Skews                                      |                       |            |                       |            |            |            |            |            |                          |            |       |
| t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew                        | 0.0                   | 1.7        | 0.0                   | 1.8        | 0.0        | 2.0        | 0.0        | 2.2        | 0.0                      | 3.0        | ns    |
| t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64)<br>(FO = 80) | 0.0<br>0.0            | 1.0<br>3.0 | 0.0<br>0.0            | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0               | 3.0<br>3.0 | ns    |
| t <sub>HRCKSW</sub>  | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 80)   | 0.0<br>0.0            | 1.0<br>3.0 | 0.0<br>0.0            | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0               | 1.0<br>3.0 | ns    |

Notes:

1. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

2. Delays based on 35 pF loading.

### A1460A, A14V60A Timing Characteristics (continued)

| I/O Mod            | ule Input Propagation Delays         | -3 Sp | beed <sup>1</sup> | -2 Sp | beed <sup>1</sup> | –1 S | peed | Std. | Speed | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|--------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|--------------------------|------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.                     | Max. |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |                          | 5.5  | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |                          | 9.2  | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |                          | 9.2  | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |                          | 9.2  | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |                          | 9.2  | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   |       |                   |      |      |      |       |                          |      |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |       | 1.0               |      | 1.1  |      | 1.3   |                          | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |       | 1.4               |      | 1.6  |      | 1.8   |                          | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |       | 1.6               |      | 1.8  |      | 2.1   |                          | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |       | 1.9               |      | 2.2  |      | 2.5   |                          | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |                          | 5.5  | ns    |
| I/O Mod            | ule Sequential Timing (wrt IOCLK     | pad)  |                   |       |                   |      |      |      |       |                          |      |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0                      |      | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.3   |                   | 1.5   |                   | 1.8  |      | 2.0  |       | 2.0                      |      | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0                      |      | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5   |                   | 7.5  |      | 8.6  |       | 8.6                      |      | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0                      |      | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0                      |      | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4   |                   | 0.4  |      | 0.5  |       | 0.5                      |      | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5   |                   | 1.7  |      | 2.0  |       | 2.0                      |      | ns    |

Notes:

5. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

6. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



**Detailed Specifications** 

### A1460A, A14V60A Timing Characteristics (continued)

Table 2-32 • A1460A, A14V60A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Module – TTL Output Timing <sup>1</sup><br>Parameter/Description |                                        | -3 Speed <sup>2</sup> -2 Speed <sup>2</sup> |      | -1 Speed Std. Speed |      |      | 3.3 V Speed <sup>1</sup> |      | Units |      |      |       |
|----------------------------------------------------------------------|----------------------------------------|---------------------------------------------|------|---------------------|------|------|--------------------------|------|-------|------|------|-------|
|                                                                      |                                        | Min.                                        | Max. | Min.                | Max. | Min. | Max.                     | Min. | Max.  | Min. | Max. |       |
| t <sub>DHS</sub>                                                     | Data to Pad, High Slew                 |                                             | 5.0  |                     | 5.6  |      | 6.4                      |      | 7.5   |      | 9.8  | ns    |
| t <sub>DLS</sub>                                                     | Data to Pad, Low Slew                  |                                             | 8.0  |                     | 9.0  |      | 10.2                     |      | 12.0  |      | 15.6 | ns    |
| t <sub>ENZHS</sub>                                                   | Enable to Pad, Z to H/L, High Slew     |                                             | 4.0  |                     | 4.5  |      | 5.1                      |      | 6.0   |      | 7.8  | ns    |
| t <sub>ENZLS</sub>                                                   | Enable to Pad, Z to H/L, Low Slew      |                                             | 7.4  |                     | 8.3  |      | 9.4                      |      | 11.0  |      | 14.3 | ns    |
| t <sub>ENHSZ</sub>                                                   | Enable to Pad, H/L to Z, High Slew     |                                             | 7.8  |                     | 8.7  |      | 9.9                      |      | 11.6  |      | 15.1 | ns    |
| t <sub>ENLSZ</sub>                                                   | Enable to Pad, H/L to Z, Low Slew      |                                             | 7.4  |                     | 8.3  |      | 9.4                      |      | 11.0  |      | 14.3 | ns    |
| t <sub>CKHS</sub>                                                    | IOCLK Pad to Pad H/L, High Slew        |                                             | 9.0  |                     | 9.0  |      | 10.0                     |      | 11.5  |      | 15.0 | ns    |
| t <sub>CKLS</sub>                                                    | IOCLK Pad to Pad H/L, Low Slew         |                                             | 12.8 |                     | 12.8 |      | 15.3                     |      | 17.0  |      | 22.1 | ns    |
| d <sub>TLHHS</sub>                                                   | Delta Low to High, High Slew           |                                             | 0.02 |                     | 0.02 |      | 0.03                     |      | 0.03  |      | 0.04 | ns/pF |
| d <sub>TLHLS</sub>                                                   | Delta Low to High, Low Slew            |                                             | 0.05 |                     | 0.05 |      | 0.06                     |      | 0.07  |      | 0.09 | ns/pF |
| d <sub>THLHS</sub>                                                   | Delta High to Low, High Slew           |                                             | 0.04 |                     | 0.04 |      | 0.04                     |      | 0.05  |      | 0.07 | ns/pF |
| d <sub>THLLS</sub>                                                   | Delta High to Low, Low Slew            |                                             | 0.05 |                     | 0.05 |      | 0.06                     |      | 0.07  |      | 0.09 | ns/pF |
| I/O Moo                                                              | dule – CMOS Output Timing <sup>1</sup> |                                             |      |                     | •    |      |                          |      |       |      |      |       |
| t <sub>DHS</sub>                                                     | Data to Pad, High Slew                 |                                             | 6.2  |                     | 7.0  |      | 7.9                      |      | 9.3   |      | 12.1 | ns    |
| t <sub>DLS</sub>                                                     | Data to Pad, Low Slew                  |                                             | 11.7 |                     | 13.1 |      | 14.9                     |      | 17.5  |      | 22.8 | ns    |
| t <sub>ENZHS</sub>                                                   | Enable to Pad, Z to H/L, High Slew     |                                             | 5.2  |                     | 5.9  |      | 6.6                      |      | 7.8   |      | 10.1 | ns    |
| t <sub>ENZLS</sub>                                                   | Enable to Pad, Z to H/L, Low Slew      |                                             | 8.9  |                     | 10.0 |      | 11.3                     |      | 13.3  |      | 17.3 | ns    |
| t <sub>ENHSZ</sub>                                                   | Enable to Pad, H/L to Z, High Slew     |                                             | 7.4  |                     | 8.3  |      | 9.4                      |      | 11.0  |      | 14.3 | ns    |
| t <sub>ENLSZ</sub>                                                   | Enable to Pad, H/L to Z, Low Slew      |                                             | 7.4  |                     | 8.3  |      | 9.4                      |      | 11.0  |      | 14.3 | ns    |
| t <sub>CKHS</sub>                                                    | IOCLK Pad to Pad H/L, High Slew        |                                             | 10.4 |                     | 10.4 |      | 12.1                     |      | 13.8  |      | 17.9 | ns    |
| t <sub>CKLS</sub>                                                    | IOCLK Pad to Pad H/L, Low Slew         |                                             | 14.5 |                     | 14.5 |      | 17.4                     |      | 19.3  |      | 25.1 | ns    |
| d <sub>TLHHS</sub>                                                   | Delta Low to High, High Slew           |                                             | 0.04 |                     | 0.04 |      | 0.05                     |      | 0.06  |      | 0.08 | ns/pF |
| d <sub>TLHLS</sub>                                                   | Delta Low to High, Low Slew            |                                             | 0.07 |                     | 0.08 |      | 0.09                     |      | 0.11  |      | 0.14 | ns/pF |
| d <sub>THLHS</sub>                                                   | Delta High to Low, High Slew           |                                             | 0.03 |                     | 0.03 |      | 0.03                     |      | 0.04  |      | 0.05 | ns/pF |
| d <sub>THLLS</sub>                                                   | Delta High to Low, Low Slew            |                                             | 0.04 |                     | 0.04 |      | 0.04                     |      | 0.05  |      | 0.07 | ns/pF |

Notes:

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

### A14100A, A14V100A Timing Characteristics (continued)

Table 2-35 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Module Input Propagation Delays |                                      | -3 Sp | beed <sup>1</sup> | -2 Speed <sup>1</sup> |      | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|-------------------------------------|--------------------------------------|-------|-------------------|-----------------------|------|----------|------|------------|------|--------------------------|------|-------|
| Parameter/Description               |                                      | Min.  | Max.              | Min.                  | Max. | Min.     | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>INY</sub>                    | Input Data Pad to Y                  |       | 2.8               |                       | 3.2  |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| t <sub>ICKY</sub>                   | Input Reg IOCLK Pad to Y             |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>OCKY</sub>                   | Output Reg IOCLK Pad to Y            |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>ICLRY</sub>                  | Input Asynchronous Clear to Y        |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>OCLRY</sub>                  | Output Asynchronous Clear to Y       |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| Predict                             | ed Input Routing Delays <sup>2</sup> |       |                   |                       |      |          |      |            |      |                          |      |       |
| t <sub>RD1</sub>                    | FO = 1 Routing Delay                 |       | 0.9               |                       | 1.0  |          | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>                    | FO = 2 Routing Delay                 |       | 1.2               |                       | 1.4  |          | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>                    | FO = 3 Routing Delay                 |       | 1.4               |                       | 1.6  |          | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>                    | FO = 4 Routing Delay                 |       | 1.7               |                       | 1.9  |          | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>                    | FO = 8 Routing Delay                 |       | 2.8               |                       | 3.2  |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| I/O Mod                             | ule Sequential Timing (wrt IOCLK     | pad)  |                   |                       |      |          |      |            |      |                          |      |       |
| t <sub>INH</sub>                    | Input F-F Data Hold                  | 0.0   |                   | 0.0                   |      | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>INSU</sub>                   | Input F-F Data Setup                 | 1.2   |                   | 1.4                   |      | 1.5      |      | 1.8        |      | 1.8                      |      | ns    |
| t <sub>IDEH</sub>                   | Input Data Enable Hold               | 0.0   |                   | 0.0                   |      | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>IDESU</sub>                  | Input Data Enable Setup              | 5.8   |                   | 6.5                   |      | 7.5      |      | 8.6        |      | 8.6                      |      | ns    |
| t <sub>OUTH</sub>                   | Output F-F Data hold                 | 0.7   |                   | 0.8                   |      | 1.0      |      | 1.0        |      | 1.0                      |      | ns    |
| t <sub>OUTSU</sub>                  | Output F-F Data Setup                | 0.7   |                   | 0.8                   |      | 1.0      |      | 1.0        |      | 1.0                      |      | ns    |
| t <sub>ODEH</sub>                   | Output Data Enable Hold              | 0.3   |                   | 0.4                   |      | 0.5      |      | 0.5        |      | 0.5                      |      | ns    |
| f <sub>ODESU</sub>                  | Output Data Enable Setup             | 1.3   |                   | 1.5                   |      | 2.0      |      | 2.0        |      | 2.0                      |      | ns    |

Notes: \*

1. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



**Detailed Specifications** 

## **Pin Descriptions**

#### CLKA Clock A (Input)

Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

#### CLKB Clock B (Input)

Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

#### GND Ground

LOW supply voltage.

#### HCLK Dedicated (Hard-wired) Array Clock (Input)

Clock input for sequential modules. This input is directly wired to each S-Module and offers clock speeds independent of the number of S-Modules being driven. This pin can also be used as an I/O.

#### I/O Input/Output (Input, Output)

The I/O pin functions as an input, output, three-state, or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/O pins are tristated by the Designer Series software.

#### IOCLK Dedicated (Hard-wired) I/O Clock (Input)

Clock input for I/O modules. This input is directly wired to each I/O module and offers clock speeds independent of the number of I/O modules being driven. This pin can also be used as an I/O.

#### IOPCL Dedicated (Hard-wired) I/O Preset/Clear (Input)

Input for I/O preset or clear. This global input is directly wired to the preset and clear inputs of all I/O registers. This pin functions as an I/O when no I/O preset or clear macros are used.

#### MODE Mode (Input)

The MODE pin controls the use of diagnostic pins (DCLK, PRA, PRB, SDI). When the MODE pin is HIGH, the special functions are active. When the MODE pin is LOW, the pins function as I/Os. To provide Actionprobe capability, the MODE pin should be terminated to GND through a 10K resistor so that the MODE pin can be pulled high when required.

#### NC No Connection

This pin is not connected to circuitry within the device.

#### PRA Probe A (Output)

The Probe A pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRA is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

#### PRB Probe B (Output)

The Probe B pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRB is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

#### SDI Serial Data Input (Input)

Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.



| PL84       |                        |                        |                        |  |  |
|------------|------------------------|------------------------|------------------------|--|--|
| Pin Number | A1415, A14V15 Function | A1425, A14V25 Function | A1440, A14V40 Function |  |  |
| 1          | VCC                    | VCC                    | VCC                    |  |  |
| 2          | GND                    | GND                    | GND                    |  |  |
| 3          | VCC                    | VCC                    | VCC                    |  |  |
| 4          | PRA, I/O               | PRA, I/O               | PRA, I/O               |  |  |
| 11         | DCLK, I/O              | DCLK, I/O              | DCLK, I/O              |  |  |
| 12         | SDI, I/O               | SDI, I/O               | SDI, I/O               |  |  |
| 16         | MODE                   | MODE                   | MODE                   |  |  |
| 27         | GND                    | GND                    | GND                    |  |  |
| 28         | VCC                    | VCC                    | VCC                    |  |  |
| 40         | PRB, I/O               | PRB, I/O               | PRB, I/O               |  |  |
| 41         | VCC                    | VCC                    | VCC                    |  |  |
| 42         | GND                    | GND                    | GND                    |  |  |
| 43         | VCC                    | VCC                    | VCC                    |  |  |
| 45         | HCLK, I/O              | HCLK, I/O              | HCLK, I/O              |  |  |
| 52         | SDO                    | SDO                    | SDO                    |  |  |
| 53         | IOPCL, I/O             | IOPCL, I/O             | IOPCL, I/O             |  |  |
| 59         | VCC                    | VCC                    | VCC                    |  |  |
| 60         | VCC                    | VCC                    | VCC                    |  |  |
| 61         | GND                    | GND                    | GND                    |  |  |
| 68         | VCC                    | VCC                    | VCC                    |  |  |
| 69         | GND                    | GND                    | GND                    |  |  |
| 74         | IOCLK, I/O             | IOCLK, I/O             | IOCLK, I/O             |  |  |
| 83         | CLKA, I/O              | CLKA, I/O              | CLKA, I/O              |  |  |
| 84         | CLKB, I/O              | CLKB, I/O              | CLKB, I/O              |  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



| PQ160      |                        |                        |                        |  |  |  |
|------------|------------------------|------------------------|------------------------|--|--|--|
| Pin Number | A1425, A14V25 Function | A1440, A14V40 Function | A1460, A14V60 Function |  |  |  |
| 1          | GND                    | GND                    | GND                    |  |  |  |
| 2          | SDI, I/O               | SDI, I/O               | SDI, I/O               |  |  |  |
| 5          | NC                     | I/O                    | I/O                    |  |  |  |
| 9          | MODE                   | MODE                   | MODE                   |  |  |  |
| 10         | VCC                    | VCC                    | VCC                    |  |  |  |
| 14         | NC                     | I/O                    | I/O                    |  |  |  |
| 15         | GND                    | GND                    | GND                    |  |  |  |
| 18         | VCC                    | VCC                    | VCC                    |  |  |  |
| 19         | GND                    | GND                    | GND                    |  |  |  |
| 20         | NC                     | I/O                    | I/O                    |  |  |  |
| 24         | NC                     | I/O                    | I/O                    |  |  |  |
| 27         | NC                     | I/O                    | I/O                    |  |  |  |
| 28         | VCC                    | VCC                    | VCC                    |  |  |  |
| 29         | VCC                    | VCC                    | VCC                    |  |  |  |
| 40         | GND                    | GND                    | GND                    |  |  |  |
| 41         | NC                     | I/O                    | I/O                    |  |  |  |
| 43         | NC                     | I/O                    | I/O                    |  |  |  |
| 45         | NC                     | I/O                    | I/O                    |  |  |  |
| 46         | VCC                    | VCC                    | VCC                    |  |  |  |
| 47         | NC                     | I/O                    | I/O                    |  |  |  |
| 49         | NC                     | I/O                    | I/O                    |  |  |  |
| 51         | NC                     | I/O                    | I/O                    |  |  |  |
| 53         | NC                     | I/O                    | I/O                    |  |  |  |
| 58         | PRB, I/O               | PRB, I/O               | PRB, I/O               |  |  |  |
| 59         | GND                    | GND                    | GND                    |  |  |  |
| 60         | VCC                    | VCC                    | VCC                    |  |  |  |
| 62         | HCLK, I/O              | HCLK, I/O              | HCLK, I/O              |  |  |  |
| 63         | GND                    | GND                    | GND                    |  |  |  |
| 74         | NC                     | I/O                    | I/O                    |  |  |  |
| 75         | VCC                    | VCC                    | VCC                    |  |  |  |
| 76         | NC                     | I/O                    | I/O                    |  |  |  |
| 77         | NC                     | I/O                    | I/O                    |  |  |  |
| 78         | NC                     | I/O                    | I/O                    |  |  |  |
| 79         | SDO                    | SDO                    | SDO                    |  |  |  |
| 80         | IOPCL, I/O             | IOPCL, I/O             | IOPCL, I/O             |  |  |  |
| 81         | GND                    | GND                    | GND                    |  |  |  |
| 90         | VCC                    | VCC                    | VCC                    |  |  |  |
| 91         | VCC                    | VCC                    | VCC                    |  |  |  |



## PQ208, RQ208



Note: This is the top view of the package

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Accelerator Series FPGAs – ACT 3 Family

|            | PQ208, RQ20               | 8                           | PQ208, RQ208 |                           |                             |  |  |  |  |
|------------|---------------------------|-----------------------------|--------------|---------------------------|-----------------------------|--|--|--|--|
| Pin Number | A1460, A14V60<br>Function | A14100, A14V100<br>Function | Pin Number   | A1460, A14V60<br>Function | A14100, A14V100<br>Function |  |  |  |  |
| 1          | GND                       | GND                         | 115          | VCC                       | VCC                         |  |  |  |  |
| 2          | SDI, I/O                  | SDI, I/O                    | 116          | NC                        | I/O                         |  |  |  |  |
| 11         | MODE                      | MODE                        | 129          | GND                       | GND                         |  |  |  |  |
| 12         | VCC                       | VCC                         | 130          | VCC                       | VCC                         |  |  |  |  |
| 25         | VCC                       | VCC                         | 131          | GND                       | GND                         |  |  |  |  |
| 26         | GND                       | GND                         | 132          | VCC                       | VCC                         |  |  |  |  |
| 27         | VCC                       | VCC                         | 145          | VCC                       | VCC                         |  |  |  |  |
| 28         | GND                       | GND                         | 146          | GND                       | GND                         |  |  |  |  |
| 40         | VCC                       | VCC                         | 147          | NC                        | I/O                         |  |  |  |  |
| 41         | VCC                       | VCC                         | 148          | VCC                       | VCC                         |  |  |  |  |
| 52         | GND                       | GND                         | 156          | IOCLK, I/O                | IOCLK, I/O                  |  |  |  |  |
| 53         | NC                        | I/O                         | 157          | GND                       | GND                         |  |  |  |  |
| 60         | VCC                       | VCC                         | 158          | NC                        | I/O                         |  |  |  |  |
| 65         | NC                        | I/O                         | 164          | VCC                       | VCC                         |  |  |  |  |
| 76         | PRB, I/O                  | PRB, I/O                    | 180          | CLKA, I/O                 | CLKA, I/O                   |  |  |  |  |
| 77         | GND                       | GND                         | 181          | CLKB, I/O                 | CLKB, I/O                   |  |  |  |  |
| 78         | VCC                       | VCC                         | 182          | VCC                       | VCC                         |  |  |  |  |
| 79         | GND                       | GND                         | 183          | GND                       | GND                         |  |  |  |  |
| 80         | VCC                       | VCC                         | 184          | VCC                       | VCC                         |  |  |  |  |
| 82         | HCLK, I/O                 | HCLK, I/O                   | 185          | GND                       | GND                         |  |  |  |  |
| 98         | VCC                       | VCC                         | 186          | PRA, I/O                  | PRA, I/O                    |  |  |  |  |
| 102        | NC                        | I/O                         | 195          | NC                        | I/O                         |  |  |  |  |
| 103        | SDO                       | SDO                         | 201          | VCC                       | VCC                         |  |  |  |  |
| 104        | IOPCL, I/O                | IOPCL, I/O                  | 205          | NC                        | I/O                         |  |  |  |  |
| 105        | GND                       | GND                         | 208          | DCLK, I/O                 | DCLK, I/O                   |  |  |  |  |
| 114        | VCC                       | VCC                         |              |                           | •                           |  |  |  |  |

Notes:

1. All unlisted pin numbers are user I/Os.

2. NC denotes no connection.

3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



### VQ100



Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx



## PG175



Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

# 4 – Datasheet Information

## List of Changes

The following table lists critical changes that were made in each version of the datasheet.

| Revision                       | Changes                                                                                                                                                                                                                                                                                                                                          | Page            |  |  |  |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|
| Revision 3<br>(January 2012)   | The description for SDO pins had earlier been removed from the datasheet and has now been included again, in the "Pin Descriptions" section (SAR 35820).                                                                                                                                                                                         | 2-21            |  |  |  |
|                                | SDO pin numbers had earlier been removed from package pin assignment tables in the datasheet, and have now been restored to the pin tables (SAR 35820).                                                                                                                                                                                          |                 |  |  |  |
| Revision 2<br>(September 2011) | The ACT 3 datasheet was formatted newly in the style used for current datasheets. The same information is present (other than noted in the list of changes for this revision) but divided into chapters.                                                                                                                                         | N/A             |  |  |  |
|                                | The datasheet was revised to note in multiple places that speed grades -2 and -3 have been discontinued. The following device/package combinations have been discontinued for all speed grades and temperatures (SAR 33872):<br>A1415 PG100<br>A1425 PG133<br>A1440 PG175<br>A1460 BG225<br>Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004. | I and<br>others |  |  |  |
|                                | The "Features" section was revised to state the clock-to-ouput time and on-chip performance for –1 speed grade as 9.0 ns and 186 MHz. The "General Description" section was revised in accordance (SAR 33872).                                                                                                                                   | Ι               |  |  |  |
|                                | The maximum performance values were updated in Table 1 • ACT 3 Family Product Information, and now reflect worst-case commercial for the -1 speed grade (SAR 33872).                                                                                                                                                                             | Ι               |  |  |  |
|                                | The "Product Plan" table was updated as follows to conform to current offerings (SAR 33872):<br>The A1415A device is offered in PL84, PG100, and VQ100 packages for Military application.<br>The A1440A device is offered in TQ176 and VQ100 packages for Industrial application.                                                                | III             |  |  |  |
|                                | Table 1-1 • Chip-to-Chip Performance (worst-case commercial) was updated to include data for all speed grades instead of only –3 (SAR 33872).                                                                                                                                                                                                    | 1-2             |  |  |  |
|                                | Figure 1-1 • Predictable Performance (worst-case commercial, –1 speed grade) was revised to reflect values for the –1 speed grade (SAR 33872).                                                                                                                                                                                                   | 1-1             |  |  |  |
|                                | Figure 2-10 • Timing Model was updated to show data for the –1 speed grade instead of –3 (SAR 33872).                                                                                                                                                                                                                                            | 2-16            |  |  |  |
|                                | Table 2-14 • Logic Module and Routing Delay by Fanout (ns); Worst-Case Commercial Conditions was updated to include data for all speed grades instead of only –3 (SAR 33872).                                                                                                                                                                    | 2-20            |  |  |  |
|                                | Package names used in the "Package Pin Assignments" section and throughout the document were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 27395).                                                                                                                                                                 | 3-1             |  |  |  |