



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 310                                                          |
| Number of Logic Elements/Cells | -                                                            |
| Total RAM Bits                 | -                                                            |
| Number of I/O                  | 100                                                          |
| Number of Gates                | 2500                                                         |
| Voltage - Supply               | 4.5V ~ 5.5V                                                  |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | -55°C ~ 125°C (TC)                                           |
| Package / Case                 | 132-BCQFP with Tie Bar                                       |
| Supplier Device Package        | 132-CQFP (63.5x63.5)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1425a-cq132m |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 – ACT 3 Family Overview

# **General Description**

Microsemi's ACT 3 Accelerator Series of FPGAs offers the industry's fastest high-capacity programmable logic device. ACT 3 FPGAs offer a high performance, PCI compliant programmable solution capable of 186 MHz on-chip performance and 9.0 nanosecond clock-to-output (-1 speed grade), with capacities spanning from 1,500 to 10,000 gate array equivalent gates.

The ACT 3 family builds on the proven two-module architecture consisting of combinatorial and sequential logic modules used in Microsemi's 3200DX and 1200XL families. In addition, the ACT 3 I/O modules contain registers which deliver 9.0 nanosecond clock-to-out times (-1 speed grade). The devices contain four clock distribution networks, including dedicated array and I/O clocks, supporting very fast synchronous and asynchronous designs. In addition, routed clocks can be used to drive high fanout signals such as flip-flop resets and output.

The ACT 3 family is supported by Microsemi's Designer Series Development System which offers automatic placement and routing (with automatic or fixed pin assignments), static timing analysis, user programming, and debug and diagnostic probe capabilities.



*Figure 1-1* • Predictable Performance (worst-case commercial, –1 speed grade)

## System Performance Model





# **Logic Modules**

ACT 3 logic modules are enhanced versions of the 1200XL family logic modules. As in the 1200XL family, there are two types of modules: C-modules and S-modules (Figure 2-2 and Figure 2-3). The C-module is functionally equivalent to the 1200XL C-module and implements high fanin combinatorial macros, such as 5-input AND, 5-input OR, and so on. It is available for use as the CM8 hard macro. The S-module is designed to implement high-speed sequential functions within a single module.







*Figure 2-3* • S-Module Diagram

S-modules consist of a full C-module driving a flip-flop, which allows an additional level of logic to be implemented without additional propagation delay. It is available for use as the DFM8A/B and DLM8A/B hard macros. C-modules and S-modules are arranged in pairs called module-pairs. Module-pairs are arranged in alternating patterns and make up the bulk of the array. This arrangement allows the placement software to support two-module macros of four types (CC, CS, SC, and SS). The C-module implements the following function:

EQ 1

where: S0 = A0 \* B0 and S1 = A1 + B1



The I/O module output Y is used to bring Pad signals into the array or to feed the output register back into the array. This allows the output register to be used in high-speed state machine applications. Side I/O modules have a dedicated output segment for Y extending into the routing channels above and below (similar to logic modules). Top/Bottom I/O modules have no dedicated output segment. Signals coming into the chip from the top or bottom are routed using F-fuses and LVTs (F-fuses and LVTs are explained in detail in the routing section).

# I/O Pad Drivers

All pad drivers are capable of being tristate. Each buffer connects to an associated I/O module with four signals: OE (Output Enable), IE (Input Enable), DataOut, and DataIn. Certain special signals used only during programming and test also connect to the pad drivers: OUTEN (global output enable), INEN (global input enable), and SLEW (individual slew selection). See Figure 2-5.



*Figure 2-5* • Function Diagram for I/O Pad Driver

## **Special I/Os**

The special I/Os are of two types: temporary and permanent. Temporary special I/Os are used during programming and testing. They function as normal I/Os when the MODE pin is inactive. Permanent special I/Os are user programmed as either normal I/Os or special I/Os. Their function does not change once the device has been programmed. The permanent special I/Os consist of the array clock input buffers (CLKA and CLKB), the hard-wired array clock input buffer (HCLK), the hard-wired I/O clock input buffer (IOCLK), and the hard-wired I/O register preset/clear input buffer (IOPCL). Their function is determined by the I/O macros selected.

# **Clock Networks**

The ACT 3 architecture contains four clock networks: two high-performance dedicated clock networks and two general purpose routed networks. The high-performance networks function up to 200 MHz, while the general purpose routed networks function up to 150 MHz.



# **Power Dissipation**

P = [ICC standby + lactive] \* VCC \* IOL \* VOL \* N + IOH\* (VCC - VOH) \* M

where:

EQ 3

ICC standby is the current flowing when no inputs or outputs are changing

lactive is the current flowing due to CMOS switching.

IOL and IOH are TTL sink/source current.

VOL and VOH are TTL level output voltages.

N is the number of outputs driving TTL loads to VOL.

M equals the number of outputs driving TTL loads to VOH.

An accurate determination of N and M is problematical because their values depend on the design and on the system I/O. The power can be divided into two components: static and active.

### **Static Power Component**

Microsemi FPGAs have small static power components that result in lower power dissipation than PALs or PLDs. By integrating multiple PALs/PLDs into one FPGA, an even greater reduction in board-level power dissipation can be achieved.

The power due to standby current is typically a small component of the overall power. Standby power is calculated in Table 2-9 for commercial, worst case conditions.

#### Table 2-9 • Standby Power Calculation

| ICC  | VCC    | Power   |
|------|--------|---------|
| 2 mA | 5.25 V | 10.5 mW |

The static power dissipated by TTL loads depends on the number of outputs driving high or low and the DC load current. Again, this value is typically small. For instance, a 32-bit bus sinking 4 mA at 0.33 V will generate 42 mW with all outputs driving low, and 140 mW with all outputs driving high. The actual dissipation will average somewhere between as I/Os switch states with time.

## **Active Power Component**

Power dissipation in CMOS devices is usually dominated by the active (dynamic) power dissipation. This component is frequency dependent, a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitance due to PC board traces and load device inputs.

An additional component of the active power dissipation is the totem-pole current in CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation.

# **Equivalent Capacitance**

The power dissipated by a CMOS circuit can be expressed by EQ 4.

Power ( $\mu$ W) = C<sub>EQ</sub> \* VCC<sup>2</sup> \* F

EQ 4

Where:

 $C_{EQ}$  is the equivalent capacitance expressed in pF.

VCC is the power supply in volts.

F is the switching frequency in MHz.







#### Figure 2-14 • Module Delays



#### Figure 2-15 • Sequential Module Timing Characteristics

Accelerator Series FPGAs – ACT 3 Family







*Figure 2-17* • I/O Module: Sequential Output Timing Characteristics

## **Timing Derating**

ACT 3 devices are manufactured in a CMOS process. Therefore, device performance varies according to temperature, voltage, and process variations. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

#### Table 2-15 • Timing Derating Factor (Temperature and Voltage)

| (Commercial Minimum/Maximum Specification) x | Indus | strial | Mili | tary |
|----------------------------------------------|-------|--------|------|------|
|                                              | Min.  | Max.   | Min. | Max. |
|                                              | 0.66  | 1.07   | 0.63 | 1.17 |

#### Table 2-16 • Timing Derating Factor for Designs at Typical Temperature ( $T_J = 25^{\circ}C$ ) and Voltage (5.0 V)

| (Commercial Maximum Specification) x | 0.85 |
|--------------------------------------|------|
|                                      |      |

#### Table 2-17 • Temperature and Voltage Derating Factors

(normalized to Worst-Case Commercial, TJ = 4.75 V, 70°C)

|      | -55  | -40  | 0    | 25   | 70   | 85   | 125   |
|------|------|------|------|------|------|------|-------|
| 4.50 | 0.72 | 0.76 | 0.85 | 0.90 | 1.04 | 1.07 | 1.117 |
| 4.75 | 0.70 | 0.73 | 0.82 | 0.87 | 1.00 | 1.03 | 1.12  |
| 5.00 | 0.68 | 0.71 | 0.79 | 0.84 | 0.97 | 1.00 | 1.09  |
| 5.25 | 0.66 | 0.69 | 0.77 | 0.82 | 0.94 | 0.97 | 1.06  |
| 5.50 | 0.63 | 0.66 | 0.74 | 0.79 | 0.90 | 0.93 | 1.01  |



Note: This derating factor applies to all routing and propagation delays.



### A1415A, A14V15A Timing Characteristics (continued)

#### *Table 2-21* • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| Dedicate              | d (hardwired) I/O Clock Network                         | –3 S | peed | –2 S | peed | –1 S | peed | Std. | Speed | 3.3 V Speed <sup>1</sup> |            | Units |
|-----------------------|---------------------------------------------------------|------|------|------|------|------|------|------|-------|--------------------------|------------|-------|
| Paramete              | er/Description                                          | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max.  | Min.                     | Max.       |       |
| t <sub>IOCKH</sub>    | Input Low to High (pad to I/O module input)             |      | 2.0  |      | 2.3  |      | 2.6  |      | 3.0   |                          | 3.5        | ns    |
| t <sub>IOPWH</sub>    | Minimum Pulse Width High                                | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8                      |            | ns    |
| t <sub>IPOWL</sub>    | Minimum Pulse Width Low                                 | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8                      |            | ns    |
| t <sub>IOSAPW</sub>   | Minimum Asynchronous Pulse Width                        | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8                      |            | ns    |
| t <sub>IOCKSW</sub>   | Maximum Skew                                            |      | 0.4  |      | 0.4  |      | 0.4  |      | 0.4   |                          | 0.4        | ns    |
| t <sub>IOP</sub>      | Minimum Period                                          | 4.0  |      | 5.0  |      | 6.8  |      | 8.0  |       | 10.0                     |            | ns    |
| f <sub>IOMAX</sub>    | Maximum Frequency                                       |      | 250  |      | 200  |      | 150  |      | 125   |                          | 100        | MHz   |
| Dedicate              | d (hardwired) Array Clock                               |      |      | •    |      |      | •    |      |       |                          |            |       |
| <sup>t</sup> нскн     | Input Low to High (pad to S-module input)               |      | 3.0  |      | 3.4  |      | 3.9  |      | 4.5   |                          | 5.5        | ns    |
| t <sub>HCKL</sub>     | Input High to Low (pad to S-module input)               |      | 3.0  |      | 3.4  |      | 3.9  |      | 4.5   |                          | 5.5        | ns    |
| t <sub>HPWH</sub>     | Minimum Pulse Width High                                | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8                      |            | ns    |
| t <sub>HPWL</sub>     | Minimum Pulse Width Low                                 | 1.9  |      | 2.4  |      | 3.3  |      | 3.8  |       | 4.8                      |            | ns    |
| t <sub>HCKSW</sub>    | Delta High to Low, Low Slew                             |      | 0.3  |      | 0.3  |      | 0.3  |      | 0.3   |                          | 0.3        | ns    |
| t <sub>HP</sub>       | Minimum Period                                          | 4.0  |      | 5.0  |      | 6.8  |      | 8.0  |       | 10.0                     |            | ns    |
| f <sub>HMAX</sub>     | Maximum Frequency                                       |      | 250  |      | 200  |      | 150  |      | 125   |                          | 100        | MHz   |
| Routed A              | rray Clock Networks                                     |      |      | -    |      |      |      |      |       |                          |            |       |
| t <sub>RCKH</sub>     | Input Low to High (FO = 64)                             |      | 3.7  |      | 4.1  |      | 4.7  |      | 5.5   |                          | 9.0        | ns    |
| t <sub>RCKL</sub>     | Input High to Low (FO = 64)                             |      | 4.0  |      | 4.5  |      | 5.1  |      | 6.0   |                          | 9.0        | ns    |
| t <sub>RPWH</sub>     | Min. Pulse Width High (FO = 64)                         | 3.3  |      | 3.8  |      | 4.2  |      | 4.9  |       | 6.5                      |            | ns    |
| t <sub>RPWL</sub>     | Min. Pulse Width Low (FO = 64)                          | 3.3  |      | 3.8  |      | 4.2  |      | 4.9  |       | 6.5                      |            | ns    |
| t <sub>RCKSW</sub>    | Maximum Skew (FO = 128)                                 |      | 0.7  |      | 0.8  |      | 0.9  |      | 1.0   |                          | 1.0        | ns    |
| t <sub>RP</sub>       | Minimum Period (FO = 64)                                | 6.8  |      | 8.0  |      | 8.7  |      | 10.0 |       | 13.4                     |            | ns    |
| f <sub>RMAX</sub>     | Maximum Frequency (FO = 64)                             |      | 150  |      | 125  |      | 115  |      | 100   |                          | 75         | MHz   |
| Clock-to-             | Clock Skews                                             |      |      |      |      |      |      |      |       |                          |            |       |
| t <sub>IOHCKSW</sub>  | I/O Clock to H-Clock Skew                               | 0.0  | 1.7  | 0.0  | 1.8  | 0.0  | 2.0  | 0.0  | 2.2   | 0.0                      | 3.0        | ns    |
| t <sub>IORCKS</sub> W | I/O Clock to R-Clock Skew (FO = 64)                     | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0   | 0.0                      | 3.0        | ns    |
| t <sub>HRCKSW</sub>   | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 50% maximum) | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0  | 0.0  | 1.0   | 0.0<br>0.0               | 3.0<br>3.0 | ns    |

Notes:

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.



#### A1425A, A14V25A Timing Characteristics

Table 2-22 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic N            | Iodule Propagation Delays <sup>2</sup> | –3 S | peed <sup>3</sup> | -2 S | beed <sup>3</sup> | –1 S | peed | beed Std. S |      | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|----------------------------------------|------|-------------------|------|-------------------|------|------|-------------|------|--------------------------|------|-------|
| Parame             | eter/Description                       | Min. | Max.              | Min. | Max.              | Min. | Max. | Min.        | Max. | Min.                     | Max. |       |
| t <sub>PD</sub>    | Internal Array Module                  |      | 2.0               |      | 2.3               |      | 2.6  |             | 3.0  |                          | 3.9  | ns    |
| t <sub>CO</sub>    | Sequential Clock to Q                  |      | 2.0               |      | 2.3               |      | 2.6  |             | 3.0  |                          | 3.9  | ns    |
| t <sub>CLR</sub>   | Asynchronous Clear to Q                |      | 2.0               |      | 2.3               |      | 2.6  |             | 3.0  |                          | 3.9  | ns    |
| Predict            | ed Routing Delays <sup>4</sup>         |      |                   | -    | -                 |      | -    |             | -    |                          | -    | -     |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                   |      | 0.9               |      | 1.0               |      | 1.1  |             | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                   |      | 1.2               |      | 1.4               |      | 1.6  |             | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                   |      | 1.4               |      | 1.6               |      | 1.8  |             | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                   |      | 1.7               |      | 1.9               |      | 2.2  |             | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                   |      | 2.8               |      | 3.2               |      | 3.6  |             | 4.2  |                          | 5.5  | ns    |
| Logic N            | Iodule Sequential Timing               |      |                   | -    | -                 |      | -    |             | -    |                          | -    | -     |
| t <sub>SUD</sub>   | Flip-Flop Data Input Setup             | 0.5  |                   | 0.6  |                   | 0.7  |      | 0.8         |      | 0.8                      |      | ns    |
| t <sub>HD</sub>    | Flip-Flop Data Input Hold              | 0.0  |                   | 0.0  |                   | 0.0  |      | 0.0         |      | 0.0                      |      | ns    |
| t <sub>SUD</sub>   | Latch Data Input Setup                 | 0.5  |                   | 0.6  |                   | 0.7  |      | 0.8         |      | 0.8                      |      | ns    |
| t <sub>HD</sub>    | Latch Data Input Hold                  | 0.0  |                   | 0.0  |                   | 0.0  |      | 0.0         |      | 0.0                      |      | ns    |
| t <sub>WASYN</sub> | Asynchronous Pulse Width               | 1.9  |                   | 2.4  |                   | 3.2  |      | 3.8         |      | 4.8                      |      | ns    |
| t <sub>WCLKA</sub> | Flip-Flop Clock Pulse Width            | 1.9  |                   | 2.4  |                   | 3.2  |      | 3.8         |      | 4.8                      |      | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Input Period           | 4.0  |                   | 5.0  |                   | 6.8  |      | 8.0         |      | 10.0                     |      | ns    |
| f <sub>MAX</sub>   | Flip-Flop Clock Frequency              |      | 250               |      | 200               |      | 150  |             | 125  |                          | 100  | MHz   |

Notes:

1. VCC = 3.0 V for 3.3 V specifications.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

### A1425A, A14V25A Timing Characteristics (continued)

| Table 2-23 • A1425A. | A14V25A Worst-Case | Commercial Conditions. | $VCC = 4.75 V. T_1 = 70^{\circ}C$ |
|----------------------|--------------------|------------------------|-----------------------------------|
| TUDICE ED ATTEORY    | ATTE CA TOTOL OUDO | oomanionola oomaniono, | 100 - 110 1, 13 - 10 0            |

| I/O Mod            | dule Input Propagation Delays        | -3 Sp | beed <sup>1</sup> | –2 Speed <sup>1</sup> |      | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|--------------------------------------|-------|-------------------|-----------------------|------|----------|------|------------|------|--------------------------|------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.                  | Max. | Min.     | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |                       | 3.2  |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |                       | 5.3  |          | 6.0  |            | 7.0  |                          | 9.2  | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   | •                     |      | •        |      |            |      |                          |      | •     |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |                       | 1.0  |          | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |                       | 1.4  |          | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |                       | 1.6  |          | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |                       | 1.9  |          | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |                       | 3.2  |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| I/O Mod            | dule Sequential Timing (wrt IOCLK    | pad)  |                   | •                     |      |          |      |            |      |                          |      |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0                   |      | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.8   |                   | 2.0                   |      | 2.3      |      | 2.7        |      | 3.0                      |      | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0                   |      | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5                   |      | 7.5      |      | 8.6        |      | 8.6                      |      | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8                   |      | 0.9      |      | 1.0        |      | 1.0                      |      | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8                   |      | 0.9      |      | 1.0        |      | 1.0                      |      | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4                   |      | 0.4      |      | 0.5        |      | 0.5                      |      | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5                   |      | 1.7      |      | 2.0        |      | 2.0                      |      | ns    |

Notes: \*

1. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



### A1425A, A14V25A Timing Characteristics (continued)

Table 2-24 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule – TTL Output Timing <sup>1</sup>  | -3 Sp | beed <sup>2</sup> | -2 Sp | beed <sup>2</sup> | –1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|----------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                       | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 5.0               |       | 5.6               |      | 6.4  |      | 7.5   |       | 9.8                | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 4.0               |       | 4.5               |      | 5.1  |      | 6.0   |       | 7.8                | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 6.5               |       | 7.5               |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 6.5               |       | 7.5               |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 7.5               |       | 7.5               |      | 9.0  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 11.3              |       | 11.3              |      | 13.5 |      | 15.0  |       | 19.5               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.02              |       | 0.02              |      | 0.03 |      | 0.03  |       | 0.04               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| I/O Moo            | dule – CMOS Output Timing <sup>1</sup> |       |                   | -     |                   |      |      |      | -     | -     |                    |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 6.2               |       | 7.0               |      | 7.9  |      | 9.3   |       | 12.1               | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 11.7              |       | 13.1              |      | 14.9 |      | 17.5  |       | 22.8               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 5.2               |       | 5.9               |      | 6.6  |      | 7.8   |       | 10.1               | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 8.9               |       | 10.0              |      | 11.3 |      | 13.3  |       | 17.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 6.7               |       | 7.5               |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 6.7               |       | 7.5               |      | 9.0  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 8.9               |       | 8.9               |      | 10.7 |      | 11.8  |       | 15.3               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 13.0              |       | 13.0              |      | 15.6 |      | 17.3  |       | 22.5               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.04              |       | 0.04              |      | 0.05 |      | 0.06  |       | 0.08               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.07              |       | 0.08              |      | 0.09 |      | 0.11  |       | 0.14               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.03              |       | 0.03              |      | 0.03 |      | 0.04  |       | 0.05               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |

Notes: \*

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.



### A1440A, A14V40A Timing Characteristics (continued)

Table 2-28 • A1440A, A14V40A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule – TTL Output Timing <sup>1</sup>  | -3 Sp | beed <sup>2</sup> | -2 Sp | beed <sup>2</sup> | –1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|----------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                       | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 5.0               |       | 5.6               |      | 6.4  |      | 7.5   |       | 9.8                | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 4.0               |       | 4.5               |      | 5.1  |      | 6.0   |       | 7.8                | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 8.5               |       | 8.5               |      | 9.5  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 11.3              |       | 11.3              |      | 13.5 |      | 15.0  |       | 19.5               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.02              |       | 0.02              |      | 0.03 |      | 0.03  |       | 0.04               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| I/O Mod            | dule – CMOS Output Timing <sup>1</sup> |       |                   | •     |                   |      |      | •    |       |       |                    | •     |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 6.2               |       | 7.0               |      | 7.9  |      | 9.3   |       | 12.1               | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 11.7              |       | 13.1              |      | 14.9 |      | 17.5  |       | 22.8               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 5.2               |       | 5.9               |      | 6.6  |      | 7.8   |       | 10.1               | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 8.9               |       | 10.0              |      | 11.3 |      | 13.3  |       | 17.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 9.0               |       | 9.0               |      | 10.1 |      | 11.8  |       | 14.3               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 13.0              |       | 13.0              |      | 15.6 |      | 17.3  |       | 22.5               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.04              |       | 0.04              |      | 0.05 |      | 0.06  |       | 0.08               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.07              |       | 0.08              |      | 0.09 |      | 0.11  |       | 0.14               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.03              |       | 0.03              |      | 0.03 |      | 0.04  |       | 0.05               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |

Notes:

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

### A1440A, A14V40A Timing Characteristics (continued)

| Table 2-29 • Δ1440Δ    | A14V40A Worst  | -Case Commercial | Conditions   | $VCC = 4.75 V T_{1}$  | = 70°C |
|------------------------|----------------|------------------|--------------|-----------------------|--------|
| 1 abie 2-23 · A 1440A, | A14440A 100150 |                  | contaitions, | $v_{00} = 4.75 v_{1}$ | - /0 0 |

| Dedicated (hardwired) I/O Clock Network |                                                   |            | -3 Speed <sup>1</sup> |            | –2 Speed <sup>1</sup> |            | -1 Speed   |            | Std. Speed |            | 3.3 V Speed <sup>1</sup> |     |
|-----------------------------------------|---------------------------------------------------|------------|-----------------------|------------|-----------------------|------------|------------|------------|------------|------------|--------------------------|-----|
| Paramete                                | er/Description                                    | Min.       | Max.                  | Min.       | Max.                  | Min.       | Max.       | Min.       | Max.       | Min.       | Max.                     |     |
| t <sub>IOCKH</sub>                      | Input Low to High (pad to I/O module input)       |            | 2.0                   |            | 2.3                   |            | 2.6        |            | 3.0        |            | 3.5                      | ns  |
| t <sub>IOPWH</sub>                      | Minimum Pulse Width High                          | 1.9        |                       | 2.4        |                       | 3.3        |            | 3.8        |            | 4.8        |                          | ns  |
| t <sub>IPOWL</sub>                      | Minimum Pulse Width Low                           | 1.9        |                       | 2.4        |                       | 3.3        |            | 3.8        |            | 4.8        |                          | ns  |
| t <sub>IOSAPW</sub>                     | Minimum Asynchronous Pulse Width                  | 1.9        |                       | 2.4        |                       | 3.3        |            | 3.8        |            | 4.8        |                          | ns  |
| t <sub>IOCKSW</sub>                     | Maximum Skew                                      |            | 0.4                   |            | 0.4                   |            | 0.4        |            | 0.4        |            | 0.4                      | ns  |
| t <sub>IOP</sub>                        | Minimum Period                                    | 4.0        |                       | 5.0        |                       | 6.8        |            | 8.0        |            | 10.0       |                          | ns  |
| f <sub>IOMAX</sub>                      | Maximum Frequency                                 |            | 250                   |            | 200                   |            | 150        |            | 125        |            | 100                      | MHz |
| Dedicate                                | Dedicated (hardwired) Array Clock                 |            |                       |            |                       |            |            |            |            |            |                          |     |
| <sup>t</sup> нскн                       | Input Low to High (pad to S-module input)         |            | 3.0                   |            | 3.4                   |            | 3.9        |            | 4.5        |            | 5.5                      | ns  |
| t <sub>HCKL</sub>                       | Input High to Low (pad to S-module input)         |            | 3.0                   |            | 3.4                   |            | 3.9        |            | 4.5        |            | 5.5                      | ns  |
| t <sub>HPWH</sub>                       | Minimum Pulse Width High                          | 1.9        |                       | 2.4        |                       | 3.3        |            | 3.8        |            | 4.8        |                          | ns  |
| t <sub>HPWL</sub>                       | Minimum Pulse Width Low                           | 1.9        |                       | 2.4        |                       | 3.3        |            | 3.8        |            | 4.8        |                          | ns  |
| t <sub>HCKSW</sub>                      | Delta High to Low, Low Slew                       |            | 0.3                   |            | 0.3                   |            | 0.3        |            | 0.3        |            | 0.3                      | ns  |
| t <sub>HP</sub>                         | Minimum Period                                    | 4.0        |                       | 5.0        |                       | 6.8        |            | 8.0        |            | 10.0       |                          | ns  |
| f <sub>HMAX</sub>                       | Maximum Frequency                                 |            | 250                   |            | 200                   |            | 150        |            | 125        |            | 100                      | MHz |
| Routed A                                | rray Clock Networks                               |            |                       |            |                       |            |            | •          | -          |            |                          |     |
| t <sub>RCKH</sub>                       | Input Low to High (FO = 64)                       |            | 3.7                   |            | 4.1                   |            | 4.7        |            | 5.5        |            | 9.0                      | ns  |
| t <sub>RCKL</sub>                       | Input High to Low (FO = 64)                       |            | 4.0                   |            | 4.5                   |            | 5.1        |            | 6.0        |            | 9.0                      | ns  |
| t <sub>RPWH</sub>                       | Min. Pulse Width High (FO = 64)                   | 3.3        |                       | 3.8        |                       | 4.2        |            | 4.9        |            | 6.5        |                          | ns  |
| t <sub>RPWL</sub>                       | Min. Pulse Width Low (FO = 64)                    | 3.3        |                       | 3.8        |                       | 4.2        |            | 4.9        |            | 6.5        |                          | ns  |
| t <sub>RCKSW</sub>                      | Maximum Skew (FO = 128)                           |            | 0.7                   |            | 0.8                   |            | 0.9        |            | 1.0        |            | 1.0                      | ns  |
| t <sub>RP</sub>                         | Minimum Period (FO = 64)                          | 6.8        |                       | 8.0        |                       | 8.7        |            | 10.0       |            | 13.4       |                          | ns  |
| f <sub>RMAX</sub>                       | Maximum Frequency (FO = 64)                       |            | 150                   |            | 125                   |            | 115        |            | 100        |            | 75                       | MHz |
| Clock-to-                               | Clock-to-Clock Skews                              |            |                       |            |                       |            |            |            |            |            |                          |     |
| t <sub>IOHCKSW</sub>                    | I/O Clock to H-Clock Skew                         | 0.0        | 1.7                   | 0.0        | 1.8                   | 0.0        | 2.0        | 0.0        | 2.2        | 0.0        | 3.0                      | ns  |
| t <sub>IORCKSW</sub>                    | I/O Clock to R-Clock Skew (FO = 64)<br>(FO = 144) | 0.0<br>0.0 | 1.0<br>3.0            | 0.0<br>0.0 | 1.0<br>3.0            | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 3.0<br>3.0               | ns  |
| t <sub>HRCKSW</sub>                     | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 144)   | 0.0<br>0.0 | 1.0<br>3.0            | 0.0<br>0.0 | 1.0<br>3.0            | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0               | ns  |

Notes:

1. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

2. Delays based on 35 pF loading.

# 3 – Package Pin Assignments

# **PL84**



Note: This is the top view of the package.

#### Note

Microsemi

Accelerator Series FPGAs – ACT 3 Family

| PQ160      |                        |                        |                        |  |  |  |  |  |  |
|------------|------------------------|------------------------|------------------------|--|--|--|--|--|--|
| Pin Number | A1425, A14V25 Function | A1440, A14V40 Function | A1460, A14V60 Function |  |  |  |  |  |  |
| 92         | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 93         | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 98         | GND                    | GND                    | GND                    |  |  |  |  |  |  |
| 99         | VCC                    | VCC                    | VCC                    |  |  |  |  |  |  |
| 100        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 103        | GND                    | GND                    | GND                    |  |  |  |  |  |  |
| 107        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 109        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 110        | VCC                    | VCC                    | VCC                    |  |  |  |  |  |  |
| 111        | GND                    | GND                    | GND                    |  |  |  |  |  |  |
| 112        | VCC                    | VCC                    | VCC                    |  |  |  |  |  |  |
| 113        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 119        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 120        | IOCLK, I/O             | IOCLK, I/O             | IOCLK, I/O             |  |  |  |  |  |  |
| 121        | GND                    | GND                    | GND                    |  |  |  |  |  |  |
| 124        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 127        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 136        | CLKA, I/O              | CLKA, I/O              | CLKA, I/O              |  |  |  |  |  |  |
| 137        | CLKB, I/O              | CLKB, I/O              | CLKB, I/O              |  |  |  |  |  |  |
| 138        | VCC                    | VCC                    | VCC                    |  |  |  |  |  |  |
| 139        | GND                    | GND                    | GND                    |  |  |  |  |  |  |
| 140        | VCC                    | VCC                    | VCC                    |  |  |  |  |  |  |
| 141        | GND                    | GND                    | GND                    |  |  |  |  |  |  |
| 142        | PRA, I/O               | PRA, I/O               | PRA, I/O               |  |  |  |  |  |  |
| 143        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 145        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 147        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 149        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 151        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 153        | NC                     | I/O                    | I/O                    |  |  |  |  |  |  |
| 154        | VCC                    | VCC                    | VCC                    |  |  |  |  |  |  |
| 160        | DCLK, I/O              | DCLK, I/O              | DCLK, I/O              |  |  |  |  |  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



Package Pin Assignments

# PQ208, RQ208



Note: This is the top view of the package

#### Note



Package Pin Assignments

# CQ256



Note: This is the top view.

#### Note

Microsemi.

Package Pin Assignments

# **BG225**



Note: This is the top view.

#### Note



Package Pin Assignments

# PG133



Note: This is the top view.

#### Note



Package Pin Assignments

# PG207



#### Note: This is the top view.

#### Note