



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 310                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 100                                                           |
| Number of Gates                | 2500                                                          |
| Voltage - Supply               | 4.5V ~ 5.5V                                                   |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 70°C (TA)                                               |
| Package / Case                 | 160-BQFP                                                      |
| Supplier Device Package        | 160-PQFP (28x28)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1425a-pqg160c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Product Plan**

|                                           |      | Speed | Grade <sup>1</sup> |    |          | Applic | ation <sup>1</sup> |   |
|-------------------------------------------|------|-------|--------------------|----|----------|--------|--------------------|---|
| Device/Package                            | Std. | -1    | -2                 | -3 | С        | I      | М                  | В |
| A1415A Device                             | •    | •     |                    | •  | •        | •      | •                  | • |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓    | ✓     | D                  | D  | ✓        | 1      | 1                  | _ |
| 100-Pin Plastic Quad Flatpack (PQFP)      | 1    | ✓     | D                  | D  | ✓        | ✓      | ✓                  | - |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1    | ✓     | D                  | D  | ✓        | 1      | ✓                  | - |
| 100-Pin Ceramic Pin Grid Array (CPGA)     | D    | D     | D                  | D  | D        | _      | _                  | - |
| A14V15A Device                            |      |       |                    |    |          |        |                    |   |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓    | -     | _                  | _  | ✓        | _      | -                  | _ |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | ✓    | -     | -                  | -  | ✓        | -      | -                  | _ |
| A1425A Device                             |      |       |                    |    |          |        | •                  | • |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓    | ✓     | D                  | D  | ✓        | 1      |                    |   |
| 100-Pin Plastic Quad Flatpack (PQFP)      | 1    | ✓     | D                  | D  | ✓        | 1      | -                  | - |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1    | 1     | D                  | D  | ✓        | ✓      | -                  | _ |
| 132-Pin Ceramic Quad Flatpack (CQFP)      | ✓    | ✓     | -                  | -  | ✓        | -      | ✓                  | 1 |
| 133-Pin Ceramic Pin Grid Array (CPGA)     | D    | D     | D                  | D  | D        | _      | D                  | D |
| 160-Pin Plastic Quad Flatpack (PQFP)      | ✓    | ✓     | D                  | D  | ✓        | 1      | -                  | _ |
| A14V25A Device                            |      |       |                    |    |          |        |                    |   |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓    | -     | _                  | _  | ✓        | _      | _                  | - |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1    | -     | -                  | _  | ✓        | -      | -                  | - |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1    | -     | _                  | _  | ✓        | -      | -                  | - |
| A1440A Device                             |      | .•    |                    |    |          |        |                    |   |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓    | ✓     | D                  | D  | ✓        | 1      | _                  | _ |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1    | 1     | D                  | D  | ✓        | ✓      | -                  | - |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1    | 1     | D                  | D  | <b>✓</b> | ✓      | -                  | - |
| 175-Pin Ceramic Pin Grid Array (CPGA)     | D    | D     | D                  | D  | D        | -      | -                  | - |
| 176-Pin Thin Quad Flatpack (TQFP)         | ✓    | ✓     | D                  | D  | ✓        | 1      | -                  | - |

#### Notes:

1. Applications: C = Commercial I = Industrial M = Military

2. Commercial only

Availability: **√** = Available P = Planned-= Not planned D = Discontinued

Speed Grade:

-1 = Approx. 15% faster than Std.

-2 = Approx. 25% faster than Std.

-3 = Approx. 35% faster than Std.

(-2 and -3 speed grades have been discontinued.)

Revision 3 Ш



This section of the datasheet is meant to familiarize the user with the architecture of the ACT 3 family of FPGA devices. A generic description of the family will be presented first, followed by a detailed description of the logic blocks, the routing structure, the antifuses, and the special function circuits. The on-chip circuitry required to program the devices is not covered.

## **Topology**

The ACT 3 family architecture is composed of six key elements: Logic modules, I/O modules, I/O Pad Drivers, Routing Tracks, Clock Networks, and Programming and Test Circuits. The basic structure is similar for all devices in the family, differing only in the number of rows, columns, and I/Os. The array itself consists of alternating rows of modules and channels. The logic modules and channels are in the center of the array; the I/O modules are located along the array periphery. A simplified floor plan is depicted in Figure 2-1.



Figure 2-1 • Generalized Floor Plan of ACT 3 Device



The I/O module output Y is used to bring Pad signals into the array or to feed the output register back into the array. This allows the output register to be used in high-speed state machine applications. Side I/O modules have a dedicated output segment for Y extending into the routing channels above and below (similar to logic modules). Top/Bottom I/O modules have no dedicated output segment. Signals coming into the chip from the top or bottom are routed using F-fuses and LVTs (F-fuses and LVTs are explained in detail in the routing section).

## I/O Pad Drivers

All pad drivers are capable of being tristate. Each buffer connects to an associated I/O module with four signals: OE (Output Enable), IE (Input Enable), DataOut, and DataIn. Certain special signals used only during programming and test also connect to the pad drivers: OUTEN (global output enable), INEN (global input enable), and SLEW (individual slew selection). See Figure 2-5.



Figure 2-5 • Function Diagram for I/O Pad Driver

## Special I/Os

The special I/Os are of two types: temporary and permanent. Temporary special I/Os are used during programming and testing. They function as normal I/Os when the MODE pin is inactive. Permanent special I/Os are user programmed as either normal I/Os or special I/Os. Their function does not change once the device has been programmed. The permanent special I/Os consist of the array clock input buffers (CLKA and CLKB), the hard-wired array clock input buffer (HCLK), the hard-wired I/O clock input buffer (IOCLK), and the hard-wired I/O register preset/clear input buffer (IOPCL). Their function is determined by the I/O macros selected.

## **Clock Networks**

The ACT 3 architecture contains four clock networks: two high-performance dedicated clock networks and two general purpose routed networks. The high-performance networks function up to 200 MHz, while the general purpose routed networks function up to 150 MHz.

2-4 Revision 3



## **Module Output Connections**

Module outputs have dedicated output segments. Output segments extend vertically two channels above and two channels below, except at the top or bottom of the array. Output segments twist, as shown in Figure 10, so that only four vertical tracks are required.

#### LVT Connections

Outputs may also connect to nondedicated segments called Long Vertical Tracks (LVTs). Each module pair in the array shares four LVTs that span the length of the column. Any module in the column pair can connect to one of the LVTs in the column using an FF connection. The FF connection uses antifuses connected directly to the driver stage of the module output, bypassing the isolation transistor. FF antifuses are programmed at a higher current level than HF, VF, or XF antifuses to produce a lower resistance value.

#### Antifuse Connections

In general every intersection of a vertical segment and a horizontal segment contains an unprogrammed antifuse (XF-type). One exception is in the case of the clock networks.

#### **Clock Connections**

To minimize loading on the clock networks, a subset of inputs has antifuses on the clock tracks. Only a few of the C-module and S-module inputs can be connected to the clock networks. To further reduce loading on the clock network, only a subset of the horizontal routing tracks can connect to the clock inputs of the S-module.

## **Programming and Test Circuits**

The array of logic and I/O modules is surrounded by test and programming circuits controlled by the temporary special I/O pins MODE, SDI, and DCLK. The function of these pins is similar to all ACT family devices. The ACT 3 family also includes support for two Actionprobe<sup>®</sup> circuits, allowing complete observability of any logic or I/O module in the array using the temporary special I/O pins, PRA and PRB.

2-8 Revision 3



## 3.3 V Operating Conditions

Table 2-5 • Absolute Maximum Ratings<sup>1</sup>, Free Air Temperature Range

| Symbol           | Parameter                            | Limits            | Units |
|------------------|--------------------------------------|-------------------|-------|
| VCC              | DC supply voltage                    | −0.5 to +7.0      | V     |
| VI               | Input voltage                        | -0.5 to VCC + 0.5 | V     |
| VO               | Output voltage                       | -0.5 to VCC + 0.5 | V     |
| IIO              | I/O source sink current <sup>2</sup> | ±20               | mA    |
| T <sub>STG</sub> | Storage temperature                  | -65 to +150       | °C    |

#### Notes:

- 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the recommended operating conditions.
- 2. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than VCC + 0.5 V for less than GND -0.5 V, the internal protection diodes will forward bias and can draw excessive current.

Table 2-6 • Recommended Operating Conditions

| Parameter              | Commercial | Units |
|------------------------|------------|-------|
| Temperature range*     | 0 to +70   | °C    |
| Power supply tolerance | 3.0 to 3.6 | V     |

Note: \*Ambient temperature  $(T_A)$  is used for commercial.

Table 2-7 • Electrical Specifications

|                                                                    |                 | С    | ommercial |       |
|--------------------------------------------------------------------|-----------------|------|-----------|-------|
| Parameter                                                          |                 | Min. | Max.      | Units |
| VOH <sup>1</sup>                                                   | IOH = -4 mA     | 2.15 | _         | V     |
|                                                                    | IOH = −3.2 mA   | 2.4  |           | V     |
| VOL <sup>1</sup>                                                   | IOL = 6 mA      |      | 0.4       | V     |
| VIL                                                                |                 | -0.3 | 0.8       | V     |
| VIH                                                                |                 | 2.0  | VCC + 0.3 | V     |
| Input transition time t <sub>R</sub> , t <sub>F</sub> <sup>2</sup> | VI = VCC or GND | -10  | +10       | μA    |
| C <sub>IO</sub> I/O Capacitance <sup>2,3</sup>                     |                 |      | 10        | pF    |
| Standby current, ICC <sup>4</sup> (typical =                       | 0.3 mA)         |      | 0.75      | mA    |
| Leakage current <sup>5</sup>                                       |                 | -10  | 10        | μA    |

- 1. Only one output tested at a time. VCC = minimum.
- 2. Not tested; for information only.
- 3. Includes worst-case 84-pin PLCC package capacitance. VOUT = 0 V, f 1 MHz.
- 4. Typical standby current = 0.3 mA. All outputs unloaded. All inputs = VCC or GND.
- 5. VO, VIN = VCC or GND

2-10 Revision 3

## A1415A, A14V15A Timing Characteristics (continued)

Table 2-19 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule Input Propagation Delays        | -3 S <sub>I</sub> | peed <sup>1</sup> | -2 Sp | peed <sup>1</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>2</sup> | Units |
|--------------------|--------------------------------------|-------------------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                     | Min.              | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |                   | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |       | 5.5                | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |                   | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |                   | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |                   | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |                   | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |                   |                   |       |                   |      |      |      |       |       |                    |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |                   | 0.9               |       | 1.0               |      | 1.1  |      | 1.3   |       | 1.7                | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |                   | 1.2               |       | 1.4               |      | 1.6  |      | 1.8   |       | 2.4                | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |                   | 1.4               |       | 1.6               |      | 1.8  |      | 2.1   |       | 2.8                | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |                   | 1.7               |       | 1.9               |      | 2.2  |      | 2.5   |       | 3.3                | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |                   | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |       | 5.5                | ns    |
| I/O Mod            | dule Sequential Timing (wrt IOCLK    | pad)              | •                 |       |                   | •    |      |      |       |       |                    |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0               |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 2.0               |                   | 2.3   |                   | 2.5  |      | 3.0  |       | 3.0   |                    | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0               |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8               |                   | 6.5   |                   | 7.5  |      | 8.6  |       | 8.6   |                    | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7               |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7               |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3               |                   | 0.4   |                   | 0.4  |      | 0.5  |       | 0.5   |                    | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3               |                   | 1.5   |                   | 1.7  |      | 2.0  |       | 2.0   |                    | ns    |
| Notos:             | 1                                    |                   |                   |       |                   |      |      |      |       |       |                    |       |

#### Notes:

1. The -2 and -3 speed grades have been discontinued. Please refer to the Product Discontinuation Notices (PDNs) listed below:

PDN March 2001

PDN 0104

PDN 0203

PDN 0604

PDN 1004

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



## A1425A, A14V25A Timing Characteristics

Table 2-22 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic N            | Module Propagation Delays <sup>2</sup> | −3 S | peed <sup>3</sup> | -2 S <sub>l</sub> | peed <sup>3</sup> | –1 S | peed | Std. S | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|----------------------------------------|------|-------------------|-------------------|-------------------|------|------|--------|-------|-------|--------------------|-------|
| Parame             | eter/Description                       | Min. | Max.              | Min.              | Max.              | Min. | Max. | Min.   | Max.  | Min.  | Max.               |       |
| t <sub>PD</sub>    | Internal Array Module                  |      | 2.0               |                   | 2.3               |      | 2.6  |        | 3.0   |       | 3.9                | ns    |
| t <sub>CO</sub>    | Sequential Clock to Q                  |      | 2.0               |                   | 2.3               |      | 2.6  |        | 3.0   |       | 3.9                | ns    |
| t <sub>CLR</sub>   | Asynchronous Clear to Q                |      | 2.0               |                   | 2.3               |      | 2.6  |        | 3.0   |       | 3.9                | ns    |
| Predict            | ed Routing Delays <sup>4</sup>         |      |                   |                   |                   |      |      |        |       |       |                    |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                   |      | 0.9               |                   | 1.0               |      | 1.1  |        | 1.3   |       | 1.7                | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                   |      | 1.2               |                   | 1.4               |      | 1.6  |        | 1.8   |       | 2.4                | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                   |      | 1.4               |                   | 1.6               |      | 1.8  |        | 2.1   |       | 2.8                | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                   |      | 1.7               |                   | 1.9               |      | 2.2  |        | 2.5   |       | 3.3                | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                   |      | 2.8               |                   | 3.2               |      | 3.6  |        | 4.2   |       | 5.5                | ns    |
| Logic N            | Module Sequential Timing               |      |                   |                   |                   |      |      |        |       |       |                    | •     |
| t <sub>SUD</sub>   | Flip-Flop Data Input Setup             | 0.5  |                   | 0.6               |                   | 0.7  |      | 0.8    |       | 0.8   |                    | ns    |
| t <sub>HD</sub>    | Flip-Flop Data Input Hold              | 0.0  |                   | 0.0               |                   | 0.0  |      | 0.0    |       | 0.0   |                    | ns    |
| t <sub>SUD</sub>   | Latch Data Input Setup                 | 0.5  |                   | 0.6               |                   | 0.7  |      | 0.8    |       | 0.8   |                    | ns    |
| t <sub>HD</sub>    | Latch Data Input Hold                  | 0.0  |                   | 0.0               |                   | 0.0  |      | 0.0    |       | 0.0   |                    | ns    |
| t <sub>WASYN</sub> | Asynchronous Pulse Width               | 1.9  |                   | 2.4               |                   | 3.2  |      | 3.8    |       | 4.8   |                    | ns    |
| t <sub>WCLKA</sub> | Flip-Flop Clock Pulse Width            | 1.9  |                   | 2.4               |                   | 3.2  |      | 3.8    |       | 4.8   |                    | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Input Period           | 4.0  |                   | 5.0               |                   | 6.8  |      | 8.0    |       | 10.0  |                    | ns    |
| f <sub>MAX</sub>   | Flip-Flop Clock Frequency              |      | 250               |                   | 200               |      | 150  |        | 125   |       | 100                | MHz   |

#### Notes:

- 1. VCC = 3.0 V for 3.3 V specifications.
- 2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.
- 3. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.
- 4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

2-26 Revision 3

## A1425A, A14V25A Timing Characteristics (continued)

Table 2-23 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule Input Propagation Delays        | -3 Sp | peed <sup>1</sup> | -2 Sp | peed <sup>1</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|--------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |       | 5.5                | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   |       |                   |      |      |      |       |       |                    |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |       | 1.0               |      | 1.1  |      | 1.3   |       | 1.7                | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |       | 1.4               |      | 1.6  |      | 1.8   |       | 2.4                | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |       | 1.6               |      | 1.8  |      | 2.1   |       | 2.8                | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |       | 1.9               |      | 2.2  |      | 2.5   |       | 3.3                | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |       | 5.5                | ns    |
| I/O Mod            | dule Sequential Timing (wrt IOCLK    | pad)  | •                 | •     |                   |      |      |      | •     | •     | •                  |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.8   |                   | 2.0   |                   | 2.3  |      | 2.7  |       | 3.0   |                    | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5   |                   | 7.5  |      | 8.6  |       | 8.6   |                    | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4   |                   | 0.4  |      | 0.5  |       | 0.5   |                    | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5   |                   | 1.7  |      | 2.0  |       | 2.0   |                    | ns    |
| Motos:             | <u>.</u>                             | -     | -                 |       |                   |      | -    |      |       |       | •                  |       |

Notes: \*

<sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

<sup>2.</sup> Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

## A1440A, A14V40A Timing Characteristics (continued)

Table 2-27 • A1440A, A14V40A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule Input Propagation Delays        | -3 Sp | peed <sup>1</sup> | -2 Sp | peed <sup>1</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|--------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |       | 5.5                | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0   |       | 9.2                | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   |       |                   |      |      |      |       |       |                    |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |       | 1.0               |      | 1.1  |      | 1.3   |       | 1.7                | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |       | 1.4               |      | 1.6  |      | 1.8   |       | 2.4                | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |       | 1.6               |      | 1.8  |      | 2.1   |       | 2.8                | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |       | 1.9               |      | 2.2  |      | 2.5   |       | 3.3                | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2   |       | 5.5                | ns    |
| I/O Mod            | dule Sequential Timing (wrt IOCLK    | pad)  |                   |       |                   |      |      |      |       |       |                    |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.8   |                   | 1.7   |                   | 2.0  |      | 2.3  |       | 2.3   |                    | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5   |                   | 7.5  |      | 8.6  |       | 8.6   |                    | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4   |                   | 0.4  |      | 0.5  |       | 0.5   |                    | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5   |                   | 1.7  |      | 2.0  |       | 2.0   |                    | ns    |
| Motoo:             |                                      |       |                   |       |                   |      |      |      |       |       |                    |       |

#### Notes:

<sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

<sup>2.</sup> Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

## A14100A, A14V100A Timing Characteristics (continued)

Table 2-35 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule Input Propagation Delays        | -3 Sp | peed <sup>1</sup> | -2 Sp | oeed <sup>1</sup> | -1 S     | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|--------------------------------------|-------|-------------------|-------|-------------------|----------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.  | Max.              | Min.     | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |       | 3.2               |          | 3.6  |      | 4.2   |       | 5.5                | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |       | 5.3               |          | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |       | 5.3               |          | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |       | 5.3               |          | 6.0  |      | 7.0   |       | 9.2                | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |       | 5.3               |          | 6.0  |      | 7.0   |       | 9.2                | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   |       |                   |          |      |      |       |       | I                  |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |       | 1.0               |          | 1.1  |      | 1.3   |       | 1.7                | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |       | 1.4               |          | 1.6  |      | 1.8   |       | 2.4                | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |       | 1.6               |          | 1.8  |      | 2.1   |       | 2.8                | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |       | 1.9               |          | 2.2  |      | 2.5   |       | 3.3                | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |       | 3.2               |          | 3.6  |      | 4.2   |       | 5.5                | ns    |
| I/O Mod            | dule Sequential Timing (wrt IOCLK    | pad)  | <u>u</u>          |       |                   | <u> </u> |      |      |       |       |                    | 1     |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0   |                   | 0.0      |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.2   |                   | 1.4   |                   | 1.5      |      | 1.8  |       | 1.8   |                    | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0   |                   | 0.0      |      | 0.0  |       | 0.0   |                    | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5   |                   | 7.5      |      | 8.6  |       | 8.6   |                    | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8   |                   | 1.0      |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8   |                   | 1.0      |      | 1.0  |       | 1.0   |                    | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4   |                   | 0.5      |      | 0.5  |       | 0.5   |                    | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5   |                   | 2.0      |      | 2.0  |       | 2.0   |                    | ns    |
| Motoo:             |                                      |       | -                 |       | -                 | -        | •    |      |       | •     | •                  |       |

Notes: \*

<sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for
estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case
performance. Post-route timing is based on actual routing delay measurements performed on the device prior to
shipment.



# 3 – Package Pin Assignments

## **PL84**



Note: This is the top view of the package.

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.

## Package Pin Assignments

|            | PQ100          |                |  |  |  |  |  |  |  |  |
|------------|----------------|----------------|--|--|--|--|--|--|--|--|
| Pin Number | A1415 Function | A1425 Function |  |  |  |  |  |  |  |  |
| 2          | IOCLK, I/O     | IOCLK, I/O     |  |  |  |  |  |  |  |  |
| 14         | CLKA, I/O      | CLKA, I/O      |  |  |  |  |  |  |  |  |
| 15         | CLKB, I/O      | CLKB, I/O      |  |  |  |  |  |  |  |  |
| 16         | VCC            | VCC            |  |  |  |  |  |  |  |  |
| 17         | GND            | GND            |  |  |  |  |  |  |  |  |
| 18         | VCC            | VCC            |  |  |  |  |  |  |  |  |
| 19         | GND            | GND            |  |  |  |  |  |  |  |  |
| 20         | PRA, I/O       | PRA, I/O       |  |  |  |  |  |  |  |  |
| 27         | DCLK, I/O      | DCLK, I/O      |  |  |  |  |  |  |  |  |
| 28         | GND            | GND            |  |  |  |  |  |  |  |  |
| 29         | SDI, I/O       | SDI, I/O       |  |  |  |  |  |  |  |  |
| 34         | MODE           | MODE           |  |  |  |  |  |  |  |  |
| 35         | VCC            | VCC            |  |  |  |  |  |  |  |  |
| 36         | GND            | GND            |  |  |  |  |  |  |  |  |
| 47         | GND            | GND            |  |  |  |  |  |  |  |  |
| 48         | VCC            | VCC            |  |  |  |  |  |  |  |  |
| 61         | PRB, I/O       | PRB, I/O       |  |  |  |  |  |  |  |  |
| 62         | GND            | GND            |  |  |  |  |  |  |  |  |
| 63         | VCC            | VCC            |  |  |  |  |  |  |  |  |
| 64         | GND            | GND            |  |  |  |  |  |  |  |  |
| 65         | VCC            | VCC            |  |  |  |  |  |  |  |  |
| 67         | HCLK, I/O      | HCLK, I/O      |  |  |  |  |  |  |  |  |
| 77         | SDO            | SDO            |  |  |  |  |  |  |  |  |
| 78         | IOPCL, I/O     | IOPCL, I/O     |  |  |  |  |  |  |  |  |
| 79         | GND            | GND            |  |  |  |  |  |  |  |  |
| 85         | VCC            | VCC            |  |  |  |  |  |  |  |  |
| 86         | VCC            | VCC            |  |  |  |  |  |  |  |  |
| 87         | GND            | GND            |  |  |  |  |  |  |  |  |
| 96         | VCC            | VCC            |  |  |  |  |  |  |  |  |
| 97         | GND            | GND            |  |  |  |  |  |  |  |  |
|            |                |                |  |  |  |  |  |  |  |  |

#### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

3-4 Revision 3



Accelerator Series FPGAs – ACT 3 Family

|            | CQ132          |
|------------|----------------|
| Pin Number | A1425 Function |
| 1          | NC             |
| 2          | GND            |
| 3          | SDI, I/O       |
| 9          | MODE           |
| 10         | GND            |
| 11         | VCC            |
| 22         | VCC            |
| 26         | GND            |
| 27         | VCC            |
| 34         | NC             |
| 36         | GND            |
| 42         | GND            |
| 43         | VCC            |
| 48         | PRB, I/O       |
| 50         | HCLK, I/O      |
| 58         | GND            |
| 59         | VCC            |
| 63         | SDO            |
| 64         | IOPCL, I/O     |
| 65         | GND            |
| 66         | NC             |

| CQ132      |                |  |
|------------|----------------|--|
| Pin Number | A1425 Function |  |
| 67         | NC             |  |
| 74         | GND            |  |
| 75         | VCC            |  |
| 78         | VCC            |  |
| 89         | VCC            |  |
| 90         | GND            |  |
| 91         | VCC            |  |
| 92         | GND            |  |
| 98         | IOCLK, I/O     |  |
| 99         | NC             |  |
| 100        | NC             |  |
| 101        | GND            |  |
| 106        | GND            |  |
| 107        | VCC            |  |
| 116        | CLKA, I/O      |  |
| 117        | CLKB, I/O      |  |
| 118        | PRA, I/O       |  |
| 122        | GND            |  |
| 123        | VCC            |  |
| 131        | DCLK, I/O      |  |
| 132        | NC             |  |

## Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



Accelerator Series FPGAs – ACT 3 Family

| BG225          |                                                                                     |
|----------------|-------------------------------------------------------------------------------------|
| A1460 Function | Location                                                                            |
| CLKA or I/O    | C8                                                                                  |
| CLKB or I/O    | B8                                                                                  |
| DCLK or I/O    | B2                                                                                  |
| GND            | A1, A15, D15, F8, G7, G8, G9, H6, H7, H8, H9, H10, J7, J8, J9, K8, P2, R15          |
| HCLK or I/O    | P9                                                                                  |
| IOCLK or I/O   | B14                                                                                 |
| IOPCL or I/O   | P14                                                                                 |
| MODE           | D1                                                                                  |
| NC             | A11, B5, B7, D8, D12, F6, F11, H1, H12, H14, K11, L1, L13, N8, P5, R1, R8, R11, R14 |
| PRA or I/O     | A7                                                                                  |
| PRB or I/O     | L7                                                                                  |
| SDI or I/O     | D4                                                                                  |
| SDO            | N13                                                                                 |
| VCC            | A8, B12, D5, D14, E3, E8, E13, H2, H3, H11, H15, K4, L2, L12, M8, M15, P4, P8, R13  |

#### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The BG225 package has been discontinued.



Package Pin Assignments

## **PG100**



Orientation Pin

Note: This is the top view.

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-24 Revision 3



Accelerator Series FPGAs – ACT 3 Family

| PG100          |                                        |  |
|----------------|----------------------------------------|--|
| A1415 Function | Location                               |  |
| CLKA or I/O    | C7                                     |  |
| CLKB or I/O    | D6                                     |  |
| DCLK or I/O    | C4                                     |  |
| GND            | C3, C6, C9, E9, F3, F9, J3, J6, J8, J9 |  |
| HCLK or I/O    | H6                                     |  |
| IOCLK or I/O   | C10                                    |  |
| IOPCL or I/O   | К9                                     |  |
| MODE           | C2                                     |  |
| PRA or I/O     | A6                                     |  |
| PRB or I/O     | L3                                     |  |
| SDI or I/O     | B3                                     |  |
| SDO            | L9                                     |  |
| VCC            | B6, B10, E11, F2, F10, G2, K2, K6, K10 |  |

## Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The PG100 package has been discontinued.



Package Pin Assignments

## **PG133**



Note: This is the top view.

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-26 Revision 3



|                | PG133                                                    |  |
|----------------|----------------------------------------------------------|--|
| A1425 Function | Location                                                 |  |
| CLKA or I/O    | D7                                                       |  |
| CLKB or I/O    | B6                                                       |  |
| DCLK or I/O    | D4                                                       |  |
| GND            | A2, C3, C7, C11, C12, F10, G3, G11, L3, L7, L11, M3, N12 |  |
| HCLK or I/O    | K7                                                       |  |
| IOCLK or I/O   | C10                                                      |  |
| IOPCL or I/O   | L10                                                      |  |
| MODE           | E3                                                       |  |
| NC             | A1, A7, A13, G1, G13, N1, N7, N13                        |  |
| PRA or I/O     | A6                                                       |  |
| PRB or I/O     | L6                                                       |  |
| SDI or I/O     | C2                                                       |  |
| SDO            | M11                                                      |  |
| VCC            | B2, B7, B12, E11, G2, G12, J2, J12, M2, M7, M12          |  |

## Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The PG133 package has been discontinued.



Accelerator Series FPGAs - ACT 3 Family

|                | PG175                                                    |  |  |
|----------------|----------------------------------------------------------|--|--|
| A1440 Function | Location                                                 |  |  |
| CLKA or I/O    | C9                                                       |  |  |
| CLKB or I/O    | A9                                                       |  |  |
| DCLK or I/O    | D5                                                       |  |  |
| GND            | D4, D8, D11, D12, E4, E14, H4, H12, L4, L12, M4, M8, M12 |  |  |
| HCLK or I/O    | R8                                                       |  |  |
| IOCLK or I/O   | E12                                                      |  |  |
| IOPCL or I/O   | P13                                                      |  |  |
| MODE           | F3                                                       |  |  |
| NC             | A1, A2, A15, B2, B3, P2, P14, R1, R2, R14, R15           |  |  |
| PRA or I/O     | B8                                                       |  |  |
| PRB or I/O     | R7                                                       |  |  |
| SDI or I/O     | D3                                                       |  |  |
| SDO            | N12                                                      |  |  |
| VCC            | C3, C8, C13, E15, H3, H13, L1, L14, N3, N8, N13          |  |  |

#### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The PG175 package has been discontinued.



Accelerator Series FPGAs – ACT 3 Family

|                | PG207                                                            |  |
|----------------|------------------------------------------------------------------|--|
| A1460 Function | Location                                                         |  |
| CLKA or I/O    | K1                                                               |  |
| CLKB or I/O    | J3                                                               |  |
| DCLK or I/O    | E4                                                               |  |
| GND            | C14, D4, D5, D9, D14, J4, J14, P3, P4, P7, P9, P14, R15          |  |
| HCLK or I/O    | J15                                                              |  |
| IOCLK or I/O   | P5                                                               |  |
| IOPCL or I/O   | N14                                                              |  |
| MODE           | D7                                                               |  |
| NC             | A1, A2, A16, A17, B1, B17, C1, C2, S1, S3, S17, T1, T2, T16, T17 |  |
| PRA or I/O     | H1                                                               |  |
| PRB or I/O     | K16                                                              |  |
| SDI or I/O     | C3                                                               |  |
| SDO            | P15                                                              |  |
| VCC            | B2, B9, B16, D11, J2, J16, P12, S2, S9, S16, T5                  |  |

#### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.