



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Obsolete                                                       |
| Number of LABs/CLBs            | 564                                                            |
| Number of Logic Elements/Cells | -                                                              |
| Total RAM Bits                 | -                                                              |
| Number of I/O                  | 100                                                            |
| Number of Gates                | 4000                                                           |
| Voltage - Supply               | 4.5V ~ 5.5V                                                    |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                |
| Package / Case                 | 160-BQFP                                                       |
| Supplier Device Package        | 160-PQFP (28x28)                                               |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1440a-1pqg160c |
|                                |                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Microsemi

Accelerator Series FPGAs - ACT 3 Family

# **Ordering Information**



Notes:

- 1. The -2 and -3 speed grades have been discontinued.
- The Ceramic Pin Grid Array packages PG100, PG133, and PG175 have been discontinued in all device densities, speed grades, and temperature grades.
   The Plastic Ball Grid Array package BG225 has been discontinued in all device densities (specifically for A1460A), all speed
- 3. The Plastic Ball Grid Array package BG225 has been discontinued in all device densities (specifically for A1460A), all speed grades, and all temperature grades.
- 4. Military Grade devices are no longer available for the A1440A device.
- For more information about discontinued devices, refer to the Product Discontinuation Notices (PDNs) listed below, available on the Microsemi SoC Products Group website: PDN March 2001

PDN March 20 PDN 0104 PDN 0203 PDN 0604 PDN 1004



# **Logic Modules**

ACT 3 logic modules are enhanced versions of the 1200XL family logic modules. As in the 1200XL family, there are two types of modules: C-modules and S-modules (Figure 2-2 and Figure 2-3). The C-module is functionally equivalent to the 1200XL C-module and implements high fanin combinatorial macros, such as 5-input AND, 5-input OR, and so on. It is available for use as the CM8 hard macro. The S-module is designed to implement high-speed sequential functions within a single module.







*Figure 2-3* • S-Module Diagram

S-modules consist of a full C-module driving a flip-flop, which allows an additional level of logic to be implemented without additional propagation delay. It is available for use as the DFM8A/B and DLM8A/B hard macros. C-modules and S-modules are arranged in pairs called module-pairs. Module-pairs are arranged in alternating patterns and make up the bulk of the array. This arrangement allows the placement software to support two-module macros of four types (CC, CS, SC, and SS). The C-module implements the following function:

EQ 1

where: S0 = A0 \* B0 and S1 = A1 + B1



# **Horizontal Routing**

Horizontal channels are located between the rows of modules and are composed of several routing tracks. The horizontal routing tracks within the channel are divided into one or more segments. The minimum horizontal segment length is the width of a module-pair, and the maximum horizontal segment length is the full length of the channel. Any segment that spans more than one-third the row length is considered a long horizontal segment. A typical channel is shown in Figure 2-7. Undedicated horizontal routing tracks are used to route signal nets. Dedicated routing tracks are used for the global clock networks and for power and ground tie-off tracks.



Figure 2-7 • Horizontal Routing Tracks and Segments

# Vertical Routing

Other tracks run vertically through the modules. Vertical tracks are of three types: input, output, and long. Vertical tracks are also divided into one or more segments. Each segment in an input track is dedicated to the input of a particular module. Each segment in an output track is dedicated to the output of a particular module. Long segments are uncommitted and can be assigned during routing. Each output segment spans four channels (two above and two below), except near the top and bottom of the array where edge effects occur. LVTs contain either one or two segments. An example of vertical routing tracks and segments is shown in Figure 2-8.



Figure 2-8 • Vertical Routing Tracks and Segments







## Figure 2-14 • Module Delays



#### Figure 2-15 • Sequential Module Timing Characteristics

Accelerator Series FPGAs – ACT 3 Family







Figure 2-17 • I/O Module: Sequential Output Timing Characteristics

# **Timing Derating**

ACT 3 devices are manufactured in a CMOS process. Therefore, device performance varies according to temperature, voltage, and process variations. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

#### Table 2-15 • Timing Derating Factor (Temperature and Voltage)

| (Commercial Minimum/Maximum Specification) x | Indus | strial | Mili | tary |
|----------------------------------------------|-------|--------|------|------|
|                                              | Min.  | Max.   | Min. | Max. |
|                                              | 0.66  | 1.07   | 0.63 | 1.17 |

#### Table 2-16 • Timing Derating Factor for Designs at Typical Temperature ( $T_J = 25^{\circ}C$ ) and Voltage (5.0 V)

| (Commercial Maximum Specification) x 0.85 |
|-------------------------------------------|
|-------------------------------------------|

#### Table 2-17 • Temperature and Voltage Derating Factors

(normalized to Worst-Case Commercial, TJ = 4.75 V, 70°C)

|      | -55  | -40  | 0    | 25   | 70   | 85   | 125   |
|------|------|------|------|------|------|------|-------|
| 4.50 | 0.72 | 0.76 | 0.85 | 0.90 | 1.04 | 1.07 | 1.117 |
| 4.75 | 0.70 | 0.73 | 0.82 | 0.87 | 1.00 | 1.03 | 1.12  |
| 5.00 | 0.68 | 0.71 | 0.79 | 0.84 | 0.97 | 1.00 | 1.09  |
| 5.25 | 0.66 | 0.69 | 0.77 | 0.82 | 0.94 | 0.97 | 1.06  |
| 5.50 | 0.63 | 0.66 | 0.74 | 0.79 | 0.90 | 0.93 | 1.01  |



Note: This derating factor applies to all routing and propagation delays.



# A1460A, A14V60A Timing Characteristics (continued)

| Table 2-33 • A1460A. | A14V60A Worst-Case Con | nmercial Conditions. V | CC = 4.75 V. T <sub>1</sub> = 70°C |
|----------------------|------------------------|------------------------|------------------------------------|
| 14010 E 00 1114001   |                        |                        | 00 = 4000, $1 = 100$               |

| Dedicate             | d (hardwired) I/O Clock Network                   | —3 Sp      | beed <sup>1</sup> | -2 Sp      | beed <sup>1</sup> | –1 S       | peed       | Std.       | Speed      | 3.3 V Speed <sup>1</sup> |            | Units |
|----------------------|---------------------------------------------------|------------|-------------------|------------|-------------------|------------|------------|------------|------------|--------------------------|------------|-------|
| Paramete             | er/Description                                    | Min.       | Max.              | Min.       | Max.              | Min.       | Max.       | Min.       | Max.       | Min.                     | Max.       |       |
| t <sub>IOCKH</sub>   | Input Low to High (pad to I/O module input)       |            | 2.3               |            | 2.6               |            | 3.0        |            | 3.5        |                          | 4.5        | ns    |
| t <sub>IOPWH</sub>   | Minimum Pulse Width High                          | 2.4        |                   | 3.2        |                   | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>IPOWL</sub>   | Minimum Pulse Width Low                           | 2.4        |                   | 3.2        |                   | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>IOSAPW</sub>  | Minimum Asynchronous Pulse Width                  | 2.4        |                   | 3.2        |                   | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>IOCKSW</sub>  | Maximum Skew                                      |            | 0.6               |            | 0.6               |            | 0.6        |            | 0.6        |                          | 0.6        | ns    |
| t <sub>IOP</sub>     | Minimum Period                                    | 5.0        |                   | 6.8        |                   | 8.0        |            | 10.0       |            | 13.4                     |            | ns    |
| f <sub>IOMAX</sub>   | Maximum Frequency                                 |            | 200               |            | 150               |            | 125        |            | 100        |                          | 75         | MHz   |
| Dedicate             | d (hardwired) Array Clock                         |            |                   |            | •                 |            |            | •          | -          |                          |            |       |
| t <sub>HCKH</sub>    | Input Low to High (pad to S-module input)         |            | 3.7               |            | 4.1               |            | 4.7        |            | 5.5        |                          | 7.0        | ns    |
| t <sub>HCKL</sub>    | Input High to Low (pad to S-module input)         |            | 3.7               |            | 4.1               |            | 4.7        |            | 5.5        |                          | 7.0        | ns    |
| t <sub>HPWH</sub>    | Minimum Pulse Width High                          | 2.4        |                   | 3.2        |                   | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>HPWL</sub>    | Minimum Pulse Width Low                           | 2.4        |                   | 3.2        |                   | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>HCKSW</sub>   | Delta High to Low, Low Slew                       |            | 0.6               |            | 0.6               |            | 0.6        |            | 0.6        |                          | 0.6        | ns    |
| t <sub>HP</sub>      | Minimum Period                                    | 5.0        |                   | 6.8        |                   | 8.0        |            | 10.0       |            | 13.4                     |            | ns    |
| f <sub>HMAX</sub>    | Maximum Frequency                                 |            | 200               |            | 150               |            | 125        |            | 100        |                          | 75         | MHz   |
| Routed A             | rray Clock Networks                               |            |                   |            |                   |            |            | •          | -          |                          |            |       |
| t <sub>RCKH</sub>    | Input Low to High (FO = 64)                       |            | 6.0               |            | 6.8               |            | 7.7        |            | 9.0        |                          | 11.8       | ns    |
| t <sub>RCKL</sub>    | Input High to Low (FO = 64)                       |            | 6.0               |            | 6.8               |            | 7.7        |            | 9.0        |                          | 11.8       | ns    |
| t <sub>RPWH</sub>    | Min. Pulse Width High (FO = 64)                   | 4.1        |                   | 4.5        |                   | 5.4        |            | 6.1        |            | 8.2                      |            | ns    |
| t <sub>RPWL</sub>    | Min. Pulse Width Low (FO = 64)                    | 4.1        |                   | 4.5        |                   | 5.4        |            | 6.1        |            | 8.2                      |            | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew (FO = 128)                           |            | 1.2               |            | 1.4               |            | 1.6        |            | 1.8        |                          | 1.8        | ns    |
| t <sub>RP</sub>      | Minimum Period (FO = 64)                          | 8.3        |                   | 9.3        |                   | 11.1       |            | 12.5       |            | 16.7                     |            | ns    |
| f <sub>RMAX</sub>    | Maximum Frequency (FO = 64)                       |            | 120               |            | 105               |            | 90         |            | 80         |                          | 60         | MHz   |
| Clock-to-            | Clock Skews                                       |            |                   |            |                   | -          |            |            | -          |                          |            |       |
| t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew                         | 0.0        | 2.6               | 0.0        | 2.7               | 0.0        | 2.9        | 0.0        | 3.0        | 0.0                      | 3.0        | ns    |
| t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64)<br>(FO = 216) | 0.0<br>0.0 | 1.7<br>5.0        | 0.0<br>0.0 | 1.7<br>5.0        | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0               | 5.0<br>5.0 | ns    |
| t <sub>HRCKSW</sub>  | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 216)   | 0.0<br>0.0 | 1.3<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0               | 1.0<br>3.0 | ns    |

Notes:

1. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

2. Delays based on 35 pF loading.



## A14100A, A14V100A Timing Characteristics

| Logic N               | Iodule Propagation Delays <sup>2</sup> | -3 S | peed <sup>3</sup> | -2 Sp | beed <sup>3</sup> | –1 S | peed | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|-----------------------|----------------------------------------|------|-------------------|-------|-------------------|------|------|------------|------|--------------------------|------|-------|
| Parameter/Description |                                        | Min. | Max.              | Min.  | Max.              | Min. | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>PD</sub>       | Internal Array Module                  |      | 2.0               |       | 2.3               |      | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CO</sub>       | Sequential Clock to Q                  |      | 2.0               |       | 2.3               |      | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CLR</sub>      | Asynchronous Clear to Q                |      | 2.0               |       | 2.3               |      | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| Predict               | ed Routing Delays <sup>4</sup>         |      |                   |       |                   |      |      |            |      |                          |      |       |
| t <sub>RD1</sub>      | FO = 1 Routing Delay                   |      | 0.9               |       | 1.0               |      | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>      | FO = 2 Routing Delay                   |      | 1.2               |       | 1.4               |      | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>      | FO = 3 Routing Delay                   |      | 1.4               |       | 1.6               |      | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>      | FO = 4 Routing Delay                   |      | 1.7               |       | 1.9               |      | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>      | FO = 8 Routing Delay                   |      | 2.8               |       | 3.2               |      | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| Logic N               | Nodule Sequential Timing               |      |                   |       |                   |      |      |            |      |                          |      |       |
| t <sub>SUD</sub>      | Flip-Flop Data Input Setup             | 0.5  |                   | 0.6   |                   | 0.8  |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>       | Flip-Flop Data Input Hold              | 0.0  |                   | 0.0   |                   | 0.5  |      | 0.5        |      | 0.5                      |      | ns    |
| t <sub>SUD</sub>      | Latch Data Input Setup                 | 0.5  |                   | 0.6   |                   | 0.8  |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>       | Latch Data Input Hold                  | 0.0  |                   | 0.0   |                   | 0.5  |      | 0.5        |      | 0.5                      |      | ns    |
| t <sub>WASYN</sub>    | Asynchronous Pulse Width               | 2.4  |                   | 3.2   |                   | 3.8  |      | 4.8        |      | 6.5                      |      | ns    |
| t <sub>WCLKA</sub>    | Flip-Flop Clock Pulse Width            | 2.4  |                   | 3.2   |                   | 3.8  |      | 4.8        |      | 6.5                      |      | ns    |
| t <sub>A</sub>        | Flip-Flop Clock Input Period           | 5.0  |                   | 6.8   |                   | 8.0  |      | 10.0       |      | 13.4                     |      | ns    |
| f <sub>MAX</sub>      | Flip-Flop Clock Frequency              |      | 200               |       | 150               |      | 125  |            | 100  |                          | 75   | MHz   |

Notes:

1. VCC = 3.0 V for 3.3 V specifications.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

## A14100A, A14V100A Timing Characteristics (continued)

Table 2-35 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Moo            | dule Input Propagation Delays        | -3 S | beed <sup>1</sup> | -2 S | –2 Speed <sup>1</sup> |      | -1 Speed |      | Speed | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|--------------------------------------|------|-------------------|------|-----------------------|------|----------|------|-------|--------------------------|------|-------|
| Parame             | Parameter/Description                |      | Max.              | Min. | Max.                  | Min. | Max.     | Min. | Max.  | Min.                     | Max. |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |      | 2.8               |      | 3.2                   |      | 3.6      |      | 4.2   |                          | 5.5  | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |      | 4.7               |      | 5.3                   |      | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |      | 4.7               |      | 5.3                   |      | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |      | 4.7               |      | 5.3                   |      | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |      | 4.7               |      | 5.3                   |      | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |      |                   |      |                       |      |          |      |       |                          |      |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |      | 0.9               |      | 1.0                   |      | 1.1      |      | 1.3   |                          | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |      | 1.2               |      | 1.4                   |      | 1.6      |      | 1.8   |                          | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |      | 1.4               |      | 1.6                   |      | 1.8      |      | 2.1   |                          | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |      | 1.7               |      | 1.9                   |      | 2.2      |      | 2.5   |                          | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |      | 2.8               |      | 3.2                   |      | 3.6      |      | 4.2   |                          | 5.5  | ns    |
| I/O Moo            | dule Sequential Timing (wrt IOCLK    | pad) |                   |      |                       |      |          |      | 1     |                          |      |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0  |                   | 0.0  |                       | 0.0  |          | 0.0  |       | 0.0                      |      | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.2  |                   | 1.4  |                       | 1.5  |          | 1.8  |       | 1.8                      |      | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0  |                   | 0.0  |                       | 0.0  |          | 0.0  |       | 0.0                      |      | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8  |                   | 6.5  |                       | 7.5  |          | 8.6  |       | 8.6                      |      | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7  |                   | 0.8  |                       | 1.0  |          | 1.0  |       | 1.0                      |      | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7  |                   | 0.8  |                       | 1.0  |          | 1.0  |       | 1.0                      |      | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3  |                   | 0.4  |                       | 0.5  |          | 0.5  |       | 0.5                      |      | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3  |                   | 1.5  |                       | 2.0  |          | 2.0  |       | 2.0                      |      | ns    |

Notes: \*

1. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



# A14100A, A14V100A Timing Characteristics (continued)

Table 2-36 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Moo            | dule – TTL Output Timing <sup>1</sup>  | -3 S | beed <sup>2</sup> | –2 Sp | beed <sup>2</sup> | –1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|----------------------------------------|------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                       | Min. | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |      | 5.0               |       | 5.6               |      | 6.4  |      | 7.5   |       | 9.8                | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |      | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |      | 4.0               |       | 4.5               |      | 5.1  |      | 6.0   |       | 7.8                | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |      | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |      | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |      | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |      | 9.5               |       | 9.5               |      | 10.5 |      | 12.0  |       | 15.6               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |      | 12.8              |       | 12.8              |      | 15.3 |      | 17.0  |       | 22.1               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |      | 0.02              |       | 0.02              |      | 0.03 |      | 0.03  |       | 0.04               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |      | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |      | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |      | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| I/O Moo            | dule – CMOS Output Timing <sup>1</sup> |      |                   |       | •                 |      | •    |      |       |       |                    |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |      | 6.2               |       | 7.0               |      | 7.9  |      | 9.3   |       | 12.1               | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |      | 11.7              |       | 13.1              |      | 14.9 |      | 17.5  |       | 22.8               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |      | 5.2               |       | 5.9               |      | 6.6  |      | 7.8   |       | 10.1               | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |      | 8.9               |       | 10.0              |      | 11.3 |      | 13.3  |       | 17.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |      | 8.0               |       | 9.0               |      | 10.0 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |      | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |      | 10.4              |       | 10.4              |      | 12.4 |      | 13.8  |       | 17.9               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |      | 14.5              |       | 14.5              |      | 17.4 |      | 19.3  |       | 25.1               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |      | 0.04              |       | 0.04              |      | 0.05 |      | 0.06  |       | 0.08               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |      | 0.07              |       | 0.08              |      | 0.09 |      | 0.11  |       | 0.14               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |      | 0.03              |       | 0.03              |      | 0.03 |      | 0.04  |       | 0.05               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |      | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |

Notes: \*

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

# A14100A, A14V100A Timing Characteristics (continued)

| Dedicate             | d (hardwired) I/O Clock Network                   | -3 Sp      | beed <sup>1</sup> | –2 Speed <sup>1</sup> |            | -1 Speed   |            | Std. Speed |            | 3.3 V Speed <sup>1</sup> |            | Units |
|----------------------|---------------------------------------------------|------------|-------------------|-----------------------|------------|------------|------------|------------|------------|--------------------------|------------|-------|
| Paramete             | er/Description                                    | Min.       | Max.              | Min.                  | Max.       | Min.       | Max.       | Min.       | Max.       | Min.                     | Max.       |       |
| t <sub>IOCKH</sub>   | Input Low to High (pad to I/O module input)       |            | 2.3               |                       | 2.6        |            | 3.0        |            | 3.5        |                          | 4.5        | ns    |
| t <sub>IOPWH</sub>   | Minimum Pulse Width High                          | 2.4        |                   | 3.3                   |            | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>IPOWL</sub>   | Minimum Pulse Width Low                           | 2.4        |                   | 3.3                   |            | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>IOSAPW</sub>  | Minimum Asynchronous Pulse Width                  | 2.4        |                   | 3.3                   |            | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>IOCKSW</sub>  | Maximum Skew                                      |            | 0.6               |                       | 0.6        |            | 0.7        |            | 0.8        |                          | 0.6        | ns    |
| t <sub>IOP</sub>     | Minimum Period                                    | 5.0        |                   | 6.8                   |            | 8.0        |            | 10.0       |            | 13.4                     |            | ns    |
| f <sub>IOMAX</sub>   | Maximum Frequency                                 |            | 200               |                       | 150        |            | 125        |            | 100        |                          | 75         | MHz   |
| Dedicated            | d (hardwired) Array Clock                         | •          |                   |                       |            |            |            | •          |            |                          |            |       |
| t <sub>HCKH</sub>    | Input Low to High (pad to S-module input)         |            | 3.7               |                       | 4.1        |            | 4.7        |            | 5.5        |                          | 7.0        | ns    |
| t <sub>HCKL</sub>    | Input High to Low (pad to S-module input)         |            | 3.7               |                       | 4.1        |            | 4.7        |            | 5.5        |                          | 7.0        | ns    |
| t <sub>HPWH</sub>    | Minimum Pulse Width High                          | 2.4        |                   | 3.3                   |            | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>HPWL</sub>    | Minimum Pulse Width Low                           | 2.4        |                   | 3.3                   |            | 3.8        |            | 4.8        |            | 6.5                      |            | ns    |
| t <sub>HCKSW</sub>   | Delta High to Low, Low Slew                       |            | 0.6               |                       | 0.6        |            | 0.7        |            | 0.8        |                          | 0.6        | ns    |
| t <sub>HP</sub>      | Minimum Period                                    | 5.0        |                   | 6.8                   |            | 8.0        |            | 10.0       |            | 13.4                     |            | ns    |
| f <sub>HMAX</sub>    | Maximum Frequency                                 |            | 200               |                       | 150        |            | 125        |            | 100        |                          | 75         | MHz   |
| Routed A             | rray Clock Networks                               |            |                   |                       |            |            |            |            |            | -                        | -          |       |
| t <sub>RCKH</sub>    | Input Low to High (FO = 64)                       |            | 6.0               |                       | 6.8        |            | 7.7        |            | 9.0        |                          | 11.8       | ns    |
| t <sub>RCKL</sub>    | Input High to Low (FO = 64)                       |            | 6.0               |                       | 6.8        |            | 7.7        |            | 9.0        |                          | 11.8       | ns    |
| t <sub>RPWH</sub>    | Min. Pulse Width High (FO = 64)                   | 4.1        |                   | 4.5                   |            | 5.4        |            | 6.1        |            | 8.2                      |            | ns    |
| t <sub>RPWL</sub>    | Min. Pulse Width Low (FO = 64)                    | 4.1        |                   | 4.5                   |            | 5.4        |            | 6.1        |            | 8.2                      |            | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew (FO = 128)                           |            | 1.2               |                       | 1.4        |            | 1.6        |            | 1.8        |                          | 1.8        | ns    |
| t <sub>RP</sub>      | Minimum Period (FO = 64)                          | 8.3        |                   | 9.3                   |            | 11.1       |            | 12.5       |            | 16.7                     |            | ns    |
| f <sub>RMAX</sub>    | Maximum Frequency (FO = 64)                       |            | 120               |                       | 105        |            | 90         |            | 80         |                          | 60         | MHz   |
| Clock-to-            | Clock Skews                                       |            |                   |                       |            |            |            |            |            | -                        | -          |       |
| t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew                         | 0.0        | 2.6               | 0.0                   | 2.7        | 0.0        | 2.9        | 0.0        | 3.0        | 0.0                      | 3.0        | ns    |
| t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64)<br>(FO = 350) | 0.0<br>0.0 | 1.7<br>5.0        | 0.0<br>0.0            | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0               | 5.0<br>5.0 | ns    |
| t <sub>HRCKSW</sub>  | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 350)   | 0.0<br>0.0 | 1.3<br>3.0        | 0.0<br>0.0            | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0               | 1.0<br>3.0 | ns    |

Notes: \*

1. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

2. Delays based on 35 pF loading.



# **Pin Descriptions**

#### CLKA Clock A (Input)

Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

#### CLKB Clock B (Input)

Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

#### GND Ground

LOW supply voltage.

#### HCLK Dedicated (Hard-wired) Array Clock (Input)

Clock input for sequential modules. This input is directly wired to each S-Module and offers clock speeds independent of the number of S-Modules being driven. This pin can also be used as an I/O.

#### I/O Input/Output (Input, Output)

The I/O pin functions as an input, output, three-state, or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/O pins are tristated by the Designer Series software.

#### IOCLK Dedicated (Hard-wired) I/O Clock (Input)

Clock input for I/O modules. This input is directly wired to each I/O module and offers clock speeds independent of the number of I/O modules being driven. This pin can also be used as an I/O.

#### IOPCL Dedicated (Hard-wired) I/O Preset/Clear (Input)

Input for I/O preset or clear. This global input is directly wired to the preset and clear inputs of all I/O registers. This pin functions as an I/O when no I/O preset or clear macros are used.

#### MODE Mode (Input)

The MODE pin controls the use of diagnostic pins (DCLK, PRA, PRB, SDI). When the MODE pin is HIGH, the special functions are active. When the MODE pin is LOW, the pins function as I/Os. To provide Actionprobe capability, the MODE pin should be terminated to GND through a 10K resistor so that the MODE pin can be pulled high when required.

#### NC No Connection

This pin is not connected to circuitry within the device.

#### PRA Probe A (Output)

The Probe A pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRA is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

#### PRB Probe B (Output)

The Probe B pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRB is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

#### SDI Serial Data Input (Input)

Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.



Package Pin Assignments

# CQ132



Note: This is the top view

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Package Pin Assignments

Microsemi

# BG313



#### Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Microsemi

Accelerator Series FPGAs – ACT 3 Family

|                | PG133                                                    |  |  |
|----------------|----------------------------------------------------------|--|--|
| A1425 Function | Location                                                 |  |  |
| CLKA or I/O    | D7                                                       |  |  |
| CLKB or I/O    | B6                                                       |  |  |
| DCLK or I/O    | D4                                                       |  |  |
| GND            | A2, C3, C7, C11, C12, F10, G3, G11, L3, L7, L11, M3, N12 |  |  |
| HCLK or I/O    | К7                                                       |  |  |
| IOCLK or I/O   | C10                                                      |  |  |
| IOPCL or I/O   | L10                                                      |  |  |
| MODE           | E3                                                       |  |  |
| NC             | A1, A7, A13, G1, G13, N1, N7, N13                        |  |  |
| PRA or I/O     | A6                                                       |  |  |
| PRB or I/O     | L6                                                       |  |  |
| SDI or I/O     | C2                                                       |  |  |
| SDO            | M11                                                      |  |  |
| VCC            | B2, B7, B12, E11, G2, G12, J2, J12, M2, M7, M12          |  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The PG133 package has been discontinued.



Package Pin Assignments

# PG207



#### Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Microsemi

Accelerator Series FPGAs – ACT 3 Family

|                 | PG257                                                                   |  |  |
|-----------------|-------------------------------------------------------------------------|--|--|
| A14100 Function | Location                                                                |  |  |
| CLKA or I/O     | L4                                                                      |  |  |
| CLKB or I/O     | L5                                                                      |  |  |
| DCLK or I/O     | E4                                                                      |  |  |
| GND             | B16, C4, D4, D10, D16, E11, J5, K4, K16, L15, R4, T4, T10, T16, T17, X7 |  |  |
| HCLK or I/O     | J16                                                                     |  |  |
| IOCLK or I/O    | Т5                                                                      |  |  |
| IOPCL or I/O    | R16                                                                     |  |  |
| MODE            | A5                                                                      |  |  |
| NC              | E5                                                                      |  |  |
| PRA or I/O      | J1                                                                      |  |  |
| PRB or I/O      | J17                                                                     |  |  |
| SDI or I/O      | B4                                                                      |  |  |
| SDO             | R17                                                                     |  |  |
| VCC             | C3, C10, C13, C17, K3, K17, V3, V7, V10, V17, X14                       |  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

# 4 – Datasheet Information

# **List of Changes**

The following table lists critical changes that were made in each version of the datasheet.

| Revision                       | Changes                                                                                                                                                                                                                                                                                                                                          | Page            |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Revision 3<br>(January 2012)   | The description for SDO pins had earlier been removed from the datasheet and has now been included again, in the "Pin Descriptions" section (SAR 35820).                                                                                                                                                                                         | 2-21            |
|                                | SDO pin numbers had earlier been removed from package pin assignment tables in the datasheet, and have now been restored to the pin tables (SAR 35820).                                                                                                                                                                                          | 3-1             |
| Revision 2<br>(September 2011) | The ACT 3 datasheet was formatted newly in the style used for current datasheets. The same information is present (other than noted in the list of changes for this revision) but divided into chapters.                                                                                                                                         | N/A             |
|                                | The datasheet was revised to note in multiple places that speed grades -2 and -3 have been discontinued. The following device/package combinations have been discontinued for all speed grades and temperatures (SAR 33872):<br>A1415 PG100<br>A1425 PG133<br>A1440 PG175<br>A1460 BG225<br>Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004. | I and<br>others |
|                                | The "Features" section was revised to state the clock-to-ouput time and on-chip performance for –1 speed grade as 9.0 ns and 186 MHz. The "General Description" section was revised in accordance (SAR 33872).                                                                                                                                   | I               |
|                                | The maximum performance values were updated in Table 1 • ACT 3 Family Product Information, and now reflect worst-case commercial for the -1 speed grade (SAR 33872).                                                                                                                                                                             | Ι               |
|                                | The "Product Plan" table was updated as follows to conform to current offerings (SAR 33872):<br>The A1415A device is offered in PL84, PG100, and VQ100 packages for Military application.<br>The A1440A device is offered in TQ176 and VQ100 packages for Industrial application.                                                                | 111             |
|                                | Table 1-1 • Chip-to-Chip Performance (worst-case commercial) was updated to include data for all speed grades instead of only –3 (SAR 33872).                                                                                                                                                                                                    | 1-2             |
|                                | Figure 1-1 • Predictable Performance (worst-case commercial, –1 speed grade) was revised to reflect values for the –1 speed grade (SAR 33872).                                                                                                                                                                                                   | 1-1             |
|                                | Figure 2-10 • Timing Model was updated to show data for the –1 speed grade instead of –3 (SAR 33872).                                                                                                                                                                                                                                            | 2-16            |
|                                | Table 2-14 • Logic Module and Routing Delay by Fanout (ns); Worst-Case Commercial Conditions was updated to include data for all speed grades instead of only –3 (SAR 33872).                                                                                                                                                                    | 2-20            |
|                                | Package names used in the "Package Pin Assignments" section and throughout the document were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 27395).                                                                                                                                                                 | 3-1             |

# **Datasheet Categories**

## Categories

In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows:

## **Product Brief**

The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information.

## Advance

This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized.

## Preliminary

The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible.

## Production

This version contains information that is considered to be final.

# **Export Administration Regulations (EAR)**

The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States.

# Safety Critical, Life Support, and High-Reliability Applications Policy

The products described in this advance status document may not have completed the Microsemi qualification process. Products may be amended or enhanced during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult the Microsemi SoC Products Group Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the SoC Products Group's products is available at http://www.microsemi.com/soc/documents/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local sales office for additional reliability information.