

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 564                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 |                                                               |
| Number of I/O                  | 83                                                            |
| Number of Gates                | 4000                                                          |
| Voltage - Supply               | 4.5V ~ 5.5V                                                   |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | -40°C ~ 85°C (TA)                                             |
| Package / Case                 | 100-TQFP                                                      |
| Supplier Device Package        | 100-VQFP (14x14)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1440a-vqg100i |
|                                |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Accelerator Series FPGAs - ACT 3 Family

# **Ordering Information**



Notes:

- 1. The -2 and -3 speed grades have been discontinued.
- The Ceramic Pin Grid Array packages PG100, PG133, and PG175 have been discontinued in all device densities, speed grades, and temperature grades.
   The Plastic Ball Grid Array package BG225 has been discontinued in all device densities (specifically for A1460A), all speed
- 3. The Plastic Ball Grid Array package BG225 has been discontinued in all device densities (specifically for A1460A), all speed grades, and all temperature grades.
- 4. Military Grade devices are no longer available for the A1440A device.
- For more information about discontinued devices, refer to the Product Discontinuation Notices (PDNs) listed below, available on the Microsemi SoC Products Group website: PDN March 2001

PDN March 20 PDN 0104 PDN 0203 PDN 0604 PDN 1004

# 1 – ACT 3 Family Overview

## **General Description**

Microsemi's ACT 3 Accelerator Series of FPGAs offers the industry's fastest high-capacity programmable logic device. ACT 3 FPGAs offer a high performance, PCI compliant programmable solution capable of 186 MHz on-chip performance and 9.0 nanosecond clock-to-output (-1 speed grade), with capacities spanning from 1,500 to 10,000 gate array equivalent gates.

The ACT 3 family builds on the proven two-module architecture consisting of combinatorial and sequential logic modules used in Microsemi's 3200DX and 1200XL families. In addition, the ACT 3 I/O modules contain registers which deliver 9.0 nanosecond clock-to-out times (-1 speed grade). The devices contain four clock distribution networks, including dedicated array and I/O clocks, supporting very fast synchronous and asynchronous designs. In addition, routed clocks can be used to drive high fanout signals such as flip-flop resets and output.

The ACT 3 family is supported by Microsemi's Designer Series Development System which offers automatic placement and routing (with automatic or fixed pin assignments), static timing analysis, user programming, and debug and diagnostic probe capabilities.



*Figure 1-1* • Predictable Performance (worst-case commercial, –1 speed grade)

### System Performance Model



The S-module contains a full implementation of the C-module plus a clearable sequential element that can either implement a latch or flip-flop function. The S-module can therefore implement any function implemented by the C-module. This allows complex combinatorial-sequential functions to be implemented with no delay penalty. The Designer Series Development System will automatically combine any C-module macro driving an S-module macro into the S-module, thereby freeing up a logic module and eliminating a module delay.

The clear input CLR is accessible from the routing channel. In addition, the clock input may be connected to one of three clock networks: CLKA, CLKB, or HCLK. The C-module and S-module functional descriptions are shown in Figure 2-2 and Figure 2-3 on page 2-2. The clock selection is determined by a multiplexer select at the clock input to the S-module.

## I/Os

### I/O Modules

I/O modules provide an interface between the array and the I/O Pad Drivers. I/O modules are located in the array and access the routing channels in a similar fashion to logic modules. The I/O module schematic is shown in Figure 4. The signals DataIn and DataOut connect to the I/O pad driver.



#### *Figure 2-4* • Functional Diagram for I/O Module

Each I/O module contains two D-type flip-flops. Each flip-flop is connected to the dedicated I/O clock (IOCLK). Each flip-flop can be bypassed by nonsequential I/Os. In addition, each flip-flop contains a data enable input that can be accessed from the routing channels (ODE and IDE). The asynchronous preset/clear input is driven by the dedicated preset/clear network (IOPCL). Either preset or clear can be selected individually on an I/O module by I/O module basis.

### **Antifuse Connections**

An antifuse is a "normally open" structure as opposed to the normally closed fuse structure used in PROMs or PALs. The use of antifuses to implement a programmable logic device results in highly testable structures as well as an efficient programming architecture. The structure is highly testable because there are no preexisting connections; temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed as well as isolate individual circuit structures to be tested. This can be done both before and after programming. For example, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified.

Four types of antifuse connections are used in the routing structure of the ACT 3 array. (The physical structure of the antifuse is identical in each case; only the usage differs.)

Table 2-1 shows four types of antifuses.

| Туре | Description                         |
|------|-------------------------------------|
| XF   | Horizontal-to-vertical connection   |
| HF   | Horizontal-to-horizontal connection |
| VF   | Vertical-to-vertical connection     |
| FF   | "Fast" vertical connection          |

Examples of all four types of connections are shown in Figure 2-7 on page 2-6 and Figure 2-8 on page 2-6.

### Module Interface

Connections to Logic and I/O modules are made through vertical segments that connect to the module inputs and outputs. These vertical segments lie on vertical tracks that span the entire height of the array.

#### Module Input Connections

The tracks dedicated to module inputs are segmented by pass transistors in each module row. During normal user operation, the pass transistors are inactive, which isolates the inputs of a module from the inputs of the module directly above or below it. During certain test modes, the pass transistors are active to verify the continuity of the metal tracks. Vertical input segments span only the channel above or the channel below. The logic modules are arranged such that half of the inputs are connected to the channel above and half of the inputs to segments in the channel below, as shown in Figure 2-9.



Figure 2-9 • Logic Module Routing Interface

# **5 V Operating Conditions**

| Symbol           | Parameter                            | Limits            | Units |
|------------------|--------------------------------------|-------------------|-------|
| VCC              | DC supply voltage                    | -0.5 to +7.0      | V     |
| VI               | Input voltage                        | -0.5 to VCC + 0.5 | V     |
| VO               | Output voltage                       | -0.5 to VCC + 0.5 | V     |
| IIO              | I/O source sink current <sup>2</sup> | ±20               | mA    |
| T <sub>STG</sub> | Storage temperature                  | -65 to +150       | °C    |

Table 2-2 • Absolute Maximum Ratings<sup>1</sup>, Free Air Temperature Range

Notes:

1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the recommended operating conditions.

2. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than VCC + 0.5 V for less than GND –0.5 V, the internal protection diodes will forward bias and can draw excessive current.

Table 2-3 • Recommended Operating Conditions

| Parameter                  | Commercial | Industrial | Military    | Units |
|----------------------------|------------|------------|-------------|-------|
| Temperature range*         | 0 to +70   | -40 to +85 | -55 to +125 | °C    |
| 5 V power supply tolerance | ±5         | ±10        | ±10         | %VCC  |

Note: \*Ambient temperature  $(T_A)$  is used for commercial and industrial; case temperature  $(T_C)$  is used for military.

|                    |                                |                                 | Со       | nmercial    | In   | dustrial  | Ν    |           |          |
|--------------------|--------------------------------|---------------------------------|----------|-------------|------|-----------|------|-----------|----------|
| Symbol             | Parameter                      | Test Condition                  | Min.     | Max.        | Min. | Max.      | Min. | Max.      | Units    |
| VOH <sup>1,2</sup> | High level output              | IOH = -4 mA (CMOS)              | -        | -           | 3.7  | -         | 3.7  | -         | V        |
|                    |                                | IOH = –6 mA (CMOS)              | 3.84     |             |      |           |      |           | V        |
|                    |                                | IOH = –10 mA (TTL) <sup>3</sup> | 2.40     |             |      |           |      |           | V        |
| VOL <sup>1,2</sup> | Low level output               | IOL = +6 mA (CMOS)              |          | 0.33        |      | 0.4       |      | 0.4       | V        |
|                    |                                | IOL = +12 mA (TTL) <sup>3</sup> |          | 0.50        |      |           |      |           |          |
| VIH                | High level input               | TTL inputs                      | 2.0      | VCC + 0.3   | 2.0  | VCC + 0.3 | 2.0  | VCC + 0.3 | V        |
| VIL                | Low level input                | TTL inputs                      | -0.3     | 0.8         | -0.3 | 0.8       | -0.3 | 0.8       | V        |
| IIN                | Input leakage                  | VI = VCC or GND                 | -10      | +10         | -10  | +10       | -10  | +10       | μA       |
| IOZ                | 3-state output leakage         | VO = VCC or GND                 | -10      | +10         | -10  | +10       | -10  | +10       | μA       |
| C <sub>IO</sub>    | I/O capacitance <sup>3,4</sup> |                                 |          | 10          |      | 10        |      | 10        | pF       |
| ICC(S)             | Standby VCC supply cu          | rrent (typical = 0.7 mA)        |          | 2           |      | 10        |      | 20        | mA       |
| ICC(D)             | Dynamic VCC supply c           | urrent. See the Power Dis       | ssipatio | on section. | •    |           |      | •         | <b>.</b> |

#### Table 2-4 • Electrical Specifications

Notes:

1. Microsemi devices can drive and receive either CMOS or TTL signal levels. No assignment of I/Os as TTL or CMOS is required.

2. Tested one output at a time, VCC = minimum.

3. Not tested; for information only.

4. VOUT = 0 V, f = 1 MHz

5. Typical standby current = 0.7 mA. All outputs unloaded. All inputs = VCC or GND.

### **Determining Average Switching Frequency**

To determine the switching frequency for a design, you must have a detailed understanding of the data input values to the circuit. The following guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are as follows:

| Table 2-13 • Guidelines | for Predicting    | Power Dissipation    |
|-------------------------|-------------------|----------------------|
|                         | , ioi i ioaioaing | i enter Bioorpatient |

| Data                                         | Value                     |
|----------------------------------------------|---------------------------|
| Logic Modules (m)                            | 80% of modules            |
| Inputs switching (n)                         | # inputs/4                |
| Outputs switching (p)                        | # output/4                |
| First routed array clock loads (q1)          | 40% of sequential modules |
| Second routed array clock loads (q2)         | 40% of sequential modules |
| Load capacitance (CL)                        | 35 pF                     |
| Average logic module switching rate (fm)     | F/10                      |
| Average input switching rate (fn)            | F/5                       |
| Average output switching rate (fp)           | F/10                      |
| Average first routed array clock rate (fq1)  | F/2                       |
| Average second routed array clock rate (fq2) | F/2                       |
| Average dedicated array clock rate (fs1)     | F                         |
| Average dedicated I/O clock rate (fs2)       | F                         |



**Detailed Specifications** 

### A1425A, A14V25A Timing Characteristics

Table 2-22 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic Module Propagation Delays <sup>2</sup> |                                |      | -3 Speed <sup>3</sup> -2 |      | –2 Speed <sup>3</sup> – |      | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |     |
|----------------------------------------------|--------------------------------|------|--------------------------|------|-------------------------|------|----------|------|------------|------|--------------------------|-----|
| Parameter/Description                        |                                | Min. | Max.                     | Min. | Max.                    | Min. | Max.     | Min. | Max.       | Min. | Max.                     | 1   |
| t <sub>PD</sub>                              | Internal Array Module          |      | 2.0                      |      | 2.3                     |      | 2.6      |      | 3.0        |      | 3.9                      | ns  |
| t <sub>CO</sub>                              | Sequential Clock to Q          |      | 2.0                      |      | 2.3                     |      | 2.6      |      | 3.0        |      | 3.9                      | ns  |
| t <sub>CLR</sub>                             | Asynchronous Clear to Q        |      | 2.0                      |      | 2.3                     |      | 2.6      |      | 3.0        |      | 3.9                      | ns  |
| Predict                                      | ed Routing Delays <sup>4</sup> |      |                          |      |                         |      |          |      |            |      |                          |     |
| t <sub>RD1</sub>                             | FO = 1 Routing Delay           |      | 0.9                      |      | 1.0                     |      | 1.1      |      | 1.3        |      | 1.7                      | ns  |
| t <sub>RD2</sub>                             | FO = 2 Routing Delay           |      | 1.2                      |      | 1.4                     |      | 1.6      |      | 1.8        |      | 2.4                      | ns  |
| t <sub>RD3</sub>                             | FO = 3 Routing Delay           |      | 1.4                      |      | 1.6                     |      | 1.8      |      | 2.1        |      | 2.8                      | ns  |
| t <sub>RD4</sub>                             | FO = 4 Routing Delay           |      | 1.7                      |      | 1.9                     |      | 2.2      |      | 2.5        |      | 3.3                      | ns  |
| t <sub>RD8</sub>                             | FO = 8 Routing Delay           |      | 2.8                      |      | 3.2                     |      | 3.6      |      | 4.2        |      | 5.5                      | ns  |
| Logic N                                      | Nodule Sequential Timing       |      |                          |      |                         |      |          |      |            |      | 1                        |     |
| t <sub>SUD</sub>                             | Flip-Flop Data Input Setup     | 0.5  |                          | 0.6  |                         | 0.7  |          | 0.8  |            | 0.8  |                          | ns  |
| t <sub>HD</sub>                              | Flip-Flop Data Input Hold      | 0.0  |                          | 0.0  |                         | 0.0  |          | 0.0  |            | 0.0  |                          | ns  |
| t <sub>SUD</sub>                             | Latch Data Input Setup         | 0.5  |                          | 0.6  |                         | 0.7  |          | 0.8  |            | 0.8  |                          | ns  |
| t <sub>HD</sub>                              | Latch Data Input Hold          | 0.0  |                          | 0.0  |                         | 0.0  |          | 0.0  |            | 0.0  |                          | ns  |
| t <sub>WASYN</sub>                           | Asynchronous Pulse Width       | 1.9  |                          | 2.4  |                         | 3.2  |          | 3.8  |            | 4.8  |                          | ns  |
| t <sub>WCLKA</sub>                           | Flip-Flop Clock Pulse Width    | 1.9  |                          | 2.4  |                         | 3.2  |          | 3.8  |            | 4.8  |                          | ns  |
| t <sub>A</sub>                               | Flip-Flop Clock Input Period   | 4.0  |                          | 5.0  |                         | 6.8  |          | 8.0  |            | 10.0 |                          | ns  |
| f <sub>MAX</sub>                             | Flip-Flop Clock Frequency      |      | 250                      |      | 200                     |      | 150      |      | 125        |      | 100                      | MHz |

Notes:

1. VCC = 3.0 V for 3.3 V specifications.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

### A1425A, A14V25A Timing Characteristics (continued)

| I/O Module Input Propagation Delays |                                      |      | beed <sup>1</sup> | -2 Sp | beed <sup>1</sup> | –1 S | -1 Speed |      | Speed | 3.3 V Speed <sup>1</sup> |      | Units |
|-------------------------------------|--------------------------------------|------|-------------------|-------|-------------------|------|----------|------|-------|--------------------------|------|-------|
| Parameter/Description               |                                      | Min. | Max.              | Min.  | Max.              | Min. | Max.     | Min. | Max.  | Min.                     | Max. |       |
| t <sub>INY</sub>                    | Input Data Pad to Y                  |      | 2.8               |       | 3.2               |      | 3.6      |      | 4.2   |                          | 5.5  | ns    |
| t <sub>ICKY</sub>                   | Input Reg IOCLK Pad to Y             |      | 4.7               |       | 5.3               |      | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| t <sub>OCKY</sub>                   | Output Reg IOCLK Pad to Y            |      | 4.7               |       | 5.3               |      | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| t <sub>ICLRY</sub>                  | Input Asynchronous Clear to Y        |      | 4.7               |       | 5.3               |      | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| t <sub>OCLRY</sub>                  | Output Asynchronous Clear to Y       |      | 4.7               |       | 5.3               |      | 6.0      |      | 7.0   |                          | 9.2  | ns    |
| Predict                             | ed Input Routing Delays <sup>2</sup> |      |                   |       |                   |      |          |      |       |                          |      |       |
| t <sub>RD1</sub>                    | FO = 1 Routing Delay                 |      | 0.9               |       | 1.0               |      | 1.1      |      | 1.3   |                          | 1.7  | ns    |
| t <sub>RD2</sub>                    | FO = 2 Routing Delay                 |      | 1.2               |       | 1.4               |      | 1.6      |      | 1.8   |                          | 2.4  | ns    |
| t <sub>RD3</sub>                    | FO = 3 Routing Delay                 |      | 1.4               |       | 1.6               |      | 1.8      |      | 2.1   |                          | 2.8  | ns    |
| t <sub>RD4</sub>                    | FO = 4 Routing Delay                 |      | 1.7               |       | 1.9               |      | 2.2      |      | 2.5   |                          | 3.3  | ns    |
| t <sub>RD8</sub>                    | FO = 8 Routing Delay                 |      | 2.8               |       | 3.2               |      | 3.6      |      | 4.2   |                          | 5.5  | ns    |
| I/O Mod                             | ule Sequential Timing (wrt IOCLK     | pad) |                   |       |                   |      |          |      |       |                          |      |       |
| t <sub>INH</sub>                    | Input F-F Data Hold                  | 0.0  |                   | 0.0   |                   | 0.0  |          | 0.0  |       | 0.0                      |      | ns    |
| t <sub>INSU</sub>                   | Input F-F Data Setup                 | 1.8  |                   | 2.0   |                   | 2.3  |          | 2.7  |       | 3.0                      |      | ns    |
| t <sub>IDEH</sub>                   | Input Data Enable Hold               | 0.0  |                   | 0.0   |                   | 0.0  |          | 0.0  |       | 0.0                      |      | ns    |
| t <sub>IDESU</sub>                  | Input Data Enable Setup              | 5.8  |                   | 6.5   |                   | 7.5  |          | 8.6  |       | 8.6                      |      | ns    |
| t <sub>OUTH</sub>                   | Output F-F Data hold                 | 0.7  |                   | 0.8   |                   | 0.9  |          | 1.0  |       | 1.0                      |      | ns    |
| t <sub>OUTSU</sub>                  | Output F-F Data Setup                | 0.7  |                   | 0.8   |                   | 0.9  |          | 1.0  |       | 1.0                      |      | ns    |
| t <sub>ODEH</sub>                   | Output Data Enable Hold              | 0.3  |                   | 0.4   |                   | 0.4  |          | 0.5  |       | 0.5                      |      | ns    |
| f <sub>ODESU</sub>                  | Output Data Enable Setup             | 1.3  |                   | 1.5   |                   | 1.7  |          | 2.0  |       | 2.0                      |      | ns    |

Notes: \*

1. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



**Detailed Specifications** 

### A1425A, A14V25A Timing Characteristics (continued)

Table 2-24 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Module – TTL Output Timing <sup>1</sup> |                                        |      | -3 Speed <sup>2</sup> -2 Speed <sup>2</sup> - |      |      |      | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|---------------------------------------------|----------------------------------------|------|-----------------------------------------------|------|------|------|------|------|-------|-------|--------------------|-------|
| Parameter/Description I                     |                                        | Min. | Max.                                          | Min. | Max. | Min. | Max. | Min. | Max.  | Min.  | Max.               | 1     |
| t <sub>DHS</sub>                            | Data to Pad, High Slew                 |      | 5.0                                           |      | 5.6  |      | 6.4  |      | 7.5   |       | 9.8                | ns    |
| t <sub>DLS</sub>                            | Data to Pad, Low Slew                  |      | 8.0                                           |      | 9.0  |      | 10.2 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENZHS</sub>                          | Enable to Pad, Z to H/L, High Slew     |      | 4.0                                           |      | 4.5  |      | 5.1  |      | 6.0   |       | 7.8                | ns    |
| t <sub>ENZLS</sub>                          | Enable to Pad, Z to H/L, Low Slew      |      | 7.4                                           |      | 8.3  |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENHSZ</sub>                          | Enable to Pad, H/L to Z, High Slew     |      | 6.5                                           |      | 7.5  |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>ENLSZ</sub>                          | Enable to Pad, H/L to Z, Low Slew      |      | 6.5                                           |      | 7.5  |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKHS</sub>                           | IOCLK Pad to Pad H/L, High Slew        |      | 7.5                                           |      | 7.5  |      | 9.0  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKLS</sub>                           | IOCLK Pad to Pad H/L, Low Slew         |      | 11.3                                          |      | 11.3 |      | 13.5 |      | 15.0  |       | 19.5               | ns    |
| d <sub>TLHHS</sub>                          | Delta Low to High, High Slew           |      | 0.02                                          |      | 0.02 |      | 0.03 |      | 0.03  |       | 0.04               | ns/pF |
| d <sub>TLHLS</sub>                          | Delta Low to High, Low Slew            |      | 0.05                                          |      | 0.05 |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| d <sub>THLHS</sub>                          | Delta High to Low, High Slew           |      | 0.04                                          |      | 0.04 |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |
| d <sub>THLLS</sub>                          | Delta High to Low, Low Slew            |      | 0.05                                          |      | 0.05 |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| I/O Moo                                     | dule – CMOS Output Timing <sup>1</sup> |      |                                               |      |      |      |      |      |       |       |                    |       |
| t <sub>DHS</sub>                            | Data to Pad, High Slew                 |      | 6.2                                           |      | 7.0  |      | 7.9  |      | 9.3   |       | 12.1               | ns    |
| t <sub>DLS</sub>                            | Data to Pad, Low Slew                  |      | 11.7                                          |      | 13.1 |      | 14.9 |      | 17.5  |       | 22.8               | ns    |
| t <sub>ENZHS</sub>                          | Enable to Pad, Z to H/L, High Slew     |      | 5.2                                           |      | 5.9  |      | 6.6  |      | 7.8   |       | 10.1               | ns    |
| t <sub>ENZLS</sub>                          | Enable to Pad, Z to H/L, Low Slew      |      | 8.9                                           |      | 10.0 |      | 11.3 |      | 13.3  |       | 17.3               | ns    |
| t <sub>ENHSZ</sub>                          | Enable to Pad, H/L to Z, High Slew     |      | 6.7                                           |      | 7.5  |      | 8.5  |      | 10.0  |       | 13.0               | ns    |
| t <sub>ENLSZ</sub>                          | Enable to Pad, H/L to Z, Low Slew      |      | 6.7                                           |      | 7.5  |      | 9.0  |      | 10.0  |       | 13.0               | ns    |
| t <sub>CKHS</sub>                           | IOCLK Pad to Pad H/L, High Slew        |      | 8.9                                           |      | 8.9  |      | 10.7 |      | 11.8  |       | 15.3               | ns    |
| t <sub>CKLS</sub>                           | IOCLK Pad to Pad H/L, Low Slew         |      | 13.0                                          |      | 13.0 |      | 15.6 |      | 17.3  |       | 22.5               | ns    |
| d <sub>TLHHS</sub>                          | Delta Low to High, High Slew           |      | 0.04                                          |      | 0.04 |      | 0.05 |      | 0.06  |       | 0.08               | ns/pF |
| d <sub>TLHLS</sub>                          | Delta Low to High, Low Slew            |      | 0.07                                          |      | 0.08 |      | 0.09 |      | 0.11  |       | 0.14               | ns/pF |
| d <sub>THLHS</sub>                          | Delta High to Low, High Slew           |      | 0.03                                          |      | 0.03 |      | 0.03 |      | 0.04  |       | 0.05               | ns/pF |
| d <sub>THLLS</sub>                          | Delta High to Low, Low Slew            |      | 0.04                                          |      | 0.04 |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |

Notes: \*

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

### A1440A, A14V40A Timing Characteristics (continued)

| Table 2-29 • A1440A. | A14V40A Worst-Case                     | Commercial Conditions.                  | VCC = 4.75 V, T <sub>J</sub> = 70°C |
|----------------------|----------------------------------------|-----------------------------------------|-------------------------------------|
|                      | ////////////////////////////////////// | ••••••••••••••••••••••••••••••••••••••• | ·····                               |

| Dedicated (hardwired) I/O Clock Network |                                                   |            | beed <sup>1</sup> | -2 Sp      | beed <sup>1</sup> | –1 S       | peed       | Std. Speed |            | 3.3 V Speed <sup>1</sup> |            | Units |
|-----------------------------------------|---------------------------------------------------|------------|-------------------|------------|-------------------|------------|------------|------------|------------|--------------------------|------------|-------|
| Parameter/Description                   |                                                   | Min.       | Max.              | Min.       | Max.              | Min.       | Max.       | Min.       | Max.       | Min.                     | Max.       |       |
| t <sub>IOCKH</sub>                      | Input Low to High (pad to I/O module input)       |            | 2.0               |            | 2.3               |            | 2.6        |            | 3.0        |                          | 3.5        | ns    |
| t <sub>IOPWH</sub>                      | Minimum Pulse Width High                          | 1.9        |                   | 2.4        |                   | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>IPOWL</sub>                      | Minimum Pulse Width Low                           | 1.9        |                   | 2.4        |                   | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>IOSAPW</sub>                     | Minimum Asynchronous Pulse Width                  | 1.9        |                   | 2.4        |                   | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>IOCKSW</sub>                     | Maximum Skew                                      |            | 0.4               |            | 0.4               |            | 0.4        |            | 0.4        |                          | 0.4        | ns    |
| t <sub>IOP</sub>                        | Minimum Period                                    | 4.0        |                   | 5.0        |                   | 6.8        |            | 8.0        |            | 10.0                     |            | ns    |
| f <sub>IOMAX</sub>                      | Maximum Frequency                                 |            | 250               |            | 200               |            | 150        |            | 125        |                          | 100        | MHz   |
| Dedicate                                | d (hardwired) Array Clock                         |            |                   |            |                   | -          |            |            |            |                          |            |       |
| t <sub>HCKH</sub>                       | Input Low to High (pad to S-module input)         |            | 3.0               |            | 3.4               |            | 3.9        |            | 4.5        |                          | 5.5        | ns    |
| t <sub>HCKL</sub>                       | Input High to Low (pad to S-module input)         |            | 3.0               |            | 3.4               |            | 3.9        |            | 4.5        |                          | 5.5        | ns    |
| t <sub>HPWH</sub>                       | Minimum Pulse Width High                          | 1.9        |                   | 2.4        |                   | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>HPWL</sub>                       | Minimum Pulse Width Low                           | 1.9        |                   | 2.4        |                   | 3.3        |            | 3.8        |            | 4.8                      |            | ns    |
| t <sub>HCKSW</sub>                      | Delta High to Low, Low Slew                       |            | 0.3               |            | 0.3               |            | 0.3        |            | 0.3        |                          | 0.3        | ns    |
| t <sub>HP</sub>                         | Minimum Period                                    | 4.0        |                   | 5.0        |                   | 6.8        |            | 8.0        |            | 10.0                     |            | ns    |
| f <sub>HMAX</sub>                       | Maximum Frequency                                 |            | 250               |            | 200               |            | 150        |            | 125        |                          | 100        | MHz   |
| Routed A                                | rray Clock Networks                               | •          |                   |            | •                 |            |            | •          | -          |                          |            |       |
| <sup>t</sup> RCKH                       | Input Low to High (FO = 64)                       |            | 3.7               |            | 4.1               |            | 4.7        |            | 5.5        |                          | 9.0        | ns    |
| t <sub>RCKL</sub>                       | Input High to Low (FO = 64)                       |            | 4.0               |            | 4.5               |            | 5.1        |            | 6.0        |                          | 9.0        | ns    |
| t <sub>RPWH</sub>                       | Min. Pulse Width High (FO = 64)                   | 3.3        |                   | 3.8        |                   | 4.2        |            | 4.9        |            | 6.5                      |            | ns    |
| t <sub>RPWL</sub>                       | Min. Pulse Width Low (FO = 64)                    | 3.3        |                   | 3.8        |                   | 4.2        |            | 4.9        |            | 6.5                      |            | ns    |
| t <sub>RCKSW</sub>                      | Maximum Skew (FO = 128)                           |            | 0.7               |            | 0.8               |            | 0.9        |            | 1.0        |                          | 1.0        | ns    |
| t <sub>RP</sub>                         | Minimum Period (FO = 64)                          | 6.8        |                   | 8.0        |                   | 8.7        |            | 10.0       |            | 13.4                     |            | ns    |
| f <sub>RMAX</sub>                       | Maximum Frequency (FO = 64)                       |            | 150               |            | 125               |            | 115        |            | 100        |                          | 75         | MHz   |
| Clock-to-                               | Clock Skews                                       |            |                   |            |                   |            |            |            |            |                          |            |       |
| t <sub>IOHCKSW</sub>                    | I/O Clock to H-Clock Skew                         | 0.0        | 1.7               | 0.0        | 1.8               | 0.0        | 2.0        | 0.0        | 2.2        | 0.0                      | 3.0        | ns    |
| t <sub>IORCKSW</sub>                    | I/O Clock to R-Clock Skew (FO = 64)<br>(FO = 144) | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0               | 3.0<br>3.0 | ns    |
| t <sub>HRCKSW</sub>                     | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 144)   | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0               | 1.0<br>3.0 | ns    |

Notes:

1. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

2. Delays based on 35 pF loading.

### A14100A, A14V100A Timing Characteristics (continued)

Table 2-35 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Moo               | dule Input Propagation Delays        | -3 S | beed <sup>1</sup> | -2 S | beed <sup>1</sup> | –1 S | -1 Speed Std. Speed 3.3 |      |      | 3.3 V | 3.3 V Speed <sup>1</sup> |    |
|-----------------------|--------------------------------------|------|-------------------|------|-------------------|------|-------------------------|------|------|-------|--------------------------|----|
| Parameter/Description |                                      | Min. | Max.              | Min. | Max.              | Min. | Max.                    | Min. | Max. | Min.  | Max.                     |    |
| t <sub>INY</sub>      | Input Data Pad to Y                  |      | 2.8               |      | 3.2               |      | 3.6                     |      | 4.2  |       | 5.5                      | ns |
| t <sub>ICKY</sub>     | Input Reg IOCLK Pad to Y             |      | 4.7               |      | 5.3               |      | 6.0                     |      | 7.0  |       | 9.2                      | ns |
| t <sub>OCKY</sub>     | Output Reg IOCLK Pad to Y            |      | 4.7               |      | 5.3               |      | 6.0                     |      | 7.0  |       | 9.2                      | ns |
| t <sub>ICLRY</sub>    | Input Asynchronous Clear to Y        |      | 4.7               |      | 5.3               |      | 6.0                     |      | 7.0  |       | 9.2                      | ns |
| t <sub>OCLRY</sub>    | Output Asynchronous Clear to Y       |      | 4.7               |      | 5.3               |      | 6.0                     |      | 7.0  |       | 9.2                      | ns |
| Predict               | ed Input Routing Delays <sup>2</sup> |      |                   |      |                   |      |                         |      |      |       |                          |    |
| t <sub>RD1</sub>      | FO = 1 Routing Delay                 |      | 0.9               |      | 1.0               |      | 1.1                     |      | 1.3  |       | 1.7                      | ns |
| t <sub>RD2</sub>      | FO = 2 Routing Delay                 |      | 1.2               |      | 1.4               |      | 1.6                     |      | 1.8  |       | 2.4                      | ns |
| t <sub>RD3</sub>      | FO = 3 Routing Delay                 |      | 1.4               |      | 1.6               |      | 1.8                     |      | 2.1  |       | 2.8                      | ns |
| t <sub>RD4</sub>      | FO = 4 Routing Delay                 |      | 1.7               |      | 1.9               |      | 2.2                     |      | 2.5  |       | 3.3                      | ns |
| t <sub>RD8</sub>      | FO = 8 Routing Delay                 |      | 2.8               |      | 3.2               |      | 3.6                     |      | 4.2  |       | 5.5                      | ns |
| I/O Moo               | dule Sequential Timing (wrt IOCLK    | pad) |                   |      |                   |      |                         |      |      |       |                          |    |
| t <sub>INH</sub>      | Input F-F Data Hold                  | 0.0  |                   | 0.0  |                   | 0.0  |                         | 0.0  |      | 0.0   |                          | ns |
| t <sub>INSU</sub>     | Input F-F Data Setup                 | 1.2  |                   | 1.4  |                   | 1.5  |                         | 1.8  |      | 1.8   |                          | ns |
| t <sub>IDEH</sub>     | Input Data Enable Hold               | 0.0  |                   | 0.0  |                   | 0.0  |                         | 0.0  |      | 0.0   |                          | ns |
| t <sub>IDESU</sub>    | Input Data Enable Setup              | 5.8  |                   | 6.5  |                   | 7.5  |                         | 8.6  |      | 8.6   |                          | ns |
| t <sub>OUTH</sub>     | Output F-F Data hold                 | 0.7  |                   | 0.8  |                   | 1.0  |                         | 1.0  |      | 1.0   |                          | ns |
| t <sub>OUTSU</sub>    | Output F-F Data Setup                | 0.7  |                   | 0.8  |                   | 1.0  |                         | 1.0  |      | 1.0   |                          | ns |
| t <sub>ODEH</sub>     | Output Data Enable Hold              | 0.3  |                   | 0.4  |                   | 0.5  |                         | 0.5  |      | 0.5   |                          | ns |
| f <sub>ODESU</sub>    | Output Data Enable Setup             | 1.3  |                   | 1.5  |                   | 2.0  |                         | 2.0  |      | 2.0   |                          | ns |

Notes: \*

1. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

Accelerator Series FPGAs – ACT 3 Family

|            | TQ176                     |                           | TQ176      |                           |                           |  |  |  |
|------------|---------------------------|---------------------------|------------|---------------------------|---------------------------|--|--|--|
| Pin Number | A1440, A14V40<br>Function | A1460, A14V60<br>Function | Pin Number | A1440, A14V40<br>Function | A1460, A14V60<br>Function |  |  |  |
| 1          | GND                       | GND                       | 89         | GND                       | GND                       |  |  |  |
| 2          | SDI, I/O                  | SDI, I/O                  | 98         | VCC                       | VCC                       |  |  |  |
| 10         | MODE                      | MODE                      | 99         | VCC                       | VCC                       |  |  |  |
| 11         | VCC                       | VCC                       | 108        | GND                       | GND                       |  |  |  |
| 20         | NC                        | I/O                       | 109        | VCC                       | VCC                       |  |  |  |
| 21         | GND                       | GND                       | 110        | GND                       | GND                       |  |  |  |
| 22         | VCC                       | VCC                       | 119        | NC                        | I/O                       |  |  |  |
| 23         | GND                       | GND                       | 121        | NC                        | I/O                       |  |  |  |
| 32         | VCC                       | VCC                       | 122        | VCC                       | VCC                       |  |  |  |
| 33         | VCC                       | VCC                       | 123        | GND                       | GND                       |  |  |  |
| 44         | GND                       | GND                       | 124        | VCC                       | VCC                       |  |  |  |
| 49         | NC                        | I/O                       | 132        | IOCLK, I/O                | IOCLK, I/O                |  |  |  |
| 51         | NC                        | I/O                       | 133        | GND                       | GND                       |  |  |  |
| 63         | NC                        | I/O                       | 138        | NC                        | I/O                       |  |  |  |
| 64         | PRB, I/O                  | PRB, I/O                  | 152        | CLKA, I/O                 | CLKA, I/O                 |  |  |  |
| 65         | GND                       | GND                       | 153        | CLKB, I/O                 | CLKB, I/O                 |  |  |  |
| 66         | VCC                       | VCC                       | 154        | VCC                       | VCC                       |  |  |  |
| 67         | VCC                       | VCC                       | 155        | GND                       | GND                       |  |  |  |
| 69         | HCLK, I/O                 | HCLK, I/O                 | 156        | VCC                       | VCC                       |  |  |  |
| 82         | NC                        | I/O                       | 157        | PRA, I/O                  | PRA, I/O                  |  |  |  |
| 83         | NC                        | I/O                       | 158        | NC                        | I/O                       |  |  |  |
| 87         | SDO                       | SDO                       | 170        | NC                        | I/O                       |  |  |  |
| 88         | IOPCL, I/O                | IOPCL, I/O                | 176        | DCLK, I/O                 | DCLK, I/O                 |  |  |  |

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Accelerator Series FPGAs – ACT 3 Family

|                | BG225                                                                               |  |  |  |  |
|----------------|-------------------------------------------------------------------------------------|--|--|--|--|
| A1460 Function | Location                                                                            |  |  |  |  |
| CLKA or I/O    | C8                                                                                  |  |  |  |  |
| CLKB or I/O    | B8                                                                                  |  |  |  |  |
| DCLK or I/O    | B2                                                                                  |  |  |  |  |
| GND            | A1, A15, D15, F8, G7, G8, G9, H6, H7, H8, H9, H10, J7, J8, J9, K8, P2, R15          |  |  |  |  |
| HCLK or I/O    | P9                                                                                  |  |  |  |  |
| IOCLK or I/O   | B14                                                                                 |  |  |  |  |
| IOPCL or I/O   | P14                                                                                 |  |  |  |  |
| MODE           | D1                                                                                  |  |  |  |  |
| NC             | A11, B5, B7, D8, D12, F6, F11, H1, H12, H14, K11, L1, L13, N8, P5, R1, R8, R11, R14 |  |  |  |  |
| PRA or I/O     | A7                                                                                  |  |  |  |  |
| PRB or I/O     | L7                                                                                  |  |  |  |  |
| SDI or I/O     | D4                                                                                  |  |  |  |  |
| SDO            | N13                                                                                 |  |  |  |  |
| VCC            | A8, B12, D5, D14, E3, E8, E13, H2, H3, H11, H15, K4, L2, L12, M8, M15, P4, P8, R13  |  |  |  |  |

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The BG225 package has been discontinued.

Package Pin Assignments

Microsemi

# BG313



#### Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Accelerator Series FPGAs – ACT 3 Family

|                             | BG313                                                                                                                                                                                                                                               |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A14100, A14V100<br>Function | Location                                                                                                                                                                                                                                            |
| CLKA or I/O                 | J13                                                                                                                                                                                                                                                 |
| CLKB or I/O                 | G13                                                                                                                                                                                                                                                 |
| DCLK or I/O                 | B2                                                                                                                                                                                                                                                  |
| GND                         | A1, A25, AD2, AE25, J21, L13, M12, M14, N11, N13, N15, P12, P14, R13                                                                                                                                                                                |
| HCLK or I/O                 | T14                                                                                                                                                                                                                                                 |
| IOCLK or I/O                | B24                                                                                                                                                                                                                                                 |
| IOPCL or I/O                | AD24                                                                                                                                                                                                                                                |
| MODE                        | G3                                                                                                                                                                                                                                                  |
| NC                          | A3, A13, A23, AA5, AA9, AA23, AB2, AB4, AB20, AC13, AC25, AD22, AE1, AE21, B14, C5, C25, D4, D24, E3, E21, F6, F10, F16, G1, G25, H18, H24, J1, J7, J25, K12, L15, L17, M6, N1, N5, N7, N21, N23, P20, R11, T6, T8, U9, U13, U21, V16, W7, Y20, Y24 |
| PRA or I/O                  | H12                                                                                                                                                                                                                                                 |
| PRB or I/O                  | AD12                                                                                                                                                                                                                                                |
| SDI or I/O                  | C1                                                                                                                                                                                                                                                  |
| SDO                         | AE23                                                                                                                                                                                                                                                |
| VCC                         | AB18, AD6, AE13, C13, C19, E13, G9, H22, K8, K20, M16, N3, N9, N25, U5, W13, V2, V22, V24                                                                                                                                                           |

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Accelerator Series FPGAs – ACT 3 Family

|                | PG133                                                    |  |  |  |  |  |
|----------------|----------------------------------------------------------|--|--|--|--|--|
| A1425 Function | Location                                                 |  |  |  |  |  |
| CLKA or I/O    | D7                                                       |  |  |  |  |  |
| CLKB or I/O    | B6                                                       |  |  |  |  |  |
| DCLK or I/O    | D4                                                       |  |  |  |  |  |
| GND            | A2, C3, C7, C11, C12, F10, G3, G11, L3, L7, L11, M3, N12 |  |  |  |  |  |
| HCLK or I/O    | К7                                                       |  |  |  |  |  |
| IOCLK or I/O   | C10                                                      |  |  |  |  |  |
| IOPCL or I/O   | L10                                                      |  |  |  |  |  |
| MODE           | E3                                                       |  |  |  |  |  |
| NC             | A1, A7, A13, G1, G13, N1, N7, N13                        |  |  |  |  |  |
| PRA or I/O     | A6                                                       |  |  |  |  |  |
| PRB or I/O     | L6                                                       |  |  |  |  |  |
| SDI or I/O     | C2                                                       |  |  |  |  |  |
| SDO            | M11                                                      |  |  |  |  |  |
| VCC            | B2, B7, B12, E11, G2, G12, J2, J12, M2, M7, M12          |  |  |  |  |  |

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The PG133 package has been discontinued.

Accelerator Series FPGAs – ACT 3 Family

|                | PG175                                                    |  |  |  |  |  |
|----------------|----------------------------------------------------------|--|--|--|--|--|
| A1440 Function | Location                                                 |  |  |  |  |  |
| CLKA or I/O    | C9                                                       |  |  |  |  |  |
| CLKB or I/O    | А9                                                       |  |  |  |  |  |
| DCLK or I/O    | D5                                                       |  |  |  |  |  |
| GND            | D4, D8, D11, D12, E4, E14, H4, H12, L4, L12, M4, M8, M12 |  |  |  |  |  |
| HCLK or I/O    | R8                                                       |  |  |  |  |  |
| IOCLK or I/O   | E12                                                      |  |  |  |  |  |
| IOPCL or I/O   | P13                                                      |  |  |  |  |  |
| MODE           | F3                                                       |  |  |  |  |  |
| NC             | A1, A2, A15, B2, B3, P2, P14, R1, R2, R14, R15           |  |  |  |  |  |
| PRA or I/O     | B8                                                       |  |  |  |  |  |
| PRB or I/O     | R7                                                       |  |  |  |  |  |
| SDI or I/O     | D3                                                       |  |  |  |  |  |
| SDO            | N12                                                      |  |  |  |  |  |
| VCC            | C3, C8, C13, E15, H3, H13, L1, L14, N3, N8, N13          |  |  |  |  |  |

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The PG175 package has been discontinued.



Package Pin Assignments

# PG207



#### Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

# 4 – Datasheet Information

# **List of Changes**

The following table lists critical changes that were made in each version of the datasheet.

| Revision                       | Changes                                                                                                                                                                                                                                                                                                                                          | Page            |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Revision 3<br>(January 2012)   | The description for SDO pins had earlier been removed from the datasheet and has now been included again, in the "Pin Descriptions" section (SAR 35820).                                                                                                                                                                                         | 2-21            |
|                                | SDO pin numbers had earlier been removed from package pin assignment tables in the datasheet, and have now been restored to the pin tables (SAR 35820).                                                                                                                                                                                          | 3-1             |
| Revision 2<br>(September 2011) | The ACT 3 datasheet was formatted newly in the style used for current datasheets. The same information is present (other than noted in the list of changes for this revision) but divided into chapters.                                                                                                                                         | N/A             |
|                                | The datasheet was revised to note in multiple places that speed grades -2 and -3 have been discontinued. The following device/package combinations have been discontinued for all speed grades and temperatures (SAR 33872):<br>A1415 PG100<br>A1425 PG133<br>A1440 PG175<br>A1460 BG225<br>Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004. | I and<br>others |
|                                | The "Features" section was revised to state the clock-to-ouput time and on-chip performance for –1 speed grade as 9.0 ns and 186 MHz. The "General Description" section was revised in accordance (SAR 33872).                                                                                                                                   | Ι               |
|                                | The maximum performance values were updated in Table 1 • ACT 3 Family Product Information, and now reflect worst-case commercial for the -1 speed grade (SAR 33872).                                                                                                                                                                             | Ι               |
|                                | The "Product Plan" table was updated as follows to conform to current offerings (SAR 33872):<br>The A1415A device is offered in PL84, PG100, and VQ100 packages for Military application.<br>The A1440A device is offered in TQ176 and VQ100 packages for Industrial application.                                                                | III             |
|                                | Table 1-1 • Chip-to-Chip Performance (worst-case commercial) was updated to include data for all speed grades instead of only –3 (SAR 33872).                                                                                                                                                                                                    | 1-2             |
|                                | Figure 1-1 • Predictable Performance (worst-case commercial, –1 speed grade) was revised to reflect values for the –1 speed grade (SAR 33872).                                                                                                                                                                                                   | 1-1             |
|                                | Figure 2-10 • Timing Model was updated to show data for the –1 speed grade instead of –3 (SAR 33872).                                                                                                                                                                                                                                            | 2-16            |
|                                | Table 2-14 • Logic Module and Routing Delay by Fanout (ns); Worst-Case Commercial Conditions was updated to include data for all speed grades instead of only –3 (SAR 33872).                                                                                                                                                                    | 2-20            |
|                                | Package names used in the "Package Pin Assignments" section and throughout the document were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 27395).                                                                                                                                                                 | 3-1             |