Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 848 | | Number of Logic Elements/Cells | - | | Total RAM Bits | - | | Number of I/O | 131 | | Number of Gates | 6000 | | Voltage - Supply | 4.5V ~ 5.5V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 160-BQFP | | Supplier Device Package | 160-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a1460a-1pq160c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **ACT 3 Family Overview** | General Description | 1-1 | |------------------------------------------------------------------------|------| | Detailed Specifications | | | Topology | 2-1 | | Logic Modules | | | | | | Clock Networks | | | Routing Structure | | | 5 V Operating Conditions | | | 3.3 V Operating Conditions | | | Package Thermal Characteristics | | | ACT 3 Timing Model | | | Pin Descriptions | | | | | | Package Pin Assignments | | | PL84 | 3-1 | | PQ100 | 3-3 | | PQ160 | 3-5 | | PQ208, RQ208 | 3-8 | | VQ100 | 3-12 | | CQ132 | 3-14 | | CQ196 | 3-16 | | CQ256 | 3-18 | | BG225 | 3-20 | | BG313 | 3-22 | | PG100 | | | PG133 | 3-26 | | PG175 | 3-28 | | PG207 | | | PG257 | | | | | | Datasheet Information | | | List of Changes | 4-1 | | Datasheet Categories | 4-3 | | Safety Critical Life Support, and High Polichility Applications Policy | 12 | VI Revision 3 # 1 – ACT 3 Family Overview # **General Description** Microsemi's ACT 3 Accelerator Series of FPGAs offers the industry's fastest high-capacity programmable logic device. ACT 3 FPGAs offer a high performance, PCI compliant programmable solution capable of 186 MHz on-chip performance and 9.0 nanosecond clock-to-output (–1 speed grade), with capacities spanning from 1,500 to 10,000 gate array equivalent gates. The ACT 3 family builds on the proven two-module architecture consisting of combinatorial and sequential logic modules used in Microsemi's 3200DX and 1200XL families. In addition, the ACT 3 I/O modules contain registers which deliver 9.0 nanosecond clock-to-out times (–1 speed grade). The devices contain four clock distribution networks, including dedicated array and I/O clocks, supporting very fast synchronous and asynchronous designs. In addition, routed clocks can be used to drive high fanout signals such as flip-flop resets and output. The ACT 3 family is supported by Microsemi's Designer Series Development System which offers automatic placement and routing (with automatic or fixed pin assignments), static timing analysis, user programming, and debug and diagnostic probe capabilities. Figure 1-1 • Predictable Performance (worst-case commercial, -1 speed grade) # **System Performance Model** # **Module Output Connections** Module outputs have dedicated output segments. Output segments extend vertically two channels above and two channels below, except at the top or bottom of the array. Output segments twist, as shown in Figure 10, so that only four vertical tracks are required. ### LVT Connections Outputs may also connect to nondedicated segments called Long Vertical Tracks (LVTs). Each module pair in the array shares four LVTs that span the length of the column. Any module in the column pair can connect to one of the LVTs in the column using an FF connection. The FF connection uses antifuses connected directly to the driver stage of the module output, bypassing the isolation transistor. FF antifuses are programmed at a higher current level than HF, VF, or XF antifuses to produce a lower resistance value. ### **Antifuse Connections** In general every intersection of a vertical segment and a horizontal segment contains an unprogrammed antifuse (XF-type). One exception is in the case of the clock networks. ### **Clock Connections** To minimize loading on the clock networks, a subset of inputs has antifuses on the clock tracks. Only a few of the C-module and S-module inputs can be connected to the clock networks. To further reduce loading on the clock network, only a subset of the horizontal routing tracks can connect to the clock inputs of the S-module. # **Programming and Test Circuits** The array of logic and I/O modules is surrounded by test and programming circuits controlled by the temporary special I/O pins MODE, SDI, and DCLK. The function of these pins is similar to all ACT family devices. The ACT 3 family also includes support for two Actionprobe<sup>®</sup> circuits, allowing complete observability of any logic or I/O module in the array using the temporary special I/O pins, PRA and PRB. 2-8 Revision 3 # **Power Dissipation** P = [ICC standby + lactive] \* VCC \* IOL \* VOL \* N + IOH\* (VCC - VOH) \* M EQ3 where: ICC standby is the current flowing when no inputs or outputs are changing lactive is the current flowing due to CMOS switching. IOL and IOH are TTL sink/source current. VOL and VOH are TTL level output voltages. N is the number of outputs driving TTL loads to VOL. M equals the number of outputs driving TTL loads to VOH. An accurate determination of N and M is problematical because their values depend on the design and on the system I/O. The power can be divided into two components: static and active. # **Static Power Component** Microsemi FPGAs have small static power components that result in lower power dissipation than PALs or PLDs. By integrating multiple PALs/PLDs into one FPGA, an even greater reduction in board-level power dissipation can be achieved. The power due to standby current is typically a small component of the overall power. Standby power is calculated in Table 2-9 for commercial, worst case conditions. Table 2-9 • Standby Power Calculation | ICC | VCC | Power | |------|--------|---------| | 2 mA | 5.25 V | 10.5 mW | The static power dissipated by TTL loads depends on the number of outputs driving high or low and the DC load current. Again, this value is typically small. For instance, a 32-bit bus sinking 4 mA at 0.33 V will generate 42 mW with all outputs driving low, and 140 mW with all outputs driving high. The actual dissipation will average somewhere between as I/Os switch states with time. # **Active Power Component** Power dissipation in CMOS devices is usually dominated by the active (dynamic) power dissipation. This component is frequency dependent, a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitance due to PC board traces and load device inputs. An additional component of the active power dissipation is the totem-pole current in CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation. # **Equivalent Capacitance** The power dissipated by a CMOS circuit can be expressed by EQ 4. Power ( $$\mu$$ W) = C<sub>EQ</sub> \* VCC<sup>2</sup> \* F EQ 4 Where: C<sub>FO</sub> is the equivalent capacitance expressed in pF. VCC is the power supply in volts. F is the switching frequency in MHz. 2-12 Revision 3 Equivalent capacitance is calculated by measuring ICC active at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of VCC. Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown in Figure 2-10. Table 2-10 • CEQ Values for Microsemi FPGAs | Item | CEQ Value | |------------------------------------------------------|-----------| | Modules (C <sub>EQM</sub> ) | 6.7 | | Input Buffers (C <sub>EQI</sub> ) | 7.2 | | Output Buffers (C <sub>EQO</sub> ) | 10.4 | | Routed Array Clock Buffer Loads (C <sub>EQCR</sub> ) | 1.6 | | Dedicated Clock Buffer Loads (C <sub>EQCD</sub> ) | 0.7 | | I/O Clock Buffer Loads (C <sub>EQCI)</sub> | 0.9 | To calculate the active power dissipated from the complete design, the switching frequency of each part of the logic must be known. EQ 5 shows a piece-wise linear summation over all components. $$\begin{split} & \text{Power =VCC$^2$} * \text{[(m * C_{EQM} * f_m)_{modules} + (n * C_{EQI} * f_n)_{inputs} \\ & + (p * (C_{EQO} + C_L) * f_p)_{outputs} \\ & + 0.5 * (q1 * C_{EQCR} * f_{q1})_{routed\_Clk1} + (r1 * fq1)_{routed\_Clk1} \\ & + 0.5 * (q2 * C_{EQCR} * fq2)_{routed\_Clk2} \\ & + (r_2 * f_{q2})_{routed\_Clk2} + 0.5 * (s_1 * C_{EQCD} * f_{s1})_{dedicated\_Clk} \\ & + (s_2 * C_{EQCI} * f_{s2})_{IO\_Clk} \end{split}$$ EQ 5 #### Where: m = Number of logic modules switching at f<sub>m</sub> n = Number of input buffers switching at fn p = Number of output buffers switching at f<sub>p</sub> q1 = Number of clock loads on the first routed array clock q2 = Number of clock loads on the second routed array clock r<sub>1</sub> = Fixed capacitance due to first routed array clock r<sub>2</sub> = Fixed capacitance due to second routed array clock s<sub>1</sub> = Fixed number of clock loads on the dedicated array clock s<sub>2</sub> = Fixed number of clock loads on the dedicated I/O clock C<sub>EQM</sub> = Equivalent capacitance of logic modules in pF $C_{EQI}$ = Equivalent capacitance of input buffers in pF C<sub>EOO</sub> = Equivalent capacitance of output buffers in pF C<sub>FOCR</sub> = Equivalent capacitance of routed array clock in pF C<sub>EOCD</sub> = Equivalent capacitance of dedicated array clock in pF C<sub>FOCI</sub> = Equivalent capacitance of dedicated I/O clock in pF C<sub>L</sub> = Output lead capacitance in pF f<sub>m</sub> = Average logic module switching rate in MHz $f_n$ = Average input buffer switching rate in MHz f<sub>n</sub> = Average output buffer switching rate in MHz f<sub>q1</sub> = Average first routed array clock rate in MHz f<sub>q2</sub> = Average second routed array clock rate in MHz f<sub>s1</sub> = Average dedicated array clock rate in MHz f<sub>s2</sub> = Average dedicated I/O clock rate in MHz Figure 2-11 • Output Buffers Figure 2-12 • AC Test Loads Figure 2-13 • Input Buffer Delays Figure 2-16 • I/O Module: Sequential Input Timing Characteristics Figure 2-17 • I/O Module: Sequential Output Timing Characteristics Table 2-21 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J = 70^{\circ}$ C | Dedicate | d (hardwired) I/O Clock Network | −3 S | peed | -2 S | peed | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units | |----------------------|------------------------------------------------------|------|------|------|------|------|------|------|-------|------------|--------------------|-------| | Paramete | er/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>IOCKH</sub> | Input Low to High (pad to I/O module input) | | 2.0 | | 2.3 | | 2.6 | | 3.0 | | 3.5 | ns | | t <sub>IOPWH</sub> | Minimum Pulse Width High | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>IPOWL</sub> | Minimum Pulse Width Low | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>IOSAPW</sub> | Minimum Asynchronous Pulse Width | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>IOCKSW</sub> | Maximum Skew | | 0.4 | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ns | | t <sub>IOP</sub> | Minimum Period | 4.0 | | 5.0 | | 6.8 | | 8.0 | | 10.0 | | ns | | f <sub>IOMAX</sub> | Maximum Frequency | | 250 | | 200 | | 150 | | 125 | | 100 | MHz | | Dedicate | d (hardwired) Array Clock | | | | | | | | | | | | | <sup>t</sup> HCKH | Input Low to High (pad to S-module input) | | 3.0 | | 3.4 | | 3.9 | | 4.5 | | 5.5 | ns | | t <sub>HCKL</sub> | Input High to Low (pad to S-module input) | | 3.0 | | 3.4 | | 3.9 | | 4.5 | | 5.5 | ns | | t <sub>HPWH</sub> | Minimum Pulse Width High | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>HPWL</sub> | Minimum Pulse Width Low | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>HCKSW</sub> | Delta High to Low, Low Slew | | 0.3 | | 0.3 | | 0.3 | | 0.3 | | 0.3 | ns | | t <sub>HP</sub> | Minimum Period | 4.0 | | 5.0 | | 6.8 | | 8.0 | | 10.0 | | ns | | f <sub>HMAX</sub> | Maximum Frequency | | 250 | | 200 | | 150 | | 125 | | 100 | MHz | | Routed A | rray Clock Networks | | | | | | | | | | | | | t <sub>RCKH</sub> | Input Low to High (FO = 64) | | 3.7 | | 4.1 | | 4.7 | | 5.5 | | 9.0 | ns | | t <sub>RCKL</sub> | Input High to Low (FO = 64) | | 4.0 | | 4.5 | | 5.1 | | 6.0 | | 9.0 | ns | | t <sub>RPWH</sub> | Min. Pulse Width High (FO = 64) | 3.3 | | 3.8 | | 4.2 | | 4.9 | | 6.5 | | ns | | t <sub>RPWL</sub> | Min. Pulse Width Low (FO = 64) | 3.3 | | 3.8 | | 4.2 | | 4.9 | | 6.5 | | ns | | t <sub>RCKSW</sub> | Maximum Skew (FO = 128) | | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.0 | ns | | t <sub>RP</sub> | Minimum Period (FO = 64) | 6.8 | | 8.0 | | 8.7 | | 10.0 | | 13.4 | | ns | | f <sub>RMAX</sub> | Maximum Frequency (FO = 64) | | 150 | | 125 | | 115 | | 100 | | 75 | MHz | | Clock-to- | Clock Skews | | | | | | | | | | | | | t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew | 0.0 | 1.7 | 0.0 | 1.8 | 0.0 | 2.0 | 0.0 | 2.2 | 0.0 | 3.0 | ns | | t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64) | 0.0 | 1.0 | 0.0 | 1.0 | 0.0 | 1.0 | 0.0 | 1.0 | 0.0 | 3.0 | ns | | t <sub>HRCKSW</sub> | H-Clock to R-Clock Skew (FO = 64) (FO = 50% maximum) | 0.0 | 1.0 | 0.0 | 1.0 | 0.0 | 1.0 | 0.0 | 1.0 | 0.0<br>0.0 | 3.0<br>3.0 | ns | - 1. Delays based on 35 pF loading. - 2. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. # A1460A, A14V60A Timing Characteristics (continued) Table 2-32 • A1460A, A14V60A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C | I/O Mod | dule – TTL Output Timing <sup>1</sup> | -3 S <sub>I</sub> | oeed <sup>2</sup> | -2 S <sub>I</sub> | peed <sup>2</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units | |--------------------|----------------------------------------|-------------------|-------------------|-------------------|-------------------|------|------|------|-------|-------|--------------------|-------| | Parame | eter/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>DHS</sub> | Data to Pad, High Slew | | 5.0 | | 5.6 | | 6.4 | | 7.5 | | 9.8 | ns | | t <sub>DLS</sub> | Data to Pad, Low Slew | | 8.0 | | 9.0 | | 10.2 | | 12.0 | | 15.6 | ns | | t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew | | 4.0 | | 4.5 | | 5.1 | | 6.0 | | 7.8 | ns | | t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew | | 7.4 | | 8.3 | | 9.4 | | 11.0 | | 14.3 | ns | | t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew | | 7.8 | | 8.7 | | 9.9 | | 11.6 | | 15.1 | ns | | t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew | | 7.4 | | 8.3 | | 9.4 | | 11.0 | | 14.3 | ns | | t <sub>CKHS</sub> | IOCLK Pad to Pad H/L, High Slew | | 9.0 | | 9.0 | | 10.0 | | 11.5 | | 15.0 | ns | | t <sub>CKLS</sub> | IOCLK Pad to Pad H/L, Low Slew | | 12.8 | | 12.8 | | 15.3 | | 17.0 | | 22.1 | ns | | $d_{TLHHS}$ | Delta Low to High, High Slew | | 0.02 | | 0.02 | | 0.03 | | 0.03 | | 0.04 | ns/pF | | $d_{TLHLS}$ | Delta Low to High, Low Slew | | 0.05 | | 0.05 | | 0.06 | | 0.07 | | 0.09 | ns/pF | | d <sub>THLHS</sub> | Delta High to Low, High Slew | | 0.04 | | 0.04 | | 0.04 | | 0.05 | | 0.07 | ns/pF | | $d_{THLLS}$ | Delta High to Low, Low Slew | | 0.05 | | 0.05 | | 0.06 | | 0.07 | | 0.09 | ns/pF | | I/O Mod | dule – CMOS Output Timing <sup>1</sup> | • | • | | | • | | | | | | | | t <sub>DHS</sub> | Data to Pad, High Slew | | 6.2 | | 7.0 | | 7.9 | | 9.3 | | 12.1 | ns | | t <sub>DLS</sub> | Data to Pad, Low Slew | | 11.7 | | 13.1 | | 14.9 | | 17.5 | | 22.8 | ns | | t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew | | 5.2 | | 5.9 | | 6.6 | | 7.8 | | 10.1 | ns | | t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew | | 8.9 | | 10.0 | | 11.3 | | 13.3 | | 17.3 | ns | | t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew | | 7.4 | | 8.3 | | 9.4 | | 11.0 | | 14.3 | ns | | t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew | | 7.4 | | 8.3 | | 9.4 | | 11.0 | | 14.3 | ns | | t <sub>CKHS</sub> | IOCLK Pad to Pad H/L, High Slew | | 10.4 | | 10.4 | | 12.1 | | 13.8 | | 17.9 | ns | | t <sub>CKLS</sub> | IOCLK Pad to Pad H/L, Low Slew | | 14.5 | | 14.5 | | 17.4 | | 19.3 | | 25.1 | ns | | d <sub>TLHHS</sub> | Delta Low to High, High Slew | | 0.04 | | 0.04 | | 0.05 | | 0.06 | | 0.08 | ns/pF | | $d_{TLHLS}$ | Delta Low to High, Low Slew | | 0.07 | | 0.08 | | 0.09 | | 0.11 | | 0.14 | ns/pF | | d <sub>THLHS</sub> | Delta High to Low, High Slew | | 0.03 | | 0.03 | | 0.03 | | 0.04 | | 0.05 | ns/pF | | d <sub>THLLS</sub> | Delta High to Low, Low Slew | | 0.04 | | 0.04 | | 0.04 | | 0.05 | | 0.07 | ns/pF | #### Notes: 2-36 Revision 3 <sup>1.</sup> Delays based on 35 pF loading. <sup>2.</sup> The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. # A1460A, A14V60A Timing Characteristics (continued) Table 2-33 • A1460A, A14V60A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C | Dedicate | d (hardwired) I/O Clock Network | –3 Sp | eed <sup>1</sup> | -2 Sp | peed <sup>1</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units | |----------------------|-------------------------------------------------|------------|------------------|------------|-------------------|------------|------------|------------|------------|------------|--------------------|-------| | Paramete | er/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>IOCKH</sub> | Input Low to High (pad to I/O module input) | | 2.3 | | 2.6 | | 3.0 | | 3.5 | | 4.5 | ns | | t <sub>IOPWH</sub> | Minimum Pulse Width High | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>IPOWL</sub> | Minimum Pulse Width Low | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>IOSAPW</sub> | Minimum Asynchronous Pulse Width | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>IOCKSW</sub> | Maximum Skew | | 0.6 | | 0.6 | | 0.6 | | 0.6 | | 0.6 | ns | | t <sub>IOP</sub> | Minimum Period | 5.0 | | 6.8 | | 8.0 | | 10.0 | | 13.4 | | ns | | f <sub>IOMAX</sub> | Maximum Frequency | | 200 | | 150 | | 125 | | 100 | | 75 | MHz | | Dedicate | d (hardwired) Array Clock | | | | | | | | | | | | | <sup>t</sup> HCKH | Input Low to High (pad to S-module input) | | 3.7 | | 4.1 | | 4.7 | | 5.5 | | 7.0 | ns | | t <sub>HCKL</sub> | Input High to Low (pad to S-module input) | | 3.7 | | 4.1 | | 4.7 | | 5.5 | | 7.0 | ns | | t <sub>HPWH</sub> | Minimum Pulse Width High | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>HPWL</sub> | Minimum Pulse Width Low | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>HCKSW</sub> | Delta High to Low, Low Slew | | 0.6 | | 0.6 | | 0.6 | | 0.6 | | 0.6 | ns | | t <sub>HP</sub> | Minimum Period | 5.0 | | 6.8 | | 8.0 | | 10.0 | | 13.4 | | ns | | f <sub>HMAX</sub> | Maximum Frequency | | 200 | | 150 | | 125 | | 100 | | 75 | MHz | | Routed A | rray Clock Networks | | | | | | | | | | | | | t <sub>RCKH</sub> | Input Low to High (FO = 64) | | 6.0 | | 6.8 | | 7.7 | | 9.0 | | 11.8 | ns | | t <sub>RCKL</sub> | Input High to Low (FO = 64) | | 6.0 | | 6.8 | | 7.7 | | 9.0 | | 11.8 | ns | | t <sub>RPWH</sub> | Min. Pulse Width High (FO = 64) | 4.1 | | 4.5 | | 5.4 | | 6.1 | | 8.2 | | ns | | t <sub>RPWL</sub> | Min. Pulse Width Low (FO = 64) | 4.1 | | 4.5 | | 5.4 | | 6.1 | | 8.2 | | ns | | t <sub>RCKSW</sub> | Maximum Skew (FO = 128) | | 1.2 | | 1.4 | | 1.6 | | 1.8 | | 1.8 | ns | | t <sub>RP</sub> | Minimum Period (FO = 64) | 8.3 | | 9.3 | | 11.1 | | 12.5 | | 16.7 | | ns | | f <sub>RMAX</sub> | Maximum Frequency (FO = 64) | | 120 | | 105 | | 90 | | 80 | | 60 | MHz | | Clock-to- | Clock Skews | | | | | | | | | | | | | t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew | 0.0 | 2.6 | 0.0 | 2.7 | 0.0 | 2.9 | 0.0 | 3.0 | 0.0 | 3.0 | ns | | t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64) (FO = 216) | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 5.0<br>5.0 | ns | | t <sub>HRCKSW</sub> | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 216) | 0.0 | 1.3<br>3.0 | 0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | ns | | | i e e e e e e e e e e e e e e e e e e e | | | | | | | | | | | | ### Notes: 2. Delays based on 35 pF loading. <sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. # A14100A, A14V100A Timing Characteristics (continued) Table 2-35 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C | I/O Module Input Propagation Delays | | -3 S <sub>I</sub> | peed <sup>1</sup> | -2 S <sub>I</sub> | peed <sup>1</sup> | -1 S | peed | Std. Speed | | 3.3 V Speed <sup>1</sup> | | Units | |-------------------------------------|--------------------------------------|-------------------|-------------------|-------------------|-------------------|------|------|------------|------|--------------------------|------|-------| | Parame | eter/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>INY</sub> | Input Data Pad to Y | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | t <sub>ICKY</sub> | Input Reg IOCLK Pad to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>OCKY</sub> | Output Reg IOCLK Pad to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>ICLRY</sub> | Input Asynchronous Clear to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | t <sub>OCLRY</sub> | Output Asynchronous Clear to Y | | 4.7 | | 5.3 | | 6.0 | | 7.0 | | 9.2 | ns | | Predict | ed Input Routing Delays <sup>2</sup> | • | | | | • | | | | | | | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 0.9 | | 1.0 | | 1.1 | | 1.3 | | 1.7 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 1.2 | | 1.4 | | 1.6 | | 1.8 | | 2.4 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.8 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 1.7 | | 1.9 | | 2.2 | | 2.5 | | 3.3 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | I/O Mod | dule Sequential Timing (wrt IOCLK | pad) | | | • | | • | | • | | • | | | t <sub>INH</sub> | Input F-F Data Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input F-F Data Setup | 1.2 | | 1.4 | | 1.5 | | 1.8 | | 1.8 | | ns | | t <sub>IDEH</sub> | Input Data Enable Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>IDESU</sub> | Input Data Enable Setup | 5.8 | | 6.5 | | 7.5 | | 8.6 | | 8.6 | | ns | | t <sub>OUTH</sub> | Output F-F Data hold | 0.7 | | 0.8 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>OUTSU</sub> | Output F-F Data Setup | 0.7 | | 0.8 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>ODEH</sub> | Output Data Enable Hold | 0.3 | | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | | f <sub>ODESU</sub> | Output Data Enable Setup | 1.3 | | 1.5 | | 2.0 | | 2.0 | | 2.0 | | ns | Notes: \* <sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. <sup>2.</sup> Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. | PL84 | | | | | | | | | |------------|------------------------|------------------------|------------------------|--|--|--|--|--| | Pin Number | A1415, A14V15 Function | A1425, A14V25 Function | A1440, A14V40 Function | | | | | | | 1 | VCC | VCC | VCC | | | | | | | 2 | GND | GND | GND | | | | | | | 3 | VCC | VCC | VCC | | | | | | | 4 | PRA, I/O | PRA, I/O | PRA, I/O | | | | | | | 11 | DCLK, I/O | DCLK, I/O | DCLK, I/O | | | | | | | 12 | SDI, I/O | SDI, I/O | SDI, I/O | | | | | | | 16 | MODE | MODE | MODE | | | | | | | 27 | GND | GND | GND | | | | | | | 28 | VCC | VCC | VCC | | | | | | | 40 | PRB, I/O | PRB, I/O | PRB, I/O | | | | | | | 41 | VCC | VCC | VCC | | | | | | | 42 | GND | GND | GND | | | | | | | 43 | VCC | VCC | VCC | | | | | | | 45 | HCLK, I/O | HCLK, I/O | HCLK, I/O | | | | | | | 52 | SDO | SDO | SDO | | | | | | | 53 | IOPCL, I/O | IOPCL, I/O | IOPCL, I/O | | | | | | | 59 | VCC | VCC | VCC | | | | | | | 60 | VCC | VCC | VCC | | | | | | | 61 | GND | GND | GND | | | | | | | 68 | VCC | VCC | VCC | | | | | | | 69 | GND | GND | GND | | | | | | | 74 | IOCLK, I/O | IOCLK, I/O | IOCLK, I/O | | | | | | | 83 | CLKA, I/O | CLKA, I/O | CLKA, I/O | | | | | | | 84 | CLKB, I/O | CLKB, I/O | CLKB, I/O | | | | | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. 3-2 Revision 3 # PQ208, RQ208 Note: This is the top view of the package ### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-8 Revision 3 | CQ132 | | | | | | | |------------|----------------|--|--|--|--|--| | Pin Number | A1425 Function | | | | | | | 1 | NC | | | | | | | 2 | GND | | | | | | | 3 | SDI, I/O | | | | | | | 9 | MODE | | | | | | | 10 | GND | | | | | | | 11 | VCC | | | | | | | 22 | VCC | | | | | | | 26 | GND | | | | | | | 27 | VCC | | | | | | | 34 | NC | | | | | | | 36 | GND | | | | | | | 42 | GND | | | | | | | 43 | VCC | | | | | | | 48 | PRB, I/O | | | | | | | 50 | HCLK, I/O | | | | | | | 58 | GND | | | | | | | 59 | VCC | | | | | | | 63 | SDO | | | | | | | 64 | IOPCL, I/O | | | | | | | 65 | GND | | | | | | | 66 | NC | | | | | | | CQ132 | | | | | | |------------|----------------|--|--|--|--| | Pin Number | A1425 Function | | | | | | 67 | NC | | | | | | 74 | GND | | | | | | 75 | VCC | | | | | | 78 | VCC | | | | | | 89 | VCC | | | | | | 90 | GND | | | | | | 91 | VCC | | | | | | 92 | GND | | | | | | 98 | IOCLK, I/O | | | | | | 99 | NC | | | | | | 100 | NC | | | | | | 101 | GND | | | | | | 106 | GND | | | | | | 107 | VCC | | | | | | 116 | CLKA, I/O | | | | | | 117 | CLKB, I/O | | | | | | 118 | PRA, I/O | | | | | | 122 | GND | | | | | | 123 | VCC | | | | | | 131 | DCLK, I/O | | | | | | 132 | NC | | | | | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. | | CQ196 | | | | | | | |------------|----------------|--|--|--|--|--|--| | Pin Number | A1460 Function | | | | | | | | 1 | GND | | | | | | | | 2 | SDI, I/O | | | | | | | | 11 | MODE | | | | | | | | 12 | VCC | | | | | | | | 13 | GND | | | | | | | | 37 | GND | | | | | | | | 38 | VCC | | | | | | | | 39 | VCC | | | | | | | | 51 | GND | | | | | | | | 52 | GND | | | | | | | | 59 | VCC | | | | | | | | 64 | GND | | | | | | | | 77 | HCLK, I/O | | | | | | | | 79 | PRB, I/O | | | | | | | | 86 | GND | | | | | | | | 94 | VCC | | | | | | | | 98 | GND | | | | | | | | 99 | SDO | | | | | | | | 100 | IOPCL, I/O | | | | | | | | CQ196 | | |------------|----------------| | Pin Number | A1460 Function | | 101 | GND | | 110 | VCC | | 111 | VCC | | 112 | GND | | 137 | VCC | | 138 | GND | | 139 | GND | | 140 | VCC | | 148 | IOCLK, I/O | | 149 | GND | | 155 | VCC | | 162 | GND | | 172 | CLKA, I/O | | 173 | CLKB, I/O | | 174 | PRA, I/O | | 183 | GND | | 189 | VCC | | 193 | GND | | 196 | DCLK, I/O | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. # **BG225** Note: This is the top view. #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-20 Revision 3 # **BG313** Note: This is the top view. ### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-22 Revision 3 | BG313 | | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A14100, A14V100<br>Function | Location | | CLKA or I/O | J13 | | CLKB or I/O | G13 | | DCLK or I/O | B2 | | GND | A1, A25, AD2, AE25, J21, L13, M12, M14, N11, N13, N15, P12, P14, R13 | | HCLK or I/O | T14 | | IOCLK or I/O | B24 | | IOPCL or I/O | AD24 | | MODE | G3 | | NC | A3, A13, A23, AA5, AA9, AA23, AB2, AB4, AB20, AC13, AC25, AD22, AE1, AE21, B14, C5, C25, D4, D24, E3, E21, F6, F10, F16, G1, G25, H18, H24, J1, J7, J25, K12, L15, L17, M6, N1, N5, N7, N21, N23, P20, R11, T6, T8, U9, U13, U21, V16, W7, Y20, Y24 | | PRA or I/O | H12 | | PRB or I/O | AD12 | | SDI or I/O | C1 | | SDO | AE23 | | VCC | AB18, AD6, AE13, C13, C19, E13, G9, H22, K8, K20, M16, N3, N9, N25, U5, W13, V2, V24 | - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. # **PG100** Orientation Pin Note: This is the top view. # Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-24 Revision 3 # **Datasheet Categories** ## **Categories** In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows: ### **Product Brief** The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information. #### Advance This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized. ## **Preliminary** The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. #### Production This version contains information that is considered to be final. # **Export Administration Regulations (EAR)** The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States. # Safety Critical, Life Support, and High-Reliability Applications Policy The products described in this advance status document may not have completed the Microsemi qualification process. Products may be amended or enhanced during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult the Microsemi SoC Products Group Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the SoC Products Group's products is available at http://www.microsemi.com/soc/documents/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local sales office for additional reliability information.