



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Obsolete                                                       |
| Number of LABs/CLBs            | 848                                                            |
| Number of Logic Elements/Cells | -                                                              |
| Total RAM Bits                 | -                                                              |
| Number of I/O                  | 167                                                            |
| Number of Gates                | 6000                                                           |
| Voltage - Supply               | 4.5V ~ 5.5V                                                    |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                |
| Package / Case                 | 208-BFQFP                                                      |
| Supplier Device Package        | 208-PQFP (28x28)                                               |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1460a-1pqg208c |
|                                |                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The S-module contains a full implementation of the C-module plus a clearable sequential element that can either implement a latch or flip-flop function. The S-module can therefore implement any function implemented by the C-module. This allows complex combinatorial-sequential functions to be implemented with no delay penalty. The Designer Series Development System will automatically combine any C-module macro driving an S-module macro into the S-module, thereby freeing up a logic module and eliminating a module delay.

The clear input CLR is accessible from the routing channel. In addition, the clock input may be connected to one of three clock networks: CLKA, CLKB, or HCLK. The C-module and S-module functional descriptions are shown in Figure 2-2 and Figure 2-3 on page 2-2. The clock selection is determined by a multiplexer select at the clock input to the S-module.

# I/Os

## I/O Modules

I/O modules provide an interface between the array and the I/O Pad Drivers. I/O modules are located in the array and access the routing channels in a similar fashion to logic modules. The I/O module schematic is shown in Figure 4. The signals DataIn and DataOut connect to the I/O pad driver.



#### *Figure 2-4* • Functional Diagram for I/O Module

Each I/O module contains two D-type flip-flops. Each flip-flop is connected to the dedicated I/O clock (IOCLK). Each flip-flop can be bypassed by nonsequential I/Os. In addition, each flip-flop contains a data enable input that can be accessed from the routing channels (ODE and IDE). The asynchronous preset/clear input is driven by the dedicated preset/clear network (IOPCL). Either preset or clear can be selected individually on an I/O module by I/O module basis.



# **Horizontal Routing**

Horizontal channels are located between the rows of modules and are composed of several routing tracks. The horizontal routing tracks within the channel are divided into one or more segments. The minimum horizontal segment length is the width of a module-pair, and the maximum horizontal segment length is the full length of the channel. Any segment that spans more than one-third the row length is considered a long horizontal segment. A typical channel is shown in Figure 2-7. Undedicated horizontal routing tracks are used to route signal nets. Dedicated routing tracks are used for the global clock networks and for power and ground tie-off tracks.



Figure 2-7 • Horizontal Routing Tracks and Segments

# Vertical Routing

Other tracks run vertically through the modules. Vertical tracks are of three types: input, output, and long. Vertical tracks are also divided into one or more segments. Each segment in an input track is dedicated to the input of a particular module. Each segment in an output track is dedicated to the output of a particular module. Long segments are uncommitted and can be assigned during routing. Each output segment spans four channels (two above and two below), except near the top and bottom of the array where edge effects occur. LVTs contain either one or two segments. An example of vertical routing tracks and segments is shown in Figure 2-8.



Figure 2-8 • Vertical Routing Tracks and Segments

# **Package Thermal Characteristics**

The device junction to case thermal characteristic is  $\theta$ jc, and the junction to ambient air characteristic is  $\theta$ ja. The thermal characteristics for  $\theta$ ja are shown with two different air flow rates.

Maximum junction temperature is 150°C.

A sample calculation of the absolute maximum power dissipation allowed for a CPGA 175-pin package at commercial temperature and still air is as follows:

$$\frac{\text{Max. junction temp. (°C)} - \text{Max. ambient temp. (°C)}}{\theta_{ja} °C/W} = \frac{150°C - 70°C}{25°C/W} = 3.2 \text{ W}$$

EQ 2

| Package Type∗               | Pin Count | θ <sub>jc</sub> | θ <sub>ja</sub><br>Still Air | θ <sub>ja</sub><br>300 ft./min. | Units |
|-----------------------------|-----------|-----------------|------------------------------|---------------------------------|-------|
| Ceramic Pin Grid Array      | 100       | 20              | 35                           | 17                              | °C/W  |
|                             | 133       | 20              | 30                           | 15                              | °C/W  |
|                             | 175       | 20              | 25                           | 14                              | °C/W  |
|                             | 207       | 20              | 22                           | 13                              | °C/W  |
|                             | 257       | 20              | 15                           | 8                               | °C/W  |
| Ceramic Quad Flatpack       | 132       | 13              | 55                           | 30                              | °C/W  |
|                             | 196       | 13              | 36                           | 24                              | °C/W  |
|                             | 256       | 13              | 30                           | 18                              | °C/W  |
| Plastic Quad Flatpack       | 100       | 13              | 51                           | 40                              | °C/W  |
|                             | 160       | 10              | 33                           | 26                              | °C/W  |
|                             | 208       | 10              | 33                           | 26                              | °C/W  |
| Very Thin Quad Flatpack     | 100       | 12              | 43                           | 35                              | °C/W  |
| Thin Quad Flatpack          | 176       | 11              | 32                           | 25                              | °C/W  |
| Power Quad Flatpack         | 208       | 0.4             | 17                           | 13                              | °C/W  |
| Plastic Leaded Chip Carrier | 84        | 12              | 37                           | 28                              | °C/W  |
| Plastic Ball Grid Array     | 225       | 10              | 25                           | 19                              | °C/W  |
|                             | 313       | 10              | 23                           | 17                              | °C/W  |

#### Table 2-8 • Package Thermal Characteristics

Note: Maximum power dissipation in still air:

PQ160 = 2.4 W PQ208 = 2.4 W PQ100 = 1.6 W VQ100 = 1.9 W TQ176 = 2.5 W PL84 = 2.2 W RQ208 = 4.7 W BG225 = 3.2 W BG313 = 3.5 W

## **Timing Derating**

ACT 3 devices are manufactured in a CMOS process. Therefore, device performance varies according to temperature, voltage, and process variations. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

#### Table 2-15 • Timing Derating Factor (Temperature and Voltage)

| (Commercial Minimum/Maximum Specification) x | Indus | strial | Mili | tary |
|----------------------------------------------|-------|--------|------|------|
|                                              | Min.  | Max.   | Min. | Max. |
|                                              | 0.66  | 1.07   | 0.63 | 1.17 |

#### Table 2-16 • Timing Derating Factor for Designs at Typical Temperature ( $T_J = 25^{\circ}C$ ) and Voltage (5.0 V)

| (Commercial Maximum Specification) x 0.85 |
|-------------------------------------------|
|-------------------------------------------|

#### Table 2-17 • Temperature and Voltage Derating Factors

(normalized to Worst-Case Commercial, TJ = 4.75 V, 70°C)

|      | -55  | -40  | 0    | 25   | 70   | 85   | 125   |
|------|------|------|------|------|------|------|-------|
| 4.50 | 0.72 | 0.76 | 0.85 | 0.90 | 1.04 | 1.07 | 1.117 |
| 4.75 | 0.70 | 0.73 | 0.82 | 0.87 | 1.00 | 1.03 | 1.12  |
| 5.00 | 0.68 | 0.71 | 0.79 | 0.84 | 0.97 | 1.00 | 1.09  |
| 5.25 | 0.66 | 0.69 | 0.77 | 0.82 | 0.94 | 0.97 | 1.06  |
| 5.50 | 0.63 | 0.66 | 0.74 | 0.79 | 0.90 | 0.93 | 1.01  |



Note: This derating factor applies to all routing and propagation delays.





**Detailed Specifications** 

#### A1415A, A14V15A Timing Characteristics

Table 2-18 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic N            | Iodule Propagation Delays <sup>2</sup> | -3 S | peed <sup>3</sup> | –2 S | beed <sup>3</sup> | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|--------------------|----------------------------------------|------|-------------------|------|-------------------|----------|------|------------|------|--------------------------|------|-------|
| Parame             | eter/Description                       | Min. | Max.              | Min. | Max.              | Min.     | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>PD</sub>    | Internal Array Module                  |      | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CO</sub>    | Sequential Clock to Q                  |      | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CLR</sub>   | Asynchronous Clear to Q                |      | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| Predict            | ed Routing Delays <sup>4</sup>         |      |                   |      |                   |          |      | 1          |      |                          |      |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                   |      | 0.9               |      | 1.0               |          | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                   |      | 1.2               |      | 1.4               |          | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                   |      | 1.4               |      | 1.6               |          | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                   |      | 1.7               |      | 1.9               |          | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                   |      | 2.8               |      | 3.2               |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| Logic N            | Iodule Sequential Timing               |      |                   |      |                   |          |      |            |      |                          |      |       |
| t <sub>SUD</sub>   | Flip-Flop Data Input Setup             | 0.5  |                   | 0.6  |                   | 0.7      |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>    | Flip-Flop Data Input Hold              | 0.0  |                   | 0.0  |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>SUD</sub>   | Latch Data Input Setup                 | 0.5  |                   | 0.6  |                   | 0.7      |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>    | Latch Data Input Hold                  | 0.0  |                   | 0.0  |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>WASYN</sub> | Asynchronous Pulse Width               | 1.9  |                   | 2.4  |                   | 3.2      |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>WCLKA</sub> | Flip-Flop Clock Pulse Width            | 1.9  |                   | 2.4  |                   | 3.2      |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Input Period           | 4.0  |                   | 5.0  |                   | 6.8      |      | 8.0        |      | 10.0                     |      | ns    |
| f <sub>MAX</sub>   | Flip-Flop Clock Frequency              |      | 250               |      | 200               |          | 150  |            | 125  |                          | 100  | MHz   |

Notes:

1. VCC = 3.0 V for 3.3 V specifications.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. The –2 and –3 speed grades have been discontinued. Please refer to the Product Discontinuation Notices (PDNs) listed below:

PDN March 2001 PDN 0104 PDN 0203 PDN 0604 PDN 1004

4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



**Detailed Specifications** 

#### A1425A, A14V25A Timing Characteristics

Table 2-22 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic N                               | Iodule Propagation Delays <sup>2</sup> | -3 S | peed <sup>3</sup> | –2 S | peed <sup>3</sup> | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|---------------------------------------|----------------------------------------|------|-------------------|------|-------------------|----------|------|------------|------|--------------------------|------|-------|
| Parame                                | eter/Description                       | Min. | Max.              | Min. | Max.              | Min.     | Max. | Min.       | Max. | Min.                     | Max. | 1     |
| t <sub>PD</sub>                       | Internal Array Module                  |      | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CO</sub>                       | Sequential Clock to Q                  |      | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CLR</sub>                      | Asynchronous Clear to Q                |      | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| Predicted Routing Delays <sup>4</sup> |                                        |      |                   |      |                   |          |      |            |      |                          |      |       |
| t <sub>RD1</sub>                      | FO = 1 Routing Delay                   |      | 0.9               |      | 1.0               |          | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>                      | FO = 2 Routing Delay                   |      | 1.2               |      | 1.4               |          | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>                      | FO = 3 Routing Delay                   |      | 1.4               |      | 1.6               |          | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>                      | FO = 4 Routing Delay                   |      | 1.7               |      | 1.9               |          | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>                      | FO = 8 Routing Delay                   |      | 2.8               |      | 3.2               |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| Logic N                               | Nodule Sequential Timing               |      |                   |      |                   |          |      |            |      |                          | 1    |       |
| t <sub>SUD</sub>                      | Flip-Flop Data Input Setup             | 0.5  |                   | 0.6  |                   | 0.7      |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>                       | Flip-Flop Data Input Hold              | 0.0  |                   | 0.0  |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>SUD</sub>                      | Latch Data Input Setup                 | 0.5  |                   | 0.6  |                   | 0.7      |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>                       | Latch Data Input Hold                  | 0.0  |                   | 0.0  |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>WASYN</sub>                    | Asynchronous Pulse Width               | 1.9  |                   | 2.4  |                   | 3.2      |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>WCLKA</sub>                    | Flip-Flop Clock Pulse Width            | 1.9  |                   | 2.4  |                   | 3.2      |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>A</sub>                        | Flip-Flop Clock Input Period           | 4.0  |                   | 5.0  |                   | 6.8      |      | 8.0        |      | 10.0                     |      | ns    |
| f <sub>MAX</sub>                      | Flip-Flop Clock Frequency              |      | 250               |      | 200               |          | 150  |            | 125  |                          | 100  | MHz   |

Notes:

1. VCC = 3.0 V for 3.3 V specifications.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.



**Detailed Specifications** 

## A1425A, A14V25A Timing Characteristics (continued)

Table 2-24 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule – TTL Output Timing <sup>1</sup>  | -3 S | beed <sup>2</sup> | -2 Sp | beed <sup>2</sup> | –1 S | peed | Std. | Speed | 3.3 V | Units |       |
|--------------------|----------------------------------------|------|-------------------|-------|-------------------|------|------|------|-------|-------|-------|-------|
| Parame             | eter/Description                       | Min. | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.  | 1     |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |      | 5.0               |       | 5.6               |      | 6.4  |      | 7.5   |       | 9.8   | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |      | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |       | 15.6  | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |      | 4.0               |       | 4.5               |      | 5.1  |      | 6.0   |       | 7.8   | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |      | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3  | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |      | 6.5               |       | 7.5               |      | 8.5  |      | 10.0  |       | 13.0  | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |      | 6.5               |       | 7.5               |      | 8.5  |      | 10.0  |       | 13.0  | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |      | 7.5               |       | 7.5               |      | 9.0  |      | 10.0  |       | 13.0  | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |      | 11.3              |       | 11.3              |      | 13.5 |      | 15.0  |       | 19.5  | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |      | 0.02              |       | 0.02              |      | 0.03 |      | 0.03  |       | 0.04  | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |      | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09  | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |      | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07  | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |      | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09  | ns/pF |
| I/O Moo            | dule – CMOS Output Timing <sup>1</sup> |      |                   |       |                   |      |      |      |       |       |       |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |      | 6.2               |       | 7.0               |      | 7.9  |      | 9.3   |       | 12.1  | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |      | 11.7              |       | 13.1              |      | 14.9 |      | 17.5  |       | 22.8  | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |      | 5.2               |       | 5.9               |      | 6.6  |      | 7.8   |       | 10.1  | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |      | 8.9               |       | 10.0              |      | 11.3 |      | 13.3  |       | 17.3  | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |      | 6.7               |       | 7.5               |      | 8.5  |      | 10.0  |       | 13.0  | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |      | 6.7               |       | 7.5               |      | 9.0  |      | 10.0  |       | 13.0  | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |      | 8.9               |       | 8.9               |      | 10.7 |      | 11.8  |       | 15.3  | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |      | 13.0              |       | 13.0              |      | 15.6 |      | 17.3  |       | 22.5  | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |      | 0.04              |       | 0.04              |      | 0.05 |      | 0.06  |       | 0.08  | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |      | 0.07              |       | 0.08              |      | 0.09 |      | 0.11  |       | 0.14  | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |      | 0.03              |       | 0.03              |      | 0.03 |      | 0.04  |       | 0.05  | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |      | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07  | ns/pF |

Notes: \*

1. Delays based on 35 pF loading.

2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

### A1460A, A14V60A Timing Characteristics (continued)

| I/O Mod            | ule Input Propagation Delays         | -3 Sp | beed <sup>1</sup> | -2 Sp | beed <sup>1</sup> | –1 S | peed | Std. | Speed 3.3 V |      | Speed <sup>1</sup> | Units |
|--------------------|--------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------------|------|--------------------|-------|
| Parame             | eter/Description                     | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.        | Min. | Max.               |       |
| t <sub>INY</sub>   | Input Data Pad to Y                  |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2         |      | 5.5                | ns    |
| t <sub>ICKY</sub>  | Input Reg IOCLK Pad to Y             |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0         |      | 9.2                | ns    |
| t <sub>OCKY</sub>  | Output Reg IOCLK Pad to Y            |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0         |      | 9.2                | ns    |
| t <sub>ICLRY</sub> | Input Asynchronous Clear to Y        |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0         |      | 9.2                | ns    |
| t <sub>OCLRY</sub> | Output Asynchronous Clear to Y       |       | 4.7               |       | 5.3               |      | 6.0  |      | 7.0         |      | 9.2                | ns    |
| Predict            | ed Input Routing Delays <sup>2</sup> |       |                   |       |                   |      |      |      |             |      |                    |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                 |       | 0.9               |       | 1.0               |      | 1.1  |      | 1.3         |      | 1.7                | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                 |       | 1.2               |       | 1.4               |      | 1.6  |      | 1.8         |      | 2.4                | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                 |       | 1.4               |       | 1.6               |      | 1.8  |      | 2.1         |      | 2.8                | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                 |       | 1.7               |       | 1.9               |      | 2.2  |      | 2.5         |      | 3.3                | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                 |       | 2.8               |       | 3.2               |      | 3.6  |      | 4.2         |      | 5.5                | ns    |
| I/O Mod            | ule Sequential Timing (wrt IOCLK     | pad)  |                   |       |                   |      |      |      |             |      |                    |       |
| t <sub>INH</sub>   | Input F-F Data Hold                  | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |             | 0.0  |                    | ns    |
| t <sub>INSU</sub>  | Input F-F Data Setup                 | 1.3   |                   | 1.5   |                   | 1.8  |      | 2.0  |             | 2.0  |                    | ns    |
| t <sub>IDEH</sub>  | Input Data Enable Hold               | 0.0   |                   | 0.0   |                   | 0.0  |      | 0.0  |             | 0.0  |                    | ns    |
| t <sub>IDESU</sub> | Input Data Enable Setup              | 5.8   |                   | 6.5   |                   | 7.5  |      | 8.6  |             | 8.6  |                    | ns    |
| t <sub>OUTH</sub>  | Output F-F Data hold                 | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |             | 1.0  |                    | ns    |
| t <sub>OUTSU</sub> | Output F-F Data Setup                | 0.7   |                   | 0.8   |                   | 0.9  |      | 1.0  |             | 1.0  |                    | ns    |
| t <sub>ODEH</sub>  | Output Data Enable Hold              | 0.3   |                   | 0.4   |                   | 0.4  |      | 0.5  |             | 0.5  |                    | ns    |
| f <sub>ODESU</sub> | Output Data Enable Setup             | 1.3   |                   | 1.5   |                   | 1.7  |      | 2.0  |             | 2.0  |                    | ns    |

Notes:

5. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

6. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

## A1460A, A14V60A Timing Characteristics (continued)

| Table 2-33 • A1460A. | A14V60A Worst-Case Con | nmercial Conditions. V | CC = 4.75 V. T <sub>1</sub> = 70°C |
|----------------------|------------------------|------------------------|------------------------------------|
| 10010 E 00 1114001   |                        |                        | 00 = 4000, $1 = 100$               |

| Dedicate             | d (hardwired) I/O Clock Network                   | —3 Sp      | beed <sup>1</sup> | -2 Sp      | beed <sup>1</sup> | –1 S       | peed       | Std.       | Speed      | 3.3 V      | Speed <sup>1</sup> | Units |
|----------------------|---------------------------------------------------|------------|-------------------|------------|-------------------|------------|------------|------------|------------|------------|--------------------|-------|
| Paramete             | er/Description                                    | Min.       | Max.              | Min.       | Max.              | Min.       | Max.       | Min.       | Max.       | Min.       | Max.               |       |
| t <sub>IOCKH</sub>   | Input Low to High (pad to I/O module input)       |            | 2.3               |            | 2.6               |            | 3.0        |            | 3.5        |            | 4.5                | ns    |
| t <sub>IOPWH</sub>   | Minimum Pulse Width High                          | 2.4        |                   | 3.2        |                   | 3.8        |            | 4.8        |            | 6.5        |                    | ns    |
| t <sub>IPOWL</sub>   | Minimum Pulse Width Low                           | 2.4        |                   | 3.2        |                   | 3.8        |            | 4.8        |            | 6.5        |                    | ns    |
| t <sub>IOSAPW</sub>  | Minimum Asynchronous Pulse Width                  | 2.4        |                   | 3.2        |                   | 3.8        |            | 4.8        |            | 6.5        |                    | ns    |
| t <sub>IOCKSW</sub>  | Maximum Skew                                      |            | 0.6               |            | 0.6               |            | 0.6        |            | 0.6        |            | 0.6                | ns    |
| t <sub>IOP</sub>     | Minimum Period                                    | 5.0        |                   | 6.8        |                   | 8.0        |            | 10.0       |            | 13.4       |                    | ns    |
| f <sub>IOMAX</sub>   | Maximum Frequency                                 |            | 200               |            | 150               |            | 125        |            | 100        |            | 75                 | MHz   |
| Dedicate             | d (hardwired) Array Clock                         |            |                   |            | •                 |            |            | •          | -          |            |                    |       |
| t <sub>HCKH</sub>    | Input Low to High (pad to S-module input)         |            | 3.7               |            | 4.1               |            | 4.7        |            | 5.5        |            | 7.0                | ns    |
| t <sub>HCKL</sub>    | Input High to Low (pad to S-module input)         |            | 3.7               |            | 4.1               |            | 4.7        |            | 5.5        |            | 7.0                | ns    |
| t <sub>HPWH</sub>    | Minimum Pulse Width High                          | 2.4        |                   | 3.2        |                   | 3.8        |            | 4.8        |            | 6.5        |                    | ns    |
| t <sub>HPWL</sub>    | Minimum Pulse Width Low                           | 2.4        |                   | 3.2        |                   | 3.8        |            | 4.8        |            | 6.5        |                    | ns    |
| t <sub>HCKSW</sub>   | Delta High to Low, Low Slew                       |            | 0.6               |            | 0.6               |            | 0.6        |            | 0.6        |            | 0.6                | ns    |
| t <sub>HP</sub>      | Minimum Period                                    | 5.0        |                   | 6.8        |                   | 8.0        |            | 10.0       |            | 13.4       |                    | ns    |
| f <sub>HMAX</sub>    | Maximum Frequency                                 |            | 200               |            | 150               |            | 125        |            | 100        |            | 75                 | MHz   |
| Routed A             | rray Clock Networks                               |            |                   |            |                   |            |            | •          | -          |            |                    |       |
| t <sub>RCKH</sub>    | Input Low to High (FO = 64)                       |            | 6.0               |            | 6.8               |            | 7.7        |            | 9.0        |            | 11.8               | ns    |
| t <sub>RCKL</sub>    | Input High to Low (FO = 64)                       |            | 6.0               |            | 6.8               |            | 7.7        |            | 9.0        |            | 11.8               | ns    |
| t <sub>RPWH</sub>    | Min. Pulse Width High (FO = 64)                   | 4.1        |                   | 4.5        |                   | 5.4        |            | 6.1        |            | 8.2        |                    | ns    |
| t <sub>RPWL</sub>    | Min. Pulse Width Low (FO = 64)                    | 4.1        |                   | 4.5        |                   | 5.4        |            | 6.1        |            | 8.2        |                    | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew (FO = 128)                           |            | 1.2               |            | 1.4               |            | 1.6        |            | 1.8        |            | 1.8                | ns    |
| t <sub>RP</sub>      | Minimum Period (FO = 64)                          | 8.3        |                   | 9.3        |                   | 11.1       |            | 12.5       |            | 16.7       |                    | ns    |
| f <sub>RMAX</sub>    | Maximum Frequency (FO = 64)                       |            | 120               |            | 105               |            | 90         |            | 80         |            | 60                 | MHz   |
| Clock-to-            | Clock Skews                                       |            |                   |            |                   | -          |            |            |            |            |                    |       |
| t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew                         | 0.0        | 2.6               | 0.0        | 2.7               | 0.0        | 2.9        | 0.0        | 3.0        | 0.0        | 3.0                | ns    |
| t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64)<br>(FO = 216) | 0.0<br>0.0 | 1.7<br>5.0        | 0.0<br>0.0 | 1.7<br>5.0        | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 5.0<br>5.0         | ns    |
| t <sub>HRCKSW</sub>  | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 216)   | 0.0<br>0.0 | 1.3<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0         | ns    |

Notes:

1. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

2. Delays based on 35 pF loading.

### A14100A, A14V100A Timing Characteristics (continued)

Table 2-35 • A14100A, A14V100A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Module Input Propagation Delays |                                      | -3 S | -3 Speed <sup>1</sup> -2 Speed <sup>1</sup> |      | -1 Speed Std. |      | Std. | Speed 3.3 |      | Speed <sup>1</sup> | Units |    |
|-------------------------------------|--------------------------------------|------|---------------------------------------------|------|---------------|------|------|-----------|------|--------------------|-------|----|
| Parameter/Description               |                                      | Min. | Max.                                        | Min. | Max.          | Min. | Max. | Min.      | Max. | Min.               | Max.  |    |
| t <sub>INY</sub>                    | Input Data Pad to Y                  |      | 2.8                                         |      | 3.2           |      | 3.6  |           | 4.2  |                    | 5.5   | ns |
| t <sub>ICKY</sub>                   | Input Reg IOCLK Pad to Y             |      | 4.7                                         |      | 5.3           |      | 6.0  |           | 7.0  |                    | 9.2   | ns |
| t <sub>OCKY</sub>                   | Output Reg IOCLK Pad to Y            |      | 4.7                                         |      | 5.3           |      | 6.0  |           | 7.0  |                    | 9.2   | ns |
| t <sub>ICLRY</sub>                  | Input Asynchronous Clear to Y        |      | 4.7                                         |      | 5.3           |      | 6.0  |           | 7.0  |                    | 9.2   | ns |
| t <sub>OCLRY</sub>                  | Output Asynchronous Clear to Y       |      | 4.7                                         |      | 5.3           |      | 6.0  |           | 7.0  |                    | 9.2   | ns |
| Predict                             | ed Input Routing Delays <sup>2</sup> |      |                                             |      |               |      |      |           |      |                    |       |    |
| t <sub>RD1</sub>                    | FO = 1 Routing Delay                 |      | 0.9                                         |      | 1.0           |      | 1.1  |           | 1.3  |                    | 1.7   | ns |
| t <sub>RD2</sub>                    | FO = 2 Routing Delay                 |      | 1.2                                         |      | 1.4           |      | 1.6  |           | 1.8  |                    | 2.4   | ns |
| t <sub>RD3</sub>                    | FO = 3 Routing Delay                 |      | 1.4                                         |      | 1.6           |      | 1.8  |           | 2.1  |                    | 2.8   | ns |
| t <sub>RD4</sub>                    | FO = 4 Routing Delay                 |      | 1.7                                         |      | 1.9           |      | 2.2  |           | 2.5  |                    | 3.3   | ns |
| t <sub>RD8</sub>                    | FO = 8 Routing Delay                 |      | 2.8                                         |      | 3.2           |      | 3.6  |           | 4.2  |                    | 5.5   | ns |
| I/O Moo                             | dule Sequential Timing (wrt IOCLK    | pad) |                                             |      |               |      |      |           |      |                    |       |    |
| t <sub>INH</sub>                    | Input F-F Data Hold                  | 0.0  |                                             | 0.0  |               | 0.0  |      | 0.0       |      | 0.0                |       | ns |
| t <sub>INSU</sub>                   | Input F-F Data Setup                 | 1.2  |                                             | 1.4  |               | 1.5  |      | 1.8       |      | 1.8                |       | ns |
| t <sub>IDEH</sub>                   | Input Data Enable Hold               | 0.0  |                                             | 0.0  |               | 0.0  |      | 0.0       |      | 0.0                |       | ns |
| t <sub>IDESU</sub>                  | Input Data Enable Setup              | 5.8  |                                             | 6.5  |               | 7.5  |      | 8.6       |      | 8.6                |       | ns |
| t <sub>OUTH</sub>                   | Output F-F Data hold                 | 0.7  |                                             | 0.8  |               | 1.0  |      | 1.0       |      | 1.0                |       | ns |
| t <sub>OUTSU</sub>                  | Output F-F Data Setup                | 0.7  |                                             | 0.8  |               | 1.0  |      | 1.0       |      | 1.0                |       | ns |
| t <sub>ODEH</sub>                   | Output Data Enable Hold              | 0.3  |                                             | 0.4  |               | 0.5  |      | 0.5       |      | 0.5                |       | ns |
| f <sub>ODESU</sub>                  | Output Data Enable Setup             | 1.3  |                                             | 1.5  |               | 2.0  |      | 2.0       |      | 2.0                |       | ns |

Notes: \*

1. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

# PQ100



Note: This is the top view of the package.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx



Package Pin Assignments

| PQ160      |                        |                        |                        |  |
|------------|------------------------|------------------------|------------------------|--|
| Pin Number | A1425, A14V25 Function | A1440, A14V40 Function | A1460, A14V60 Function |  |
| 1          | GND                    | GND                    | GND                    |  |
| 2          | SDI, I/O               | SDI, I/O               | SDI, I/O               |  |
| 5          | NC                     | I/O                    | I/O                    |  |
| 9          | MODE                   | MODE                   | MODE                   |  |
| 10         | VCC                    | VCC                    | VCC                    |  |
| 14         | NC                     | I/O                    | I/O                    |  |
| 15         | GND                    | GND                    | GND                    |  |
| 18         | VCC                    | VCC                    | VCC                    |  |
| 19         | GND                    | GND                    | GND                    |  |
| 20         | NC                     | I/O                    | I/O                    |  |
| 24         | NC                     | I/O                    | I/O                    |  |
| 27         | NC                     | I/O                    | I/O                    |  |
| 28         | VCC                    | VCC                    | VCC                    |  |
| 29         | VCC                    | VCC                    | VCC                    |  |
| 40         | GND                    | GND                    | GND                    |  |
| 41         | NC                     | I/O                    | I/O                    |  |
| 43         | NC                     | I/O                    | I/O                    |  |
| 45         | NC                     | I/O                    | I/O                    |  |
| 46         | VCC                    | VCC                    | VCC                    |  |
| 47         | NC                     | I/O                    | I/O                    |  |
| 49         | NC                     | I/O                    | I/O                    |  |
| 51         | NC                     | I/O                    | I/O                    |  |
| 53         | NC                     | I/O                    | I/O                    |  |
| 58         | PRB, I/O               | PRB, I/O               | PRB, I/O               |  |
| 59         | GND                    | GND                    | GND                    |  |
| 60         | VCC                    | VCC                    | VCC                    |  |
| 62         | HCLK, I/O              | HCLK, I/O              | HCLK, I/O              |  |
| 63         | GND                    | GND                    | GND                    |  |
| 74         | NC                     | I/O                    | I/O                    |  |
| 75         | VCC                    | VCC                    | VCC                    |  |
| 76         | NC                     | I/O                    | I/O                    |  |
| 77         | NC                     | I/O                    | I/O                    |  |
| 78         | NC                     | I/O                    | I/O                    |  |
| 79         | SDO                    | SDO                    | SDO                    |  |
| 80         | IOPCL, I/O             | IOPCL, I/O             | IOPCL, I/O             |  |
| 81         | GND                    | GND                    | GND                    |  |
| 90         | VCC                    | VCC                    | VCC                    |  |
| 91         | VCC                    | VCC                    | VCC                    |  |

Accelerator Series FPGAs - ACT 3 Family

|            | PQ208, RQ20               | 8                           | PQ208, RQ208 |                           |                             |  |  |
|------------|---------------------------|-----------------------------|--------------|---------------------------|-----------------------------|--|--|
| Pin Number | A1460, A14V60<br>Function | A14100, A14V100<br>Function | Pin Number   | A1460, A14V60<br>Function | A14100, A14V100<br>Function |  |  |
| 1          | GND                       | GND                         | 115          | VCC                       | VCC                         |  |  |
| 2          | SDI, I/O                  | SDI, I/O                    | 116          | NC                        | I/O                         |  |  |
| 11         | MODE                      | MODE                        | 129          | GND                       | GND                         |  |  |
| 12         | VCC                       | VCC                         | 130          | VCC                       | VCC                         |  |  |
| 25         | VCC                       | VCC                         | 131          | GND                       | GND                         |  |  |
| 26         | GND                       | GND                         | 132          | VCC                       | VCC                         |  |  |
| 27         | VCC                       | VCC                         | 145          | VCC                       | VCC                         |  |  |
| 28         | GND                       | GND                         | 146          | GND                       | GND                         |  |  |
| 40         | VCC                       | VCC                         | 147          | NC                        | I/O                         |  |  |
| 41         | VCC                       | VCC                         | 148          | VCC                       | VCC                         |  |  |
| 52         | GND                       | GND                         | 156          | IOCLK, I/O                | IOCLK, I/O                  |  |  |
| 53         | NC                        | I/O                         | 157          | GND                       | GND                         |  |  |
| 60         | VCC                       | VCC                         | 158          | NC                        | I/O                         |  |  |
| 65         | NC                        | I/O                         | 164          | VCC                       | VCC                         |  |  |
| 76         | PRB, I/O                  | PRB, I/O                    | 180          | CLKA, I/O                 | CLKA, I/O                   |  |  |
| 77         | GND                       | GND                         | 181          | CLKB, I/O                 | CLKB, I/O                   |  |  |
| 78         | VCC                       | VCC                         | 182          | VCC                       | VCC                         |  |  |
| 79         | GND                       | GND                         | 183          | GND                       | GND                         |  |  |
| 80         | VCC                       | VCC                         | 184          | VCC                       | VCC                         |  |  |
| 82         | HCLK, I/O                 | HCLK, I/O                   | 185          | GND                       | GND                         |  |  |
| 98         | VCC                       | VCC                         | 186          | PRA, I/O                  | PRA, I/O                    |  |  |
| 102        | NC                        | I/O                         | 195          | NC                        | I/O                         |  |  |
| 103        | SDO                       | SDO                         | 201          | VCC                       | VCC                         |  |  |
| 104        | IOPCL, I/O                | IOPCL, I/O                  | 205          | NC                        | I/O                         |  |  |
| 105        | GND                       | GND                         | 208          | DCLK, I/O                 | DCLK, I/O                   |  |  |
| 114        | VCC                       | VCC                         |              |                           | •                           |  |  |

Notes:

1. All unlisted pin numbers are user I/Os.

2. NC denotes no connection.

3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Accelerator Series FPGAs - ACT 3 Family

|            | CQ256           | CQ256      |                 |  |  |
|------------|-----------------|------------|-----------------|--|--|
| Pin Number | A14100 Function | Pin Number | A14100 Function |  |  |
| 1          | GND             | 141        | VCC             |  |  |
| 2          | SDI, I/O        | 158        | GND             |  |  |
| 11         | MODE            | 159        | VCC             |  |  |
| 28         | VCC             | 160        | GND             |  |  |
| 29         | GND             | 161        | VCC             |  |  |
| 30         | VCC             | 174        | VCC             |  |  |
| 31         | GND             | 175        | GND             |  |  |
| 46         | VCC             | 176        | GND             |  |  |
| 59         | GND             | 188        | IOCLK, I/O      |  |  |
| 90         | PRB, I/O        | 189        | GND             |  |  |
| 91         | GND             | 219        | CLKA, I/O       |  |  |
| 92         | VCC             | 220        | CLKB, I/O       |  |  |
| 93         | GND             | 221        | VCC             |  |  |
| 94         | VCC             | 222        | GND             |  |  |
| 96         | HCLK, I/O       | 223        | VCC             |  |  |
| 110        | GND             | 224        | GND             |  |  |
| 126        | SDO             | 225        | PRA, I/O        |  |  |
| 127        | IOPCL, I/O      | 240        | GND             |  |  |
| 128        | GND             | 256        | DCLK, I/O       |  |  |

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Package Pin Assignments

# **BG225**



Note: This is the top view.

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Accelerator Series FPGAs – ACT 3 Family

|                             | BG313                                                                                                                                                                                                                                               |  |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A14100, A14V100<br>Function | Location                                                                                                                                                                                                                                            |  |  |
| CLKA or I/O                 | J13                                                                                                                                                                                                                                                 |  |  |
| CLKB or I/O                 | G13                                                                                                                                                                                                                                                 |  |  |
| DCLK or I/O                 | B2                                                                                                                                                                                                                                                  |  |  |
| GND                         | A1, A25, AD2, AE25, J21, L13, M12, M14, N11, N13, N15, P12, P14, R13                                                                                                                                                                                |  |  |
| HCLK or I/O                 | T14                                                                                                                                                                                                                                                 |  |  |
| IOCLK or I/O                | B24                                                                                                                                                                                                                                                 |  |  |
| IOPCL or I/O                | AD24                                                                                                                                                                                                                                                |  |  |
| MODE                        | G3                                                                                                                                                                                                                                                  |  |  |
| NC                          | A3, A13, A23, AA5, AA9, AA23, AB2, AB4, AB20, AC13, AC25, AD22, AE1, AE21, B14, C5, C25, D4, D24, E3, E21, F6, F10, F16, G1, G25, H18, H24, J1, J7, J25, K12, L15, L17, M6, N1, N5, N7, N21, N23, P20, R11, T6, T8, U9, U13, U21, V16, W7, Y20, Y24 |  |  |
| PRA or I/O                  | H12                                                                                                                                                                                                                                                 |  |  |
| PRB or I/O                  | AD12                                                                                                                                                                                                                                                |  |  |
| SDI or I/O                  | C1                                                                                                                                                                                                                                                  |  |  |
| SDO                         | AE23                                                                                                                                                                                                                                                |  |  |
| VCC                         | AB18, AD6, AE13, C13, C19, E13, G9, H22, K8, K20, M16, N3, N9, N25, U5, W13, V2, V22, V24                                                                                                                                                           |  |  |

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Accelerator Series FPGAs – ACT 3 Family

|                | PG133                                                    |  |  |
|----------------|----------------------------------------------------------|--|--|
| A1425 Function | Location                                                 |  |  |
| CLKA or I/O    | D7                                                       |  |  |
| CLKB or I/O    | B6                                                       |  |  |
| DCLK or I/O    | D4                                                       |  |  |
| GND            | A2, C3, C7, C11, C12, F10, G3, G11, L3, L7, L11, M3, N12 |  |  |
| HCLK or I/O    | К7                                                       |  |  |
| IOCLK or I/O   | C10                                                      |  |  |
| IOPCL or I/O   | L10                                                      |  |  |
| MODE           | E3                                                       |  |  |
| NC             | A1, A7, A13, G1, G13, N1, N7, N13                        |  |  |
| PRA or I/O     | A6                                                       |  |  |
| PRB or I/O     | L6                                                       |  |  |
| SDI or I/O     | C2                                                       |  |  |
| SDO            | M11                                                      |  |  |
| VCC            | B2, B7, B12, E11, G2, G12, J2, J12, M2, M7, M12          |  |  |

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The PG133 package has been discontinued.

Accelerator Series FPGAs – ACT 3 Family

|                | PG175                                                    |  |  |
|----------------|----------------------------------------------------------|--|--|
| A1440 Function | Location                                                 |  |  |
| CLKA or I/O    | C9                                                       |  |  |
| CLKB or I/O    | А9                                                       |  |  |
| DCLK or I/O    | D5                                                       |  |  |
| GND            | D4, D8, D11, D12, E4, E14, H4, H12, L4, L12, M4, M8, M12 |  |  |
| HCLK or I/O    | R8                                                       |  |  |
| IOCLK or I/O   | E12                                                      |  |  |
| IOPCL or I/O   | P13                                                      |  |  |
| MODE           | F3                                                       |  |  |
| NC             | A1, A2, A15, B2, B3, P2, P14, R1, R2, R14, R15           |  |  |
| PRA or I/O     | B8                                                       |  |  |
| PRB or I/O     | R7                                                       |  |  |
| SDI or I/O     | D3                                                       |  |  |
| SDO            | N12                                                      |  |  |
| VCC            | C3, C8, C13, E15, H3, H13, L1, L14, N3, N8, N13          |  |  |

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The PG175 package has been discontinued.

# **Datasheet Categories**

#### Categories

In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows:

#### **Product Brief**

The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information.

#### Advance

This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized.

#### Preliminary

The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible.

#### Production

This version contains information that is considered to be final.

## **Export Administration Regulations (EAR)**

The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States.

# Safety Critical, Life Support, and High-Reliability Applications Policy

The products described in this advance status document may not have completed the Microsemi qualification process. Products may be amended or enhanced during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult the Microsemi SoC Products Group Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the SoC Products Group's products is available at http://www.microsemi.com/soc/documents/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local sales office for additional reliability information.