

Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 848                                                          |
| Number of Logic Elements/Cells | -                                                            |
| Total RAM Bits                 | -                                                            |
| Number of I/O                  | 168                                                          |
| Number of Gates                | 6000                                                         |
| Voltage - Supply               | 4.5V ~ 5.5V                                                  |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 196-BCQFP with Tie Bar                                       |
| Supplier Device Package        | 196-CQFP (63.5x63.5)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1460a-cq196c |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Accelerator Series FPGAs - ACT 3 Family

# **Ordering Information**



Notes:

- 1. The -2 and -3 speed grades have been discontinued.
- The Ceramic Pin Grid Array packages PG100, PG133, and PG175 have been discontinued in all device densities, speed grades, and temperature grades.
   The Plastic Ball Grid Array package BG225 has been discontinued in all device densities (specifically for A1460A), all speed
- 3. The Plastic Ball Grid Array package BG225 has been discontinued in all device densities (specifically for A1460A), all speed grades, and all temperature grades.
- 4. Military Grade devices are no longer available for the A1440A device.
- For more information about discontinued devices, refer to the Product Discontinuation Notices (PDNs) listed below, available on the Microsemi SoC Products Group website: PDN March 2001

PDN March 20 PDN 0104 PDN 0203 PDN 0604 PDN 1004

Accelerator Series FPGAs – ACT 3 Family

|                                           |      | Speed                 | Grade <sup>1</sup> | Application <sup>1</sup> |                       |   |   |   |
|-------------------------------------------|------|-----------------------|--------------------|--------------------------|-----------------------|---|---|---|
| Device/Package                            | Std. | -1                    | -2                 | -3                       | С                     | I | м | В |
| A14V40A Device                            |      | 1                     | 1                  |                          |                       | 1 | • |   |
| 84-Pin Plastic Leaded Chip Carrier (PLCC) | 1    | -                     | -                  | -                        | ✓                     | - | - | - |
| 100-Pin Very Thin Quad Flatpack (VQFP)    | 1    | _                     | _                  | -                        | 1                     | _ | - | - |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1    | _                     | _                  | -                        | 1                     | _ | - | - |
| 176-Pin Thin Quad Flatpack (TQFP)         | 1    | _                     | -                  | -                        | 1                     | - | - | - |
| A1460A Device                             |      | 1                     | 1                  |                          |                       |   |   |   |
| 160-Pin Plastic Quad Flatpack (PQFP)      | 1    | <ul> <li>✓</li> </ul> | D                  | D                        | <ul> <li>✓</li> </ul> | 1 | - | - |
| 176-Pin Thin Quad Flatpack (TQFP)         | 1    | 1                     | D                  | D                        | 1                     | 1 | - | - |
| 196-Pin Ceramic Quad Flatpack (CQFP)      | 1    | 1                     | _                  | -                        | 1                     | _ | 1 | 1 |
| 207-Pin Ceramic Pin Grid Array (CPGA)     | 1    | 1                     | D                  | D                        | 1                     | - | 1 | 1 |
| 208-Pin Plastic Quad Flatpack (PQFP)      | 1    | ~                     | D                  | D                        | ~                     | ✓ | - | - |
| 225-Pin Plastic Ball Grid Array (BGA)     | D    | D                     | D                  | D                        | D                     | - | - | - |
| A14V60A Device                            |      | 1                     | 1                  |                          |                       | 1 | • |   |
| 160-Pin Plastic Quad Flatpack (PQFP)      | ✓    | -                     | -                  | -                        | ✓                     | _ | - | - |
| 176-Pin Thin Quad Flatpack (TQFP)         | 1    | -                     | -                  | -                        | ~                     | _ | - | - |
| 208-Pin Plastic Quad Flatpack (PQFP)      | 1    | -                     | -                  | -                        | ✓                     | - | - | - |
| A14100A Device                            |      |                       |                    | •                        | •                     |   |   |   |
| 208-Pin Power Quad Flatpack (RQFP)        | 1    | ✓                     | D                  | D                        | ✓                     | ✓ | - | - |
| 257-Pin Ceramic Pin Grid Array (CPGA)     | 1    | 1                     | D                  | D                        | <ul> <li>✓</li> </ul> | _ | 1 | 1 |
| 313-Pin Plastic Ball Grid Array (BGA)     | 1    | ✓                     | D                  | D                        | ✓                     | _ | - | - |
| 256-Pin Ceramic Quad Flatpack (CQFP)      | 1    | 1                     | -                  | -                        | 1                     | _ | ~ | 1 |
| A14V100A Device                           | •    | •                     | •                  | •                        | •                     | • | - |   |
| 208-Pin Power Quad Flatpack (RQFP)        | 1    | -                     | -                  | -                        | ✓                     | _ | - | - |
| 313-Pin Plastic Ball Grid Array (BGA)     | 1    | _                     | -                  | -                        | 1                     | - | - | - |

Notes:

1. Applications: C = CommercialI = Industrial
M = Military
Commercial only

- Availability:
- ✓ = Available
- P = Planned- = Not planned
- D = Discontinued

Speed Grade:

-1 = Approx. 15% faster than Std. -2 = Approx. 25% faster than Std. -3 = Approx. 35% faster than Std. (-2 and -3 speed grades have been discontinued.)

# 1 – ACT 3 Family Overview

# **General Description**

Microsemi's ACT 3 Accelerator Series of FPGAs offers the industry's fastest high-capacity programmable logic device. ACT 3 FPGAs offer a high performance, PCI compliant programmable solution capable of 186 MHz on-chip performance and 9.0 nanosecond clock-to-output (-1 speed grade), with capacities spanning from 1,500 to 10,000 gate array equivalent gates.

The ACT 3 family builds on the proven two-module architecture consisting of combinatorial and sequential logic modules used in Microsemi's 3200DX and 1200XL families. In addition, the ACT 3 I/O modules contain registers which deliver 9.0 nanosecond clock-to-out times (-1 speed grade). The devices contain four clock distribution networks, including dedicated array and I/O clocks, supporting very fast synchronous and asynchronous designs. In addition, routed clocks can be used to drive high fanout signals such as flip-flop resets and output.

The ACT 3 family is supported by Microsemi's Designer Series Development System which offers automatic placement and routing (with automatic or fixed pin assignments), static timing analysis, user programming, and debug and diagnostic probe capabilities.



*Figure 1-1* • Predictable Performance (worst-case commercial, –1 speed grade)

## System Performance Model





# **Logic Modules**

ACT 3 logic modules are enhanced versions of the 1200XL family logic modules. As in the 1200XL family, there are two types of modules: C-modules and S-modules (Figure 2-2 and Figure 2-3). The C-module is functionally equivalent to the 1200XL C-module and implements high fanin combinatorial macros, such as 5-input AND, 5-input OR, and so on. It is available for use as the CM8 hard macro. The S-module is designed to implement high-speed sequential functions within a single module.







*Figure 2-3* • S-Module Diagram

S-modules consist of a full C-module driving a flip-flop, which allows an additional level of logic to be implemented without additional propagation delay. It is available for use as the DFM8A/B and DLM8A/B hard macros. C-modules and S-modules are arranged in pairs called module-pairs. Module-pairs are arranged in alternating patterns and make up the bulk of the array. This arrangement allows the placement software to support two-module macros of four types (CC, CS, SC, and SS). The C-module implements the following function:

EQ 1

where: S0 = A0 \* B0 and S1 = A1 + B1



The I/O module output Y is used to bring Pad signals into the array or to feed the output register back into the array. This allows the output register to be used in high-speed state machine applications. Side I/O modules have a dedicated output segment for Y extending into the routing channels above and below (similar to logic modules). Top/Bottom I/O modules have no dedicated output segment. Signals coming into the chip from the top or bottom are routed using F-fuses and LVTs (F-fuses and LVTs are explained in detail in the routing section).

## I/O Pad Drivers

All pad drivers are capable of being tristate. Each buffer connects to an associated I/O module with four signals: OE (Output Enable), IE (Input Enable), DataOut, and DataIn. Certain special signals used only during programming and test also connect to the pad drivers: OUTEN (global output enable), INEN (global input enable), and SLEW (individual slew selection). See Figure 2-5.



*Figure 2-5* • Function Diagram for I/O Pad Driver

## **Special I/Os**

The special I/Os are of two types: temporary and permanent. Temporary special I/Os are used during programming and testing. They function as normal I/Os when the MODE pin is inactive. Permanent special I/Os are user programmed as either normal I/Os or special I/Os. Their function does not change once the device has been programmed. The permanent special I/Os consist of the array clock input buffers (CLKA and CLKB), the hard-wired array clock input buffer (HCLK), the hard-wired I/O clock input buffer (IOCLK), and the hard-wired I/O register preset/clear input buffer (IOPCL). Their function is determined by the I/O macros selected.

# **Clock Networks**

The ACT 3 architecture contains four clock networks: two high-performance dedicated clock networks and two general purpose routed networks. The high-performance networks function up to 200 MHz, while the general purpose routed networks function up to 150 MHz.

## **Antifuse Connections**

An antifuse is a "normally open" structure as opposed to the normally closed fuse structure used in PROMs or PALs. The use of antifuses to implement a programmable logic device results in highly testable structures as well as an efficient programming architecture. The structure is highly testable because there are no preexisting connections; temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed as well as isolate individual circuit structures to be tested. This can be done both before and after programming. For example, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified.

Four types of antifuse connections are used in the routing structure of the ACT 3 array. (The physical structure of the antifuse is identical in each case; only the usage differs.)

Table 2-1 shows four types of antifuses.

| Туре | Description                         |
|------|-------------------------------------|
| XF   | Horizontal-to-vertical connection   |
| HF   | Horizontal-to-horizontal connection |
| VF   | Vertical-to-vertical connection     |
| FF   | "Fast" vertical connection          |

Examples of all four types of connections are shown in Figure 2-7 on page 2-6 and Figure 2-8 on page 2-6.

## Module Interface

Connections to Logic and I/O modules are made through vertical segments that connect to the module inputs and outputs. These vertical segments lie on vertical tracks that span the entire height of the array.

## Module Input Connections

The tracks dedicated to module inputs are segmented by pass transistors in each module row. During normal user operation, the pass transistors are inactive, which isolates the inputs of a module from the inputs of the module directly above or below it. During certain test modes, the pass transistors are active to verify the continuity of the metal tracks. Vertical input segments span only the channel above or the channel below. The logic modules are arranged such that half of the inputs are connected to the channel above and half of the inputs to segments in the channel below, as shown in Figure 2-9.



Figure 2-9 • Logic Module Routing Interface

# **Package Thermal Characteristics**

The device junction to case thermal characteristic is  $\theta$ jc, and the junction to ambient air characteristic is  $\theta$ ja. The thermal characteristics for  $\theta$ ja are shown with two different air flow rates.

Maximum junction temperature is 150°C.

A sample calculation of the absolute maximum power dissipation allowed for a CPGA 175-pin package at commercial temperature and still air is as follows:

$$\frac{\text{Max. junction temp. (°C)} - \text{Max. ambient temp. (°C)}}{\theta_{ja} °C/W} = \frac{150°C - 70°C}{25°C/W} = 3.2 \text{ W}$$

EQ 2

| Package Type∗               | Pin Count | θ <sub>jc</sub> | θ <sub>ja</sub><br>Still Air | θ <sub>ja</sub><br>300 ft./min. | Units |
|-----------------------------|-----------|-----------------|------------------------------|---------------------------------|-------|
| Ceramic Pin Grid Array      | 100       | 20              | 35                           | 17                              | °C/W  |
|                             | 133       | 20              | 30                           | 15                              | °C/W  |
|                             | 175       | 20              | 25                           | 14                              | °C/W  |
|                             | 207       | 20              | 22                           | 13                              | °C/W  |
|                             | 257       | 20              | 15                           | 8                               | °C/W  |
| Ceramic Quad Flatpack       | 132       | 13              | 55                           | 30                              | °C/W  |
|                             | 196       | 13              | 36                           | 24                              | °C/W  |
|                             | 256       | 13              | 30                           | 18                              | °C/W  |
| Plastic Quad Flatpack       | 100       | 13              | 51                           | 40                              | °C/W  |
|                             | 160       | 10              | 33                           | 26                              | °C/W  |
|                             | 208       | 10              | 33                           | 26                              | °C/W  |
| Very Thin Quad Flatpack     | 100       | 12              | 43                           | 35                              | °C/W  |
| Thin Quad Flatpack          | 176       | 11              | 32                           | 25                              | °C/W  |
| Power Quad Flatpack         | 208       | 0.4             | 17                           | 13                              | °C/W  |
| Plastic Leaded Chip Carrier | 84        | 12              | 37                           | 28                              | °C/W  |
| Plastic Ball Grid Array     | 225       | 10              | 25                           | 19                              | °C/W  |
|                             | 313       | 10              | 23                           | 17                              | °C/W  |

#### Table 2-8 • Package Thermal Characteristics

Note: Maximum power dissipation in still air:

PQ160 = 2.4 W PQ208 = 2.4 W PQ100 = 1.6 W VQ100 = 1.9 W TQ176 = 2.5 W PL84 = 2.2 W RQ208 = 4.7 W BG225 = 3.2 W BG313 = 3.5 W



#### Table 2-11 • Fixed Capacitance Values for Microsemi FPGAs

| Device Type | r1, routed_Clk1 | r2, routed_Clk2 |  |  |
|-------------|-----------------|-----------------|--|--|
| A1415A      | 60              | 60              |  |  |
| A14V15A     | 57              | 57              |  |  |
| A1425A      | 75              | 75              |  |  |
| A14V25A     | 72              | 72              |  |  |
| A1440A      | 105             | 105             |  |  |
| A14V40A     | 100             | 100             |  |  |
| A1440B      | 105             | 105             |  |  |
| A1460A      | 165             | 165             |  |  |
| A14V60A     | 157             | 157             |  |  |
| A1460B      | 165             | 165             |  |  |
| A14100A     | 195             | 195             |  |  |
| A14V100A    | 185             | 185             |  |  |
| A14100B     | 195             | 195             |  |  |

#### Table 2-12 • Fixed Clock Loads (s1/s2)

| Device Type | s1, Clock Loads on Dedicated<br>Array Clock | s2, Clock Loads on Dedicated<br>I/O Clock |
|-------------|---------------------------------------------|-------------------------------------------|
| A1415A      | 104                                         | 80                                        |
| A14V15A     | 104                                         | 80                                        |
| A1425A      | 160                                         | 100                                       |
| A14V25A     | 160                                         | 100                                       |
| A1440A      | 288                                         | 140                                       |
| A14V40A     | 288                                         | 140                                       |
| A1440B      | 288                                         | 140                                       |
| A1460A      | 432                                         | 168                                       |
| A14V60A     | 432                                         | 168                                       |
| A1460B      | 432                                         | 168                                       |
| A14100A     | 697                                         | 228                                       |
| A14V100A    | 697                                         | 228                                       |
| A14100B     | 697                                         | 228                                       |



# **ACT 3 Timing Model**



Note: Values shown for A1425A –1 speed grade device.

Figure 2-10 • Timing Model



## **Tightest Delay Distributions**

Propagation delay between logic modules depends on the resistive and capacitive loading of the routing tracks, the interconnect elements, and the module inputs being driven. Propagation delay increases as the length of routing tracks, the number of interconnect elements, or the number of inputs increases.

From a design perspective, the propagation delay can be statistically correlated or modeled by the fanout (number of loads) driven by a module. Higher fanout usually requires some paths to have longer lengths of routing track. The ACT 3 family delivers the tightest fanout delay distribution of any FPGA. This tight distribution is achieved in two ways: by decreasing the delay of the interconnect elements and by decreasing the number of interconnect elements per path.

Microsemi's patented PLICE antifuse offers a very low resistive/capacitive interconnect. The ACT 3 family's antifuses, fabricated in 0.8 micron m lithography, offer nominal levels of  $200\Omega$  resistance and 6 femtofarad (fF) capacitance per antifuse. The ACT 3 fanout distribution is also tighter than alternative devices due to the low number of antifuses required per interconnect path. The ACT 3 family's proprietary architecture limits the number of antifuses per path to only four, with 90% of interconnects using only two antifuses.

The ACT 3 family's tight fanout delay distribution offers an FPGA design environment in which fanout can be traded for the increased performance of reduced logic level designs. This also simplifies performance estimates when designing with ACT 3 devices.

| Speed Grade | FO = 1 | FO = 2 | FO = 3 | FO = 4 | FO = 8 |
|-------------|--------|--------|--------|--------|--------|
| ACT 3 –3    | 2.9    | 3.2    | 3.4    | 3.7    | 4.8    |
| ACT 3 –2    | 3.3    | 3.7    | 3.9    | 4.2    | 5.5    |
| ACT 3 –1    | 3.7    | 4.2    | 4.4    | 4.8    | 6.2    |
| ACT 3 STD   | 4.3    | 4.8    | 5.1    | 5.5    | 7.2    |

Table 2-14 • Logic Module and Routing Delay by Fanout (ns); Worst-Case Commercial Conditions

Notes:

- Obtained by added t<sub>RD(x=FO)</sub> to t<sub>PD</sub> from the Logic Module Timing Characteristics Tables found in this datasheet.
- 2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

## **Timing Characteristics**

Timing characteristics for ACT 3 devices fall into three categories: family dependent, device dependent, and design dependent. The input and output buffer characteristics are common to all ACT 3 family members. Internal routing delays are device dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design is complete. Delay values may then be determined by using the ALS Timer utility or performing simulation with post-layout delays.

## Critical Nets and Typical Nets

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most time-critical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to 6% of the nets in a design may be designated as critical, while 90% of the nets in a design are typical.

## Long Tracks

Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes four antifuse connections. This increases capacitance and resistance, result ng in longer net delays for macros connected to long tracks. Typically up to 6% of nets in a fully utilized device require long tracks. Long tracks contribute approximately 4 ns to 14 ns delay. This additional delay is represented statistically in higher fanout (FO = 8) routing delays in the datasheet specifications section.



## A1415A, A14V15A Timing Characteristics

Table 2-18 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic Module Propagation Delays <sup>2</sup> |                              | -3 S | peed <sup>3</sup> | –2 S | beed <sup>3</sup> | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |      | Units |
|----------------------------------------------|------------------------------|------|-------------------|------|-------------------|----------|------|------------|------|--------------------------|------|-------|
| Parameter/Description                        |                              | Min. | Max.              | Min. | Max.              | Min.     | Max. | Min.       | Max. | Min.                     | Max. |       |
| t <sub>PD</sub>                              | Internal Array Module        |      | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CO</sub>                              | Sequential Clock to Q        |      | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| t <sub>CLR</sub>                             | Asynchronous Clear to Q      |      | 2.0               |      | 2.3               |          | 2.6  |            | 3.0  |                          | 3.9  | ns    |
| Predicted Routing Delays <sup>4</sup>        |                              |      |                   |      |                   |          |      |            |      |                          |      |       |
| t <sub>RD1</sub>                             | FO = 1 Routing Delay         |      | 0.9               |      | 1.0               |          | 1.1  |            | 1.3  |                          | 1.7  | ns    |
| t <sub>RD2</sub>                             | FO = 2 Routing Delay         |      | 1.2               |      | 1.4               |          | 1.6  |            | 1.8  |                          | 2.4  | ns    |
| t <sub>RD3</sub>                             | FO = 3 Routing Delay         |      | 1.4               |      | 1.6               |          | 1.8  |            | 2.1  |                          | 2.8  | ns    |
| t <sub>RD4</sub>                             | FO = 4 Routing Delay         |      | 1.7               |      | 1.9               |          | 2.2  |            | 2.5  |                          | 3.3  | ns    |
| t <sub>RD8</sub>                             | FO = 8 Routing Delay         |      | 2.8               |      | 3.2               |          | 3.6  |            | 4.2  |                          | 5.5  | ns    |
| Logic N                                      | Iodule Sequential Timing     |      |                   |      |                   |          |      |            |      |                          |      |       |
| t <sub>SUD</sub>                             | Flip-Flop Data Input Setup   | 0.5  |                   | 0.6  |                   | 0.7      |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>                              | Flip-Flop Data Input Hold    | 0.0  |                   | 0.0  |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>SUD</sub>                             | Latch Data Input Setup       | 0.5  |                   | 0.6  |                   | 0.7      |      | 0.8        |      | 0.8                      |      | ns    |
| t <sub>HD</sub>                              | Latch Data Input Hold        | 0.0  |                   | 0.0  |                   | 0.0      |      | 0.0        |      | 0.0                      |      | ns    |
| t <sub>WASYN</sub>                           | Asynchronous Pulse Width     | 1.9  |                   | 2.4  |                   | 3.2      |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>WCLKA</sub>                           | Flip-Flop Clock Pulse Width  | 1.9  |                   | 2.4  |                   | 3.2      |      | 3.8        |      | 4.8                      |      | ns    |
| t <sub>A</sub>                               | Flip-Flop Clock Input Period | 4.0  |                   | 5.0  |                   | 6.8      |      | 8.0        |      | 10.0                     |      | ns    |
| f <sub>MAX</sub>                             | Flip-Flop Clock Frequency    |      | 250               |      | 200               |          | 150  |            | 125  |                          | 100  | MHz   |

Notes:

1. VCC = 3.0 V for 3.3 V specifications.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. The –2 and –3 speed grades have been discontinued. Please refer to the Product Discontinuation Notices (PDNs) listed below:

PDN March 2001 PDN 0104 PDN 0203 PDN 0604 PDN 1004

4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

## A1440A, A14V40A Timing Characteristics (continued)

| Dedicate             | d (hardwired) I/O Clock Network                   | -3 Sp      | beed <sup>1</sup> | -2 Speed <sup>1</sup> |            | -1 Speed   |            | Std. Speed |            | I 3.3 V Speed <sup>1</sup> |            | Units |
|----------------------|---------------------------------------------------|------------|-------------------|-----------------------|------------|------------|------------|------------|------------|----------------------------|------------|-------|
| Paramete             | er/Description                                    | Min.       | Max.              | Min.                  | Max.       | Min.       | Max.       | Min.       | Max.       | Min.                       | Max.       |       |
| t <sub>IOCKH</sub>   | Input Low to High (pad to I/O module input)       |            | 2.0               |                       | 2.3        |            | 2.6        |            | 3.0        |                            | 3.5        | ns    |
| t <sub>IOPWH</sub>   | Minimum Pulse Width High                          | 1.9        |                   | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                        |            | ns    |
| t <sub>IPOWL</sub>   | Minimum Pulse Width Low                           | 1.9        |                   | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                        |            | ns    |
| t <sub>IOSAPW</sub>  | Minimum Asynchronous Pulse Width                  | 1.9        |                   | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                        |            | ns    |
| t <sub>IOCKSW</sub>  | Maximum Skew                                      |            | 0.4               |                       | 0.4        |            | 0.4        |            | 0.4        |                            | 0.4        | ns    |
| t <sub>IOP</sub>     | Minimum Period                                    | 4.0        |                   | 5.0                   |            | 6.8        |            | 8.0        |            | 10.0                       |            | ns    |
| f <sub>IOMAX</sub>   | Maximum Frequency                                 |            | 250               |                       | 200        |            | 150        |            | 125        |                            | 100        | MHz   |
| Dedicate             | d (hardwired) Array Clock                         | •          |                   |                       |            |            |            | •          | -          |                            |            |       |
| <sup>t</sup> нскн    | Input Low to High (pad to S-module input)         |            | 3.0               |                       | 3.4        |            | 3.9        |            | 4.5        |                            | 5.5        | ns    |
| t <sub>HCKL</sub>    | Input High to Low (pad to S-module input)         |            | 3.0               |                       | 3.4        |            | 3.9        |            | 4.5        |                            | 5.5        | ns    |
| t <sub>HPWH</sub>    | Minimum Pulse Width High                          | 1.9        |                   | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                        |            | ns    |
| t <sub>HPWL</sub>    | Minimum Pulse Width Low                           | 1.9        |                   | 2.4                   |            | 3.3        |            | 3.8        |            | 4.8                        |            | ns    |
| t <sub>HCKSW</sub>   | Delta High to Low, Low Slew                       |            | 0.3               |                       | 0.3        |            | 0.3        |            | 0.3        |                            | 0.3        | ns    |
| t <sub>HP</sub>      | Minimum Period                                    | 4.0        |                   | 5.0                   |            | 6.8        |            | 8.0        |            | 10.0                       |            | ns    |
| f <sub>HMAX</sub>    | Maximum Frequency                                 |            | 250               |                       | 200        |            | 150        |            | 125        |                            | 100        | MHz   |
| Routed A             | rray Clock Networks                               | •          |                   |                       | •          |            |            | •          | -          |                            |            |       |
| t <sub>RCKH</sub>    | Input Low to High (FO = 64)                       |            | 3.7               |                       | 4.1        |            | 4.7        |            | 5.5        |                            | 9.0        | ns    |
| t <sub>RCKL</sub>    | Input High to Low (FO = 64)                       |            | 4.0               |                       | 4.5        |            | 5.1        |            | 6.0        |                            | 9.0        | ns    |
| t <sub>RPWH</sub>    | Min. Pulse Width High (FO = 64)                   | 3.3        |                   | 3.8                   |            | 4.2        |            | 4.9        |            | 6.5                        |            | ns    |
| t <sub>RPWL</sub>    | Min. Pulse Width Low (FO = 64)                    | 3.3        |                   | 3.8                   |            | 4.2        |            | 4.9        |            | 6.5                        |            | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew (FO = 128)                           |            | 0.7               |                       | 0.8        |            | 0.9        |            | 1.0        |                            | 1.0        | ns    |
| t <sub>RP</sub>      | Minimum Period (FO = 64)                          | 6.8        |                   | 8.0                   |            | 8.7        |            | 10.0       |            | 13.4                       |            | ns    |
| f <sub>RMAX</sub>    | Maximum Frequency (FO = 64)                       |            | 150               |                       | 125        |            | 115        |            | 100        |                            | 75         | MHz   |
| Clock-to-            | Clock Skews                                       | •          |                   |                       | •          |            |            | •          | -          |                            |            |       |
| t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew                         | 0.0        | 1.7               | 0.0                   | 1.8        | 0.0        | 2.0        | 0.0        | 2.2        | 0.0                        | 3.0        | ns    |
| t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64)<br>(FO = 144) | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0            | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0                 | 3.0<br>3.0 | ns    |
| t <sub>HRCKSW</sub>  | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 144)   | 0.0<br>0.0 | 1.0<br>3.0        | 0.0<br>0.0            | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0                 | 1.0<br>3.0 | ns    |

Notes:

1. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.

2. Delays based on 35 pF loading.



# **Pin Descriptions**

## CLKA Clock A (Input)

Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

## CLKB Clock B (Input)

Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

#### GND Ground

LOW supply voltage.

#### HCLK Dedicated (Hard-wired) Array Clock (Input)

Clock input for sequential modules. This input is directly wired to each S-Module and offers clock speeds independent of the number of S-Modules being driven. This pin can also be used as an I/O.

#### I/O Input/Output (Input, Output)

The I/O pin functions as an input, output, three-state, or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/O pins are tristated by the Designer Series software.

#### IOCLK Dedicated (Hard-wired) I/O Clock (Input)

Clock input for I/O modules. This input is directly wired to each I/O module and offers clock speeds independent of the number of I/O modules being driven. This pin can also be used as an I/O.

#### IOPCL Dedicated (Hard-wired) I/O Preset/Clear (Input)

Input for I/O preset or clear. This global input is directly wired to the preset and clear inputs of all I/O registers. This pin functions as an I/O when no I/O preset or clear macros are used.

## MODE Mode (Input)

The MODE pin controls the use of diagnostic pins (DCLK, PRA, PRB, SDI). When the MODE pin is HIGH, the special functions are active. When the MODE pin is LOW, the pins function as I/Os. To provide Actionprobe capability, the MODE pin should be terminated to GND through a 10K resistor so that the MODE pin can be pulled high when required.

#### NC No Connection

This pin is not connected to circuitry within the device.

## PRA Probe A (Output)

The Probe A pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRA is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

## PRB Probe B (Output)

The Probe B pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRB is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

## SDI Serial Data Input (Input)

Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

# PQ160



Note: This is the top view of the package

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Accelerator Series FPGAs – ACT 3 Family

|            | PQ208, RQ20               | 8                           | PQ208, RQ208 |                           |                             |  |  |  |
|------------|---------------------------|-----------------------------|--------------|---------------------------|-----------------------------|--|--|--|
| Pin Number | A1460, A14V60<br>Function | A14100, A14V100<br>Function | Pin Number   | A1460, A14V60<br>Function | A14100, A14V100<br>Function |  |  |  |
| 1          | GND                       | GND                         | 115          | VCC                       | VCC                         |  |  |  |
| 2          | SDI, I/O                  | SDI, I/O                    | 116          | NC                        | I/O                         |  |  |  |
| 11         | MODE                      | MODE                        | 129          | GND                       | GND                         |  |  |  |
| 12         | VCC                       | VCC                         | 130          | VCC                       | VCC                         |  |  |  |
| 25         | VCC                       | VCC                         | 131          | GND                       | GND                         |  |  |  |
| 26         | GND                       | GND                         | 132          | VCC                       | VCC                         |  |  |  |
| 27         | VCC                       | VCC                         | 145          | VCC                       | VCC                         |  |  |  |
| 28         | GND                       | GND                         | 146          | GND                       | GND                         |  |  |  |
| 40         | VCC                       | VCC                         | 147          | NC                        | I/O                         |  |  |  |
| 41         | VCC                       | VCC                         | 148          | VCC                       | VCC                         |  |  |  |
| 52         | GND                       | GND                         | 156          | IOCLK, I/O                | IOCLK, I/O                  |  |  |  |
| 53         | NC                        | I/O                         | 157          | GND                       | GND                         |  |  |  |
| 60         | VCC                       | VCC                         | 158          | NC                        | I/O                         |  |  |  |
| 65         | NC                        | I/O                         | 164          | VCC                       | VCC                         |  |  |  |
| 76         | PRB, I/O                  | PRB, I/O                    | 180          | CLKA, I/O                 | CLKA, I/O                   |  |  |  |
| 77         | GND                       | GND                         | 181          | CLKB, I/O                 | CLKB, I/O                   |  |  |  |
| 78         | VCC                       | VCC                         | 182          | VCC                       | VCC                         |  |  |  |
| 79         | GND                       | GND                         | 183          | GND                       | GND                         |  |  |  |
| 80         | VCC                       | VCC                         | 184          | VCC                       | VCC                         |  |  |  |
| 82         | HCLK, I/O                 | HCLK, I/O                   | 185          | GND                       | GND                         |  |  |  |
| 98         | VCC                       | VCC                         | 186          | PRA, I/O                  | PRA, I/O                    |  |  |  |
| 102        | NC                        | I/O                         | 195          | NC                        | I/O                         |  |  |  |
| 103        | SDO                       | SDO                         | 201          | VCC                       | VCC                         |  |  |  |
| 104        | IOPCL, I/O                | IOPCL, I/O                  | 205          | NC                        | I/O                         |  |  |  |
| 105        | GND                       | GND                         | 208          | DCLK, I/O                 | DCLK, I/O                   |  |  |  |
| 114        | VCC                       | VCC                         |              |                           | •                           |  |  |  |

Notes:

1. All unlisted pin numbers are user I/Os.

2. NC denotes no connection.

3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



Package Pin Assignments

# CQ132



Note: This is the top view

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

Accelerator Series FPGAs - ACT 3 Family

| CQ132      |                | CQ132      |                |
|------------|----------------|------------|----------------|
| Pin Number | A1425 Function | Pin Number | A1425 Function |
| 1          | NC             | 67         | NC             |
| 2          | GND            | 74         | GND            |
| 3          | SDI, I/O       | 75         | VCC            |
| 9          | MODE           | 78         | VCC            |
| 10         | GND            | 89         | VCC            |
| 11         | VCC            | 90         | GND            |
| 22         | VCC            | 91         | VCC            |
| 26         | GND            | 92         | GND            |
| 27         | VCC            | 98         | IOCLK, I/O     |
| 34         | NC             | 99         | NC             |
| 36         | GND            | 100        | NC             |
| 42         | GND            | 101        | GND            |
| 43         | VCC            | 106        | GND            |
| 48         | PRB, I/O       | 107        | VCC            |
| 50         | HCLK, I/O      | 116        | CLKA, I/O      |
| 58         | GND            | 117        | CLKB, I/O      |
| 59         | VCC            | 118        | PRA, I/O       |
| 63         | SDO            | 122        | GND            |
| 64         | IOPCL, I/O     | 123        | VCC            |
| 65         | GND            | 131        | DCLK, I/O      |
| 66         | NC             | 132        | NC             |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

Accelerator Series FPGAs – ACT 3 Family

| PG100          |                                        |  |
|----------------|----------------------------------------|--|
| A1415 Function | Location                               |  |
| CLKA or I/O    | C7                                     |  |
| CLKB or I/O    | D6                                     |  |
| DCLK or I/O    | C4                                     |  |
| GND            | C3, C6, C9, E9, F3, F9, J3, J6, J8, J9 |  |
| HCLK or I/O    | H6                                     |  |
| IOCLK or I/O   | C10                                    |  |
| IOPCL or I/O   | К9                                     |  |
| MODE           | C2                                     |  |
| PRA or I/O     | A6                                     |  |
| PRB or I/O     | L3                                     |  |
| SDI or I/O     | B3                                     |  |
| SDO            | L9                                     |  |
| VCC            | B6, B10, E11, F2, F10, G2, K2, K6, K10 |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.
- 4. The PG100 package has been discontinued.

Accelerator Series FPGAs – ACT 3 Family

|                | PG207                                                            |  |  |  |
|----------------|------------------------------------------------------------------|--|--|--|
| A1460 Function | Location                                                         |  |  |  |
| CLKA or I/O    | К1                                                               |  |  |  |
| CLKB or I/O    | J3                                                               |  |  |  |
| DCLK or I/O    | E4                                                               |  |  |  |
| GND            | C14, D4, D5, D9, D14, J4, J14, P3, P4, P7, P9, P14, R15          |  |  |  |
| HCLK or I/O    | J15                                                              |  |  |  |
| IOCLK or I/O   | P5                                                               |  |  |  |
| IOPCL or I/O   | N14                                                              |  |  |  |
| MODE           | D7                                                               |  |  |  |
| NC             | A1, A2, A16, A17, B1, B17, C1, C2, S1, S3, S17, T1, T2, T16, T17 |  |  |  |
| PRA or I/O     | H1                                                               |  |  |  |
| PRB or I/O     | К16                                                              |  |  |  |
| SDI or I/O     | C3                                                               |  |  |  |
| SDO            | P15                                                              |  |  |  |
| VCC            | B2, B9, B16, D11, J2, J16, P12, S2, S9, S16, T5                  |  |  |  |

Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



Package Pin Assignments

# PG257



Note: This is the top view.

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx