



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

## **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 564                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 131                                                           |
| Number of Gates                | 4000                                                          |
| Voltage - Supply               | 3V ~ 3.6V                                                     |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 70°C (TA)                                               |
| Package / Case                 | 160-BQFP                                                      |
| Supplier Device Package        | 160-PQFP (28x28)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a14v40a-pq160c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Ordering Information**



#### Notes:

- 1. The –2 and –3 speed grades have been discontinued.
- The Ceramic Pin Grid Array packages PG100, PG133, and PG175 have been discontinued in all device densities, speed grades, and temperature grades.
  3. The Plastic Ball Grid Array package BG225 has been discontinued in all device densities (specifically for A1460A), all speed
- grades, and all temperature grades.
- 4. Military Grade devices are no longer available for the A1440A device.
- 5. For more information about discontinued devices, refer to the Product Discontinuation Notices (PDNs) listed below, available on the Microsemi SoC Products Group website:

PDN March 2001 PDN 0104 PDN 0203

PDN 0604 PDN 1004

**Revision 3** 



This section of the datasheet is meant to familiarize the user with the architecture of the ACT 3 family of FPGA devices. A generic description of the family will be presented first, followed by a detailed description of the logic blocks, the routing structure, the antifuses, and the special function circuits. The on-chip circuitry required to program the devices is not covered.

# **Topology**

The ACT 3 family architecture is composed of six key elements: Logic modules, I/O modules, I/O Pad Drivers, Routing Tracks, Clock Networks, and Programming and Test Circuits. The basic structure is similar for all devices in the family, differing only in the number of rows, columns, and I/Os. The array itself consists of alternating rows of modules and channels. The logic modules and channels are in the center of the array; the I/O modules are located along the array periphery. A simplified floor plan is depicted in Figure 2-1.



Figure 2-1 • Generalized Floor Plan of ACT 3 Device



The I/O module output Y is used to bring Pad signals into the array or to feed the output register back into the array. This allows the output register to be used in high-speed state machine applications. Side I/O modules have a dedicated output segment for Y extending into the routing channels above and below (similar to logic modules). Top/Bottom I/O modules have no dedicated output segment. Signals coming into the chip from the top or bottom are routed using F-fuses and LVTs (F-fuses and LVTs are explained in detail in the routing section).

## I/O Pad Drivers

All pad drivers are capable of being tristate. Each buffer connects to an associated I/O module with four signals: OE (Output Enable), IE (Input Enable), DataOut, and DataIn. Certain special signals used only during programming and test also connect to the pad drivers: OUTEN (global output enable), INEN (global input enable), and SLEW (individual slew selection). See Figure 2-5.



Figure 2-5 • Function Diagram for I/O Pad Driver

# Special I/Os

The special I/Os are of two types: temporary and permanent. Temporary special I/Os are used during programming and testing. They function as normal I/Os when the MODE pin is inactive. Permanent special I/Os are user programmed as either normal I/Os or special I/Os. Their function does not change once the device has been programmed. The permanent special I/Os consist of the array clock input buffers (CLKA and CLKB), the hard-wired array clock input buffer (HCLK), the hard-wired I/O clock input buffer (IOCLK), and the hard-wired I/O register preset/clear input buffer (IOPCL). Their function is determined by the I/O macros selected.

# **Clock Networks**

The ACT 3 architecture contains four clock networks: two high-performance dedicated clock networks and two general purpose routed networks. The high-performance networks function up to 200 MHz, while the general purpose routed networks function up to 150 MHz.

2-4 Revision 3

Equivalent capacitance is calculated by measuring ICC active at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of VCC. Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown in Figure 2-10.

Table 2-10 • CEQ Values for Microsemi FPGAs

| Item                                                 | CEQ Value |
|------------------------------------------------------|-----------|
| Modules (C <sub>EQM</sub> )                          | 6.7       |
| Input Buffers (C <sub>EQI</sub> )                    | 7.2       |
| Output Buffers (C <sub>EQO</sub> )                   | 10.4      |
| Routed Array Clock Buffer Loads (C <sub>EQCR</sub> ) | 1.6       |
| Dedicated Clock Buffer Loads (C <sub>EQCD</sub> )    | 0.7       |
| I/O Clock Buffer Loads (C <sub>EQCI)</sub>           | 0.9       |

To calculate the active power dissipated from the complete design, the switching frequency of each part of the logic must be known. EQ 5 shows a piece-wise linear summation over all components.

$$\begin{split} & \text{Power =VCC$^2$} * \text{[(m * C_{EQM} * f_m)_{modules} + (n * C_{EQI} * f_n)_{inputs} \\ & + (p * (C_{EQO} + C_L) * f_p)_{outputs} \\ & + 0.5 * (q1 * C_{EQCR} * f_{q1})_{routed\_Clk1} + (r1 * fq1)_{routed\_Clk1} \\ & + 0.5 * (q2 * C_{EQCR} * fq2)_{routed\_Clk2} \\ & + (r_2 * f_{q2})_{routed\_Clk2} + 0.5 * (s_1 * C_{EQCD} * f_{s1})_{dedicated\_Clk} \\ & + (s_2 * C_{EQCI} * f_{s2})_{IO\_Clk} \end{split}$$

EQ5

#### Where:

m = Number of logic modules switching at f<sub>m</sub>

n = Number of input buffers switching at fn

p = Number of output buffers switching at f<sub>p</sub>

q1 = Number of clock loads on the first routed array clock

q2 = Number of clock loads on the second routed array clock

r<sub>1</sub> = Fixed capacitance due to first routed array clock

r<sub>2</sub> = Fixed capacitance due to second routed array clock

s<sub>1</sub> = Fixed number of clock loads on the dedicated array clock

s<sub>2</sub> = Fixed number of clock loads on the dedicated I/O clock

C<sub>EQM</sub> = Equivalent capacitance of logic modules in pF

 $C_{EQI}$  = Equivalent capacitance of input buffers in pF

C<sub>EQO</sub> = Equivalent capacitance of output buffers in pF

C<sub>EQCR</sub> = Equivalent capacitance of routed array clock in pF

C<sub>EOCD</sub> = Equivalent capacitance of dedicated array clock in pF

C<sub>FOCI</sub> = Equivalent capacitance of dedicated I/O clock in pF

C<sub>L</sub> = Output lead capacitance in pF

f<sub>m</sub> = Average logic module switching rate in MHz

f<sub>n</sub> = Average input buffer switching rate in MHz

f<sub>n</sub> = Average output buffer switching rate in MHz

f<sub>q1</sub> = Average first routed array clock rate in MHz

f<sub>q2</sub> = Average second routed array clock rate in MHz

f<sub>s1</sub> = Average dedicated array clock rate in MHz

f<sub>s2</sub> = Average dedicated I/O clock rate in MHz

# **Determining Average Switching Frequency**

To determine the switching frequency for a design, you must have a detailed understanding of the data input values to the circuit. The following guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are as follows:

Table 2-13 • Guidelines for Predicting Power Dissipation

| Data                                         | Value                     |
|----------------------------------------------|---------------------------|
| Logic Modules (m)                            | 80% of modules            |
| Inputs switching (n)                         | # inputs/4                |
| Outputs switching (p)                        | # output/4                |
| First routed array clock loads (q1)          | 40% of sequential modules |
| Second routed array clock loads (q2)         | 40% of sequential modules |
| Load capacitance (CL)                        | 35 pF                     |
| Average logic module switching rate (fm)     | F/10                      |
| Average input switching rate (fn)            | F/5                       |
| Average output switching rate (fp)           | F/10                      |
| Average first routed array clock rate (fq1)  | F/2                       |
| Average second routed array clock rate (fq2) | F/2                       |
| Average dedicated array clock rate (fs1)     | F                         |
| Average dedicated I/O clock rate (fs2)       | F                         |



Figure 2-11 • Output Buffers



Figure 2-12 • AC Test Loads



Figure 2-13 • Input Buffer Delays





Figure 2-14 • Module Delays



Figure 2-15 • Sequential Module Timing Characteristics

2-18 Revision 3



Figure 2-16 • I/O Module: Sequential Input Timing Characteristics



Figure 2-17 • I/O Module: Sequential Output Timing Characteristics



# A1415A, A14V15A Timing Characteristics

Table 2-18 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup>

| Logic N            | Module Propagation Delays <sup>2</sup> | −3 S | peed <sup>3</sup> | -2 S <sub>l</sub> | peed <sup>3</sup> | -1 S | peed | Std. S | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|----------------------------------------|------|-------------------|-------------------|-------------------|------|------|--------|-------|-------|--------------------|-------|
| Parame             | eter/Description                       | Min. | Max.              | Min.              | Max.              | Min. | Max. | Min.   | Max.  | Min.  | Max.               |       |
| t <sub>PD</sub>    | Internal Array Module                  |      | 2.0               |                   | 2.3               |      | 2.6  |        | 3.0   |       | 3.9                | ns    |
| t <sub>CO</sub>    | Sequential Clock to Q                  |      | 2.0               |                   | 2.3               |      | 2.6  |        | 3.0   |       | 3.9                | ns    |
| t <sub>CLR</sub>   | Asynchronous Clear to Q                |      | 2.0               |                   | 2.3               |      | 2.6  |        | 3.0   |       | 3.9                | ns    |
| Predict            | ed Routing Delays <sup>4</sup>         |      |                   |                   |                   |      |      |        |       |       |                    | •     |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                   |      | 0.9               |                   | 1.0               |      | 1.1  |        | 1.3   |       | 1.7                | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                   |      | 1.2               |                   | 1.4               |      | 1.6  |        | 1.8   |       | 2.4                | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                   |      | 1.4               |                   | 1.6               |      | 1.8  |        | 2.1   |       | 2.8                | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                   |      | 1.7               |                   | 1.9               |      | 2.2  |        | 2.5   |       | 3.3                | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                   |      | 2.8               |                   | 3.2               |      | 3.6  |        | 4.2   |       | 5.5                | ns    |
| Logic N            | Module Sequential Timing               |      |                   |                   |                   |      |      |        |       |       |                    | •     |
| t <sub>SUD</sub>   | Flip-Flop Data Input Setup             | 0.5  |                   | 0.6               |                   | 0.7  |      | 0.8    |       | 0.8   |                    | ns    |
| t <sub>HD</sub>    | Flip-Flop Data Input Hold              | 0.0  |                   | 0.0               |                   | 0.0  |      | 0.0    |       | 0.0   |                    | ns    |
| t <sub>SUD</sub>   | Latch Data Input Setup                 | 0.5  |                   | 0.6               |                   | 0.7  |      | 0.8    |       | 0.8   |                    | ns    |
| t <sub>HD</sub>    | Latch Data Input Hold                  | 0.0  |                   | 0.0               |                   | 0.0  |      | 0.0    |       | 0.0   |                    | ns    |
| t <sub>WASYN</sub> | Asynchronous Pulse Width               | 1.9  |                   | 2.4               |                   | 3.2  |      | 3.8    |       | 4.8   |                    | ns    |
| t <sub>WCLKA</sub> | Flip-Flop Clock Pulse Width            | 1.9  |                   | 2.4               |                   | 3.2  |      | 3.8    |       | 4.8   |                    | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Input Period           | 4.0  |                   | 5.0               |                   | 6.8  |      | 8.0    |       | 10.0  |                    | ns    |
| f <sub>MAX</sub>   | Flip-Flop Clock Frequency              |      | 250               |                   | 200               |      | 150  |        | 125   |       | 100                | MHz   |

## Notes:

- 1. VCC = 3.0 V for 3.3 V specifications.
- 2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$  or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.
- 3. The -2 and -3 speed grades have been discontinued. Please refer to the Product Discontinuation Notices (PDNs) listed below:

PDN March 2001

PDN 0104

PDN 0203

PDN 0604

PDN 1004

4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

2-22 Revision 3

# A1415A, A14V15A Timing Characteristics (continued)

Table 2-21 • A1415A, A14V15A Worst-Case Commercial Conditions, VCC = 4.75 V,  $T_J = 70^{\circ}$ C

| Dedicate             | d (hardwired) I/O Clock Network                      | -3 Speed |      | -2 Speed |      | -1 Speed |      | Std. Speed |      | 3.3 V Speed <sup>1</sup> |            | <sup>1</sup> Units |
|----------------------|------------------------------------------------------|----------|------|----------|------|----------|------|------------|------|--------------------------|------------|--------------------|
| Paramete             | er/Description                                       | Min.     | Max. | Min.     | Max. | Min.     | Max. | Min.       | Max. | Min.                     | Max.       |                    |
| t <sub>IOCKH</sub>   | Input Low to High (pad to I/O module input)          |          | 2.0  |          | 2.3  |          | 2.6  |            | 3.0  |                          | 3.5        | ns                 |
| t <sub>IOPWH</sub>   | Minimum Pulse Width High                             | 1.9      |      | 2.4      |      | 3.3      |      | 3.8        |      | 4.8                      |            | ns                 |
| t <sub>IPOWL</sub>   | Minimum Pulse Width Low                              | 1.9      |      | 2.4      |      | 3.3      |      | 3.8        |      | 4.8                      |            | ns                 |
| t <sub>IOSAPW</sub>  | Minimum Asynchronous Pulse Width                     | 1.9      |      | 2.4      |      | 3.3      |      | 3.8        |      | 4.8                      |            | ns                 |
| t <sub>IOCKSW</sub>  | Maximum Skew                                         |          | 0.4  |          | 0.4  |          | 0.4  |            | 0.4  |                          | 0.4        | ns                 |
| t <sub>IOP</sub>     | Minimum Period                                       | 4.0      |      | 5.0      |      | 6.8      |      | 8.0        |      | 10.0                     |            | ns                 |
| f <sub>IOMAX</sub>   | Maximum Frequency                                    |          | 250  |          | 200  |          | 150  |            | 125  |                          | 100        | MHz                |
| Dedicated            | d (hardwired) Array Clock                            |          |      |          |      |          |      |            |      |                          |            |                    |
| <sup>t</sup> нскн    | Input Low to High (pad to S-module input)            |          | 3.0  |          | 3.4  |          | 3.9  |            | 4.5  |                          | 5.5        | ns                 |
| t <sub>HCKL</sub>    | Input High to Low (pad to S-module input)            |          | 3.0  |          | 3.4  |          | 3.9  |            | 4.5  |                          | 5.5        | ns                 |
| t <sub>HPWH</sub>    | Minimum Pulse Width High                             | 1.9      |      | 2.4      |      | 3.3      |      | 3.8        |      | 4.8                      |            | ns                 |
| t <sub>HPWL</sub>    | Minimum Pulse Width Low                              | 1.9      |      | 2.4      |      | 3.3      |      | 3.8        |      | 4.8                      |            | ns                 |
| t <sub>HCKSW</sub>   | Delta High to Low, Low Slew                          |          | 0.3  |          | 0.3  |          | 0.3  |            | 0.3  |                          | 0.3        | ns                 |
| t <sub>HP</sub>      | Minimum Period                                       | 4.0      |      | 5.0      |      | 6.8      |      | 8.0        |      | 10.0                     |            | ns                 |
| f <sub>HMAX</sub>    | Maximum Frequency                                    |          | 250  |          | 200  |          | 150  |            | 125  |                          | 100        | MHz                |
| Routed A             | rray Clock Networks                                  |          |      |          |      |          |      |            |      |                          |            |                    |
| t <sub>RCKH</sub>    | Input Low to High (FO = 64)                          |          | 3.7  |          | 4.1  |          | 4.7  |            | 5.5  |                          | 9.0        | ns                 |
| t <sub>RCKL</sub>    | Input High to Low (FO = 64)                          |          | 4.0  |          | 4.5  |          | 5.1  |            | 6.0  |                          | 9.0        | ns                 |
| t <sub>RPWH</sub>    | Min. Pulse Width High (FO = 64)                      | 3.3      |      | 3.8      |      | 4.2      |      | 4.9        |      | 6.5                      |            | ns                 |
| t <sub>RPWL</sub>    | Min. Pulse Width Low (FO = 64)                       | 3.3      |      | 3.8      |      | 4.2      |      | 4.9        |      | 6.5                      |            | ns                 |
| t <sub>RCKSW</sub>   | Maximum Skew (FO = 128)                              |          | 0.7  |          | 0.8  |          | 0.9  |            | 1.0  |                          | 1.0        | ns                 |
| t <sub>RP</sub>      | Minimum Period (FO = 64)                             | 6.8      |      | 8.0      |      | 8.7      |      | 10.0       |      | 13.4                     |            | ns                 |
| f <sub>RMAX</sub>    | Maximum Frequency (FO = 64)                          |          | 150  |          | 125  |          | 115  |            | 100  |                          | 75         | MHz                |
| Clock-to-            | Clock Skews                                          |          |      |          |      |          |      |            |      |                          |            |                    |
| t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew                            | 0.0      | 1.7  | 0.0      | 1.8  | 0.0      | 2.0  | 0.0        | 2.2  | 0.0                      | 3.0        | ns                 |
| t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64)                  | 0.0      | 1.0  | 0.0      | 1.0  | 0.0      | 1.0  | 0.0        | 1.0  | 0.0                      | 3.0        | ns                 |
| t <sub>HRCKSW</sub>  | H-Clock to R-Clock Skew (FO = 64) (FO = 50% maximum) | 0.0      | 1.0  | 0.0      | 1.0  | 0.0      | 1.0  | 0.0        | 1.0  | 0.0<br>0.0               | 3.0<br>3.0 | ns                 |

## Notes:

- 1. Delays based on 35 pF loading.
- 2. The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.



# A1440A, A14V40A Timing Characteristics (continued)

Table 2-28 • A1440A, A14V40A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | dule – TTL Output Timing <sup>1</sup>  | -3 Sp | oeed <sup>2</sup> | -2 Sp | peed <sup>2</sup> | -1 S | peed | Std. | Speed | 3.3 V | Speed <sup>1</sup> | Units |
|--------------------|----------------------------------------|-------|-------------------|-------|-------------------|------|------|------|-------|-------|--------------------|-------|
| Parame             | eter/Description                       | Min.  | Max.              | Min.  | Max.              | Min. | Max. | Min. | Max.  | Min.  | Max.               |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 5.0               |       | 5.6               |      | 6.4  |      | 7.5   |       | 9.8                | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 8.0               |       | 9.0               |      | 10.2 |      | 12.0  |       | 15.6               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 4.0               |       | 4.5               |      | 5.1  |      | 6.0   |       | 7.8                | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 8.5               |       | 8.5               |      | 9.5  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 11.3              |       | 11.3              |      | 13.5 |      | 15.0  |       | 19.5               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.02              |       | 0.02              |      | 0.03 |      | 0.03  |       | 0.04               | ns/pF |
| $d_{TLHLS}$        | Delta Low to High, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| $d_{THLHS}$        | Delta High to Low, High Slew           |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.05              |       | 0.05              |      | 0.06 |      | 0.07  |       | 0.09               | ns/pF |
| I/O Mod            | dule – CMOS Output Timing <sup>1</sup> |       |                   |       |                   |      |      |      |       |       |                    |       |
| t <sub>DHS</sub>   | Data to Pad, High Slew                 |       | 6.2               |       | 7.0               |      | 7.9  |      | 9.3   |       | 12.1               | ns    |
| t <sub>DLS</sub>   | Data to Pad, Low Slew                  |       | 11.7              |       | 13.1              |      | 14.9 |      | 17.5  |       | 22.8               | ns    |
| t <sub>ENZHS</sub> | Enable to Pad, Z to H/L, High Slew     |       | 5.2               |       | 5.9               |      | 6.6  |      | 7.8   |       | 10.1               | ns    |
| t <sub>ENZLS</sub> | Enable to Pad, Z to H/L, Low Slew      |       | 8.9               |       | 10.0              |      | 11.3 |      | 13.3  |       | 17.3               | ns    |
| t <sub>ENHSZ</sub> | Enable to Pad, H/L to Z, High Slew     |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>ENLSZ</sub> | Enable to Pad, H/L to Z, Low Slew      |       | 7.4               |       | 8.3               |      | 9.4  |      | 11.0  |       | 14.3               | ns    |
| t <sub>CKHS</sub>  | IOCLK Pad to Pad H/L, High Slew        |       | 9.0               |       | 9.0               |      | 10.1 |      | 11.8  |       | 14.3               | ns    |
| t <sub>CKLS</sub>  | IOCLK Pad to Pad H/L, Low Slew         |       | 13.0              |       | 13.0              |      | 15.6 |      | 17.3  |       | 22.5               | ns    |
| d <sub>TLHHS</sub> | Delta Low to High, High Slew           |       | 0.04              |       | 0.04              |      | 0.05 |      | 0.06  |       | 0.08               | ns/pF |
| d <sub>TLHLS</sub> | Delta Low to High, Low Slew            |       | 0.07              |       | 0.08              |      | 0.09 |      | 0.11  |       | 0.14               | ns/pF |
| d <sub>THLHS</sub> | Delta High to Low, High Slew           |       | 0.03              |       | 0.03              |      | 0.03 |      | 0.04  |       | 0.05               | ns/pF |
| d <sub>THLLS</sub> | Delta High to Low, Low Slew            |       | 0.04              |       | 0.04              |      | 0.04 |      | 0.05  |       | 0.07               | ns/pF |

### Notes:

2-32 Revision 3

<sup>1.</sup> Delays based on 35 pF loading.

<sup>2.</sup> The –2 and –3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn.



# **Pin Descriptions**

## CLKA Clock A (Input)

Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

### CLKB Clock B (Input)

Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

#### GND Ground

LOW supply voltage.

## HCLK Dedicated (Hard-wired) Array Clock (Input)

Clock input for sequential modules. This input is directly wired to each S-Module and offers clock speeds independent of the number of S-Modules being driven. This pin can also be used as an I/O.

## I/O Input/Output (Input, Output)

The I/O pin functions as an input, output, three-state, or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/O pins are tristated by the Designer Series software.

# IOCLK Dedicated (Hard-wired) I/O Clock (Input)

Clock input for I/O modules. This input is directly wired to each I/O module and offers clock speeds independent of the number of I/O modules being driven. This pin can also be used as an I/O.

# IOPCL Dedicated (Hard-wired) I/O Preset/Clear (Input)

Input for I/O preset or clear. This global input is directly wired to the preset and clear inputs of all I/O registers. This pin functions as an I/O when no I/O preset or clear macros are used.

## MODE Mode (Input)

The MODE pin controls the use of diagnostic pins (DCLK, PRA, PRB, SDI). When the MODE pin is HIGH, the special functions are active. When the MODE pin is LOW, the pins function as I/Os. To provide Actionprobe capability, the MODE pin should be terminated to GND through a 10K resistor so that the MODE pin can be pulled high when required.

#### NC No Connection

This pin is not connected to circuitry within the device.

### PRA Probe A (Output)

The Probe A pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRA is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

# PRB Probe B (Output)

The Probe B pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRB is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

### SDI Serial Data Input (Input)

Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

2-42 Revision 3

|            | PQ100          |                |  |  |  |  |  |  |  |
|------------|----------------|----------------|--|--|--|--|--|--|--|
| Pin Number | A1415 Function | A1425 Function |  |  |  |  |  |  |  |
| 2          | IOCLK, I/O     | IOCLK, I/O     |  |  |  |  |  |  |  |
| 14         | CLKA, I/O      | CLKA, I/O      |  |  |  |  |  |  |  |
| 15         | CLKB, I/O      | CLKB, I/O      |  |  |  |  |  |  |  |
| 16         | VCC            | VCC            |  |  |  |  |  |  |  |
| 17         | GND            | GND            |  |  |  |  |  |  |  |
| 18         | VCC            | VCC            |  |  |  |  |  |  |  |
| 19         | GND            | GND            |  |  |  |  |  |  |  |
| 20         | PRA, I/O       | PRA, I/O       |  |  |  |  |  |  |  |
| 27         | DCLK, I/O      | DCLK, I/O      |  |  |  |  |  |  |  |
| 28         | GND            | GND            |  |  |  |  |  |  |  |
| 29         | SDI, I/O       | SDI, I/O       |  |  |  |  |  |  |  |
| 34         | MODE           | MODE           |  |  |  |  |  |  |  |
| 35         | VCC            | VCC            |  |  |  |  |  |  |  |
| 36         | GND            | GND            |  |  |  |  |  |  |  |
| 47         | GND            | GND            |  |  |  |  |  |  |  |
| 48         | VCC            | VCC            |  |  |  |  |  |  |  |
| 61         | PRB, I/O       | PRB, I/O       |  |  |  |  |  |  |  |
| 62         | GND            | GND            |  |  |  |  |  |  |  |
| 63         | VCC            | VCC            |  |  |  |  |  |  |  |
| 64         | GND            | GND            |  |  |  |  |  |  |  |
| 65         | VCC            | VCC            |  |  |  |  |  |  |  |
| 67         | HCLK, I/O      | HCLK, I/O      |  |  |  |  |  |  |  |
| 77         | SDO            | SDO            |  |  |  |  |  |  |  |
| 78         | IOPCL, I/O     | IOPCL, I/O     |  |  |  |  |  |  |  |
| 79         | GND            | GND            |  |  |  |  |  |  |  |
| 85         | VCC            | VCC            |  |  |  |  |  |  |  |
| 86         | VCC            | VCC            |  |  |  |  |  |  |  |
| 87         | GND            | GND            |  |  |  |  |  |  |  |
| 96         | VCC            | VCC            |  |  |  |  |  |  |  |
| 97         | GND            | GND            |  |  |  |  |  |  |  |
|            |                |                |  |  |  |  |  |  |  |

### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

3-4 Revision 3



# **TQ176**



Note: This is the top view.

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-10 Revision 3

# **CQ196**



Note: This is the top view.

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-16 Revision 3

# **CQ256**



Note: This is the top view.

# Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-18 Revision 3



# **BG225**



Note: This is the top view.

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-20 Revision 3



Accelerator Series FPGAs – ACT 3 Family

|                | PG207                                                            |  |  |  |  |  |  |
|----------------|------------------------------------------------------------------|--|--|--|--|--|--|
| A1460 Function | Location                                                         |  |  |  |  |  |  |
| CLKA or I/O    | K1                                                               |  |  |  |  |  |  |
| CLKB or I/O    | J3                                                               |  |  |  |  |  |  |
| DCLK or I/O    | E4                                                               |  |  |  |  |  |  |
| GND            | C14, D4, D5, D9, D14, J4, J14, P3, P4, P7, P9, P14, R15          |  |  |  |  |  |  |
| HCLK or I/O    | J15                                                              |  |  |  |  |  |  |
| IOCLK or I/O   | P5                                                               |  |  |  |  |  |  |
| IOPCL or I/O   | N14                                                              |  |  |  |  |  |  |
| MODE           | D7                                                               |  |  |  |  |  |  |
| NC             | A1, A2, A16, A17, B1, B17, C1, C2, S1, S3, S17, T1, T2, T16, T17 |  |  |  |  |  |  |
| PRA or I/O     | H1                                                               |  |  |  |  |  |  |
| PRB or I/O     | K16                                                              |  |  |  |  |  |  |
| SDI or I/O     | C3                                                               |  |  |  |  |  |  |
| SDO            | P15                                                              |  |  |  |  |  |  |
| VCC            | B2, B9, B16, D11, J2, J16, P12, S2, S9, S16, T5                  |  |  |  |  |  |  |

### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. NC denotes no connection.
- 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



# **PG257**



Note: This is the top view.

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-32 Revision 3