Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 848 | | Number of Logic Elements/Cells | - | | Total RAM Bits | - | | Number of I/O | 167 | | Number of Gates | 6000 | | Voltage - Supply | 3V ~ 3.6V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 208-BFQFP | | Supplier Device Package | 208-PQFP (28x28) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a14v60a-pq208c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Accelerator Series FPGAs - ACT 3 Family | | | Speed | Grade <sup>1</sup> | Application <sup>1</sup> | | | | | | | |-------------------------------------------|-----------------|----------|--------------------|--------------------------|----------|---|---|---|--|--| | Device/Package | Std. | -1 | -2 | -3 | С | I | М | В | | | | A14V40A Device | • | • | • | • | • | • | | | | | | 84-Pin Plastic Leaded Chip Carrier (PLCC) | ✓ | - | _ | _ | ✓ | _ | _ | - | | | | 100-Pin Very Thin Quad Flatpack (VQFP) | 1 | _ | _ | _ | ✓ | _ | _ | _ | | | | 160-Pin Plastic Quad Flatpack (PQFP) | / | _ | _ | _ | 1 | - | - | _ | | | | 176-Pin Thin Quad Flatpack (TQFP) | 1 | _ | _ | _ | 1 | _ | - | _ | | | | A1460A Device | | | | | | | | | | | | 160-Pin Plastic Quad Flatpack (PQFP) | <b>√</b> | <b>✓</b> | D | D | <b>✓</b> | ✓ | _ | _ | | | | 176-Pin Thin Quad Flatpack (TQFP) | ✓ | 1 | D | D | 1 | 1 | - | - | | | | 196-Pin Ceramic Quad Flatpack (CQFP) | 1 | 1 | _ | - | 1 | - | 1 | ✓ | | | | 207-Pin Ceramic Pin Grid Array (CPGA) | ✓ | 1 | D | D | 1 | - | 1 | ✓ | | | | 208-Pin Plastic Quad Flatpack (PQFP) | ✓ | 1 | D | D | 1 | 1 | - | - | | | | 225-Pin Plastic Ball Grid Array (BGA) | D | D | D | D | D | - | - | - | | | | A14V60A Device | • | • | • | • | • | • | • | | | | | 160-Pin Plastic Quad Flatpack (PQFP) | ✓ | _ | _ | _ | 1 | _ | - | _ | | | | 176-Pin Thin Quad Flatpack (TQFP) | ✓ | _ | _ | - | 1 | - | - | _ | | | | 208-Pin Plastic Quad Flatpack (PQFP) | ✓ | - | _ | - | 1 | - | - | - | | | | A14100A Device | | | | | | | | | | | | 208-Pin Power Quad Flatpack (RQFP) | ✓ | 1 | D | D | 1 | ✓ | - | _ | | | | 257-Pin Ceramic Pin Grid Array (CPGA) | ✓ | 1 | D | D | 1 | - | 1 | ✓ | | | | 313-Pin Plastic Ball Grid Array (BGA) | ✓ | 1 | D | D | 1 | - | - | _ | | | | 256-Pin Ceramic Quad Flatpack (CQFP) | ✓ | ✓ | - | _ | ✓ | _ | 1 | ✓ | | | | A14V100A Device | A14V100A Device | | | | | | | | | | | 208-Pin Power Quad Flatpack (RQFP) | ✓ | - | _ | - | ✓ | _ | - | _ | | | | 313-Pin Plastic Ball Grid Array (BGA) | 1 | _ | _ | _ | 1 | _ | _ | _ | | | #### Notes: Applications: C = Commercial I = Industrial M = Military Commercial only Availability: ✓ = Available P = Planned – = Not planned D = Discontinued Speed Grade: -1 = Approx. 15% faster than Std. -2 = Approx. 25% faster than Std. -3 = Approx. 35% faster than Std. (-2 and -3 speed grades have been discontinued.) IV Revision 3 **ACT 3 Family Overview** #### Table of Contents | General Description | | |---------------------------------|------| | Detailed Specifications | | | Topology | 2-1 | | Logic Modules | | | I/Os | 2-3 | | Clock Networks | 2-4 | | Routing Structure | 2-5 | | 5 V Operating Conditions | 2-9 | | 3.3 V Operating Conditions | 2-10 | | Package Thermal Characteristics | 2-11 | ACT 3 Timing Model 2-16 Pin Descriptions 2-42 ### Package Pin Assignments ACT 3 Timing Model | L84 | . 3-1 | |-------------|-------| | Q100 | . 3-3 | | Q160 | . 3-5 | | Q208, RQ208 | . 3-8 | | Q100 | 3-12 | | Q132 | 3-14 | | Q196 | | | Q256 | 3-18 | | G225 | | | G313 | 3-22 | | G100 | | | G133 | | | G175 | 3-28 | | G207 | | | G257 | 3-32 | | | | ### **Datasheet Information** | List of Changes | 4- | |-------------------------------------------------------------------------|-----| | Datasheet Categories | 4- | | Safety Critical, Life Support, and High-Reliability Applications Policy | 4-3 | ۷I Revision 3 # 1 – ACT 3 Family Overview # **General Description** Microsemi's ACT 3 Accelerator Series of FPGAs offers the industry's fastest high-capacity programmable logic device. ACT 3 FPGAs offer a high performance, PCI compliant programmable solution capable of 186 MHz on-chip performance and 9.0 nanosecond clock-to-output (–1 speed grade), with capacities spanning from 1,500 to 10,000 gate array equivalent gates. The ACT 3 family builds on the proven two-module architecture consisting of combinatorial and sequential logic modules used in Microsemi's 3200DX and 1200XL families. In addition, the ACT 3 I/O modules contain registers which deliver 9.0 nanosecond clock-to-out times (–1 speed grade). The devices contain four clock distribution networks, including dedicated array and I/O clocks, supporting very fast synchronous and asynchronous designs. In addition, routed clocks can be used to drive high fanout signals such as flip-flop resets and output. The ACT 3 family is supported by Microsemi's Designer Series Development System which offers automatic placement and routing (with automatic or fixed pin assignments), static timing analysis, user programming, and debug and diagnostic probe capabilities. Figure 1-1 • Predictable Performance (worst-case commercial, -1 speed grade) ## **System Performance Model** #### **Dedicated Clocks** Dedicated clock networks support high performance by providing sub-nanosecond skew and guaranteed performance. Dedicated clock networks contain no programming elements in the path from the I/O Pad Driver to the input of S-modules or I/O modules. There are two dedicated clock networks: one for the array registers (HCLK), and one for the I/O registers (IOCLK). The clock networks are accessed by special I/Os. Figure 2-6 • Clock Networks The routed clock networks are referred to as CLK0 and CLK1. Each network is connected to a clock module (CLKMOD) that selects the source of the clock signal and may be driven as follows (Figure 2-6): - Externally from the CLKA pad - Externally from the CLKB pad - · Internally from the CLKINA input - · Internally from the CLKINB input The clock modules are located in the top row of I/O modules. Clock drivers and a dedicated horizontal clock track are located in each horizontal routing channel. The function of the clock module is determined by the selection of clock macros from the macro library. The macro CLKBUF is used to connect one of the two external clock pins to a clock network, and the macro CLKINT is used to connect an internally generated clock signal to a clock network. Since both clock networks are identical, the user does not care whether CLK0 or CLK1 is being used. Routed clocks can also be used to drive high fanout nets like resets, output enables, or data enables. This saves logic modules and results in performance increases in some cases. # **Routing Structure** The ACT 3 architecture uses vertical and horizontal routing tracks to connect the various logic and I/O modules. These routing tracks are metal interconnects that may either be of continuous length or broken into segments. Segments can be joined together at the ends using antifuses to increase their lengths up to the full length of the track. Equivalent capacitance is calculated by measuring ICC active at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of VCC. Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown in Figure 2-10. Table 2-10 • CEQ Values for Microsemi FPGAs | Item | CEQ Value | |------------------------------------------------------|-----------| | Modules (C <sub>EQM</sub> ) | 6.7 | | Input Buffers (C <sub>EQI</sub> ) | 7.2 | | Output Buffers (C <sub>EQO</sub> ) | 10.4 | | Routed Array Clock Buffer Loads (C <sub>EQCR</sub> ) | 1.6 | | Dedicated Clock Buffer Loads (C <sub>EQCD</sub> ) | 0.7 | | I/O Clock Buffer Loads (C <sub>EQCI)</sub> | 0.9 | To calculate the active power dissipated from the complete design, the switching frequency of each part of the logic must be known. EQ 5 shows a piece-wise linear summation over all components. $$\begin{split} & \text{Power =VCC$^2$} * \text{[(m * C_{EQM} * f_m)_{modules} + (n * C_{EQI} * f_n)_{inputs} \\ & + (p * (C_{EQO} + C_L) * f_p)_{outputs} \\ & + 0.5 * (q1 * C_{EQCR} * f_{q1})_{routed\_Clk1} + (r1 * fq1)_{routed\_Clk1} \\ & + 0.5 * (q2 * C_{EQCR} * fq2)_{routed\_Clk2} \\ & + (r_2 * f_{q2})_{routed\_Clk2} + 0.5 * (s_1 * C_{EQCD} * f_{s1})_{dedicated\_Clk} \\ & + (s_2 * C_{EQCI} * f_{s2})_{IO\_Clk} \end{split}$$ EQ5 #### Where: m = Number of logic modules switching at f<sub>m</sub> n = Number of input buffers switching at fn p = Number of output buffers switching at f<sub>p</sub> q1 = Number of clock loads on the first routed array clock q2 = Number of clock loads on the second routed array clock r<sub>1</sub> = Fixed capacitance due to first routed array clock r<sub>2</sub> = Fixed capacitance due to second routed array clock s<sub>1</sub> = Fixed number of clock loads on the dedicated array clock s<sub>2</sub> = Fixed number of clock loads on the dedicated I/O clock C<sub>EQM</sub> = Equivalent capacitance of logic modules in pF $C_{EQI}$ = Equivalent capacitance of input buffers in pF C<sub>EOO</sub> = Equivalent capacitance of output buffers in pF C<sub>EQCR</sub> = Equivalent capacitance of routed array clock in pF C<sub>EOCD</sub> = Equivalent capacitance of dedicated array clock in pF C<sub>FOCI</sub> = Equivalent capacitance of dedicated I/O clock in pF C<sub>L</sub> = Output lead capacitance in pF f<sub>m</sub> = Average logic module switching rate in MHz f<sub>n</sub> = Average input buffer switching rate in MHz f<sub>p</sub> = Average output buffer switching rate in MHz f<sub>q1</sub> = Average first routed array clock rate in MHz f<sub>q2</sub> = Average second routed array clock rate in MHz f<sub>s1</sub> = Average dedicated array clock rate in MHz f<sub>s2</sub> = Average dedicated I/O clock rate in MHz # **Determining Average Switching Frequency** To determine the switching frequency for a design, you must have a detailed understanding of the data input values to the circuit. The following guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are as follows: Table 2-13 • Guidelines for Predicting Power Dissipation | Data | Value | |----------------------------------------------|---------------------------| | Logic Modules (m) | 80% of modules | | Inputs switching (n) | # inputs/4 | | Outputs switching (p) | # output/4 | | First routed array clock loads (q1) | 40% of sequential modules | | Second routed array clock loads (q2) | 40% of sequential modules | | Load capacitance (CL) | 35 pF | | Average logic module switching rate (fm) | F/10 | | Average input switching rate (fn) | F/5 | | Average output switching rate (fp) | F/10 | | Average first routed array clock rate (fq1) | F/2 | | Average second routed array clock rate (fq2) | F/2 | | Average dedicated array clock rate (fs1) | F | | Average dedicated I/O clock rate (fs2) | F | #### **Timing Derating** ACT 3 devices are manufactured in a CMOS process. Therefore, device performance varies according to temperature, voltage, and process variations. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing. Table 2-15 • Timing Derating Factor (Temperature and Voltage) | (Commercial Minimum/Maximum Specification) x | Indus | strial | Military | | | |----------------------------------------------|-------|--------|----------|------|--| | | Min. | Max. | Min. | Max. | | | | 0.66 | 1.07 | 0.63 | 1.17 | | Table 2-16 • Timing Derating Factor for Designs at Typical Temperature ( $T_J = 25$ °C) and Voltage (5.0 V) | (Commercial Maximum Specification) x | 0.85 | |----------------------------------------|------| | (Confinercial Maximum Specification) x | 0.00 | Table 2-17 • Temperature and Voltage Derating Factors (normalized to Worst-Case Commercial, TJ = 4.75 V, 70°C) | | -55 | -40 | 0 | 25 | 70 | 85 | 125 | |------|------|------|------|------|------|------|-------| | 4.50 | 0.72 | 0.76 | 0.85 | 0.90 | 1.04 | 1.07 | 1.117 | | 4.75 | 0.70 | 0.73 | 0.82 | 0.87 | 1.00 | 1.03 | 1.12 | | 5.00 | 0.68 | 0.71 | 0.79 | 0.84 | 0.97 | 1.00 | 1.09 | | 5.25 | 0.66 | 0.69 | 0.77 | 0.82 | 0.94 | 0.97 | 1.06 | | 5.50 | 0.63 | 0.66 | 0.74 | 0.79 | 0.90 | 0.93 | 1.01 | Note: This derating factor applies to all routing and propagation delays. Figure 2-18 • Junction Temperature and Voltage Derating Curves (normalized to Worst-Case Commercial, TJ = 4.75 V, 70°C) # A1425A, A14V25A Timing Characteristics (continued) Table 2-25 • A1425A, A14V25A Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J = 70^{\circ}$ C | Dedicate | Dedicated (hardwired) I/O Clock Network | | eed <sup>1</sup> | –2 Sp | oeed <sup>1</sup> | -1 Speed | | Std. Speed | | 3.3 V | Units | | |----------------------|------------------------------------------------|------------|------------------|------------|-------------------|------------|------------|------------|------------|------------|------------|-----| | Paramete | er/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>IOCKH</sub> | Input Low to High (pad to I/O module input) | | 2.0 | | 2.3 | | 2.6 | | 3.0 | | 3.5 | ns | | t <sub>IOPWH</sub> | Minimum Pulse Width High | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>IPOWL</sub> | Minimum Pulse Width Low | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>IOSAPW</sub> | Minimum Asynchronous Pulse Width | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>iocksw</sub> | Maximum Skew | | 0.4 | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ns | | t <sub>IOP</sub> | Minimum Period | 4.0 | | 5.0 | | 6.8 | | 8.0 | | 10.0 | | ns | | f <sub>IOMAX</sub> | Maximum Frequency | | 250 | | 200 | | 150 | | 125 | | 100 | MHz | | Dedicate | d (hardwired) Array Clock | | | | | | | | | | | | | t <sub>HCKH</sub> | Input Low to High (pad to S-module input) | | 3.0 | | 3.4 | | 3.9 | | 4.5 | | 5.5 | ns | | t <sub>HCKL</sub> | Input High to Low (pad to S-module input) | | 3.0 | | 3.4 | | 3.9 | | 4.5 | | 5.5 | ns | | t <sub>HPWH</sub> | Minimum Pulse Width High | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>HPWL</sub> | Minimum Pulse Width Low | 1.9 | | 2.4 | | 3.3 | | 3.8 | | 4.8 | | ns | | t <sub>HCKSW</sub> | Delta High to Low, Low Slew | | 0.3 | | 0.3 | | 0.3 | | 0.3 | | 0.3 | ns | | t <sub>HP</sub> | Minimum Period | 4.0 | | 5.0 | | 6.8 | | 8.0 | | 10.0 | | ns | | f <sub>HMAX</sub> | Maximum Frequency | | 250 | | 200 | | 150 | | 125 | | 100 | MHz | | Routed A | rray Clock Networks | • | | | | | • | | | • | | | | t <sub>RCKH</sub> | Input Low to High (FO = 64) | | 3.7 | | 4.1 | | 4.7 | | 5.5 | | 9.0 | ns | | t <sub>RCKL</sub> | Input High to Low (FO = 64) | | 4.0 | | 4.5 | | 5.1 | | 6.0 | | 9.0 | ns | | t <sub>RPWH</sub> | Min. Pulse Width High (FO = 64) | 3.3 | | 3.8 | | 4.2 | | 4.9 | | 6.5 | | ns | | t <sub>RPWL</sub> | Min. Pulse Width Low (FO = 64) | 3.3 | | 3.8 | | 4.2 | | 4.9 | | 6.5 | | ns | | t <sub>RCKSW</sub> | Maximum Skew (FO = 128) | | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.0 | ns | | t <sub>RP</sub> | Minimum Period (FO = 64) | 6.8 | | 8.0 | | 8.7 | | 10.0 | | 13.4 | | ns | | f <sub>RMAX</sub> | Maximum Frequency (FO = 64) | | 150 | | 125 | | 115 | | 100 | | 75 | MHz | | Clock-to- | Clock Skews | | | | | | | | | | | | | t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew | 0.0 | 1.7 | 0.0 | 1.8 | 0.0 | 2.0 | 0.0 | 2.2 | 0.0 | 3.0 | ns | | t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64) (FO = 80) | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 3.0<br>3.0 | ns | | t <sub>HRCKSW</sub> | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 80) | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | ns | #### Notes: <sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. <sup>2.</sup> Delays based on 35 pF loading. **Detailed Specifications** ### A1460A, A14V60A Timing Characteristics Table 2-30 • A1460A, A14V60A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C<sup>1</sup> | Logic Module Propagation Delays <sup>2</sup> | | −3 Speed <sup>3</sup> −2 Spe | | peed <sup>3</sup> –1 Speed | | | Std. S | peed | 3.3 V Speed <sup>1</sup> | | Units | | |----------------------------------------------|--------------------------------|------------------------------|------|----------------------------|------|------|--------|------|--------------------------|------|-------|-----| | Parame | eter/Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>PD</sub> | Internal Array Module | | 2.0 | | 2.3 | | 2.6 | | 3.0 | | 3.9 | ns | | t <sub>CO</sub> | Sequential Clock to Q | | 2.0 | | 2.3 | | 2.6 | | 3.0 | | 3.9 | ns | | t <sub>CLR</sub> | Asynchronous Clear to Q | | 2.0 | | 2.3 | | 2.6 | | 3.0 | | 3.9 | ns | | Predict | ed Routing Delays <sup>4</sup> | | | | | | | | | | | | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 0.9 | | 1.0 | | 1.1 | | 1.3 | | 1.7 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 1.2 | | 1.4 | | 1.6 | | 1.8 | | 2.4 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.8 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 1.7 | | 1.9 | | 2.2 | | 2.5 | | 3.3 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.5 | ns | | Logic N | Module Sequential Timing | | | | | | | | | | | | | t <sub>SUD</sub> | Flip-Flop Data Input Setup | 0.5 | | 0.6 | | 0.7 | | 0.8 | | 0.8 | | ns | | t <sub>HD</sub> | Flip-Flop Data Input Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>SUD</sub> | Latch Data Input Setup | 0.5 | | 0.6 | | 0.7 | | 0.8 | | 0.8 | | ns | | t <sub>HD</sub> | Latch Data Input Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>WASYN</sub> | Asynchronous Pulse Width | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>WCLKA</sub> | Flip-Flop Clock Pulse Width | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>A</sub> | Flip-Flop Clock Input Period | 5.0 | | 6.8 | | 8.0 | | 10.0 | | 13.4 | | ns | | f <sub>MAX</sub> | Flip-Flop Clock Frequency | | 200 | | 150 | | 125 | | 100 | | 75 | MHz | #### Notes: - 1. VCC = 3.0 V for 3.3 V specifications. - 2. For dual-module macros, use $t_{PD} + t_{RD1} + t_{PDn} + t_{CO} + t_{RD1} + t_{PDn}$ or $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate. - 3. The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. - 4. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. 2-34 Revision 3 # A1460A, A14V60A Timing Characteristics (continued) Table 2-33 • A1460A, A14V60A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C | Dedicated (hardwired) I/O Clock Network | | -3 Speed <sup>1</sup> | | -2 Speed <sup>1</sup> | | -1 Speed | | Std. Speed | | 3.3 V Speed <sup>1</sup> | | Units | |-----------------------------------------|-------------------------------------------------|-----------------------|------------|-----------------------|------------|----------|------------|------------|------------|--------------------------|------------|-------| | Parameter/Description | | Min. | Max. | Min. | Мах. | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>IOCKH</sub> | Input Low to High (pad to I/O module input) | | 2.3 | | 2.6 | | 3.0 | | 3.5 | | 4.5 | ns | | t <sub>IOPWH</sub> | Minimum Pulse Width High | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>IPOWL</sub> | Minimum Pulse Width Low | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>IOSAPW</sub> | Minimum Asynchronous Pulse Width | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>IOCKSW</sub> | Maximum Skew | | 0.6 | | 0.6 | | 0.6 | | 0.6 | | 0.6 | ns | | t <sub>IOP</sub> | Minimum Period | 5.0 | | 6.8 | | 8.0 | | 10.0 | | 13.4 | | ns | | f <sub>IOMAX</sub> | Maximum Frequency | | 200 | | 150 | | 125 | | 100 | | 75 | MHz | | Dedicate | d (hardwired) Array Clock | | | | | | | | | | | | | t <sub>HCKH</sub> | Input Low to High (pad to S-module input) | | 3.7 | | 4.1 | | 4.7 | | 5.5 | | 7.0 | ns | | t <sub>HCKL</sub> | Input High to Low (pad to S-module input) | | 3.7 | | 4.1 | | 4.7 | | 5.5 | | 7.0 | ns | | t <sub>HPWH</sub> | Minimum Pulse Width High | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>HPWL</sub> | Minimum Pulse Width Low | 2.4 | | 3.2 | | 3.8 | | 4.8 | | 6.5 | | ns | | t <sub>HCKSW</sub> | Delta High to Low, Low Slew | | 0.6 | | 0.6 | | 0.6 | | 0.6 | | 0.6 | ns | | t <sub>HP</sub> | Minimum Period | 5.0 | | 6.8 | | 8.0 | | 10.0 | | 13.4 | | ns | | f <sub>HMAX</sub> | Maximum Frequency | | 200 | | 150 | | 125 | | 100 | | 75 | MHz | | Routed A | rray Clock Networks | | | | | | | | | | | | | t <sub>RCKH</sub> | Input Low to High (FO = 64) | | 6.0 | | 6.8 | | 7.7 | | 9.0 | | 11.8 | ns | | t <sub>RCKL</sub> | Input High to Low (FO = 64) | | 6.0 | | 6.8 | | 7.7 | | 9.0 | | 11.8 | ns | | t <sub>RPWH</sub> | Min. Pulse Width High (FO = 64) | 4.1 | | 4.5 | | 5.4 | | 6.1 | | 8.2 | | ns | | t <sub>RPWL</sub> | Min. Pulse Width Low (FO = 64) | 4.1 | | 4.5 | | 5.4 | | 6.1 | | 8.2 | | ns | | t <sub>RCKSW</sub> | Maximum Skew (FO = 128) | | 1.2 | | 1.4 | | 1.6 | | 1.8 | | 1.8 | ns | | t <sub>RP</sub> | Minimum Period (FO = 64) | 8.3 | | 9.3 | | 11.1 | | 12.5 | | 16.7 | | ns | | f <sub>RMAX</sub> | Maximum Frequency (FO = 64) | | 120 | | 105 | | 90 | | 80 | | 60 | MHz | | Clock-to- | Clock Skews | | | | | | | | | | | | | t <sub>IOHCKSW</sub> | I/O Clock to H-Clock Skew | 0.0 | 2.6 | 0.0 | 2.7 | 0.0 | 2.9 | 0.0 | 3.0 | 0.0 | 3.0 | ns | | t <sub>IORCKSW</sub> | I/O Clock to R-Clock Skew (FO = 64) (FO = 216) | 0.0<br>0.0 | 1.7<br>5.0 | 0.0 | 1.7<br>5.0 | 0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 1.7<br>5.0 | 0.0<br>0.0 | 5.0<br>5.0 | ns | | t <sub>HRCKSW</sub> | H-Clock to R-Clock Skew (FO = 64)<br>(FO = 216) | 0.0 | 1.3<br>3.0 | 0.0 | 1.0<br>3.0 | 0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | 0.0<br>0.0 | 1.0<br>3.0 | ns | | | 1 | | | | | | | | | | | | #### Notes: <sup>1.</sup> The -2 and -3 speed grades have been discontinued. Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004 at http://www.microsemi.com/soc/support/notifications/default.aspx#pdn. <sup>2.</sup> Delays based on 35 pF loading. | PL84 | | | | | | | |------------|------------------------|------------------------|------------------------|--|--|--| | Pin Number | A1415, A14V15 Function | A1425, A14V25 Function | A1440, A14V40 Function | | | | | 1 | VCC | VCC | VCC | | | | | 2 | GND | GND | GND | | | | | 3 | VCC | VCC | VCC | | | | | 4 | PRA, I/O | PRA, I/O | PRA, I/O | | | | | 11 | DCLK, I/O | DCLK, I/O | DCLK, I/O | | | | | 12 | SDI, I/O | SDI, I/O | SDI, I/O | | | | | 16 | MODE | MODE | MODE | | | | | 27 | GND | GND | GND | | | | | 28 | VCC | VCC | VCC | | | | | 40 | PRB, I/O | PRB, I/O | PRB, I/O | | | | | 41 | VCC | VCC | VCC | | | | | 42 | GND | GND | GND | | | | | 43 | VCC | VCC | VCC | | | | | 45 | HCLK, I/O | HCLK, I/O | HCLK, I/O | | | | | 52 | SDO | SDO | SDO | | | | | 53 | IOPCL, I/O | IOPCL, I/O | IOPCL, I/O | | | | | 59 | VCC | VCC | VCC | | | | | 60 | VCC | VCC | VCC | | | | | 61 | GND | GND | GND | | | | | 68 | VCC | VCC | VCC | | | | | 69 | GND | GND | GND | | | | | 74 | IOCLK, I/O | IOCLK, I/O | IOCLK, I/O | | | | | 83 | CLKA, I/O | CLKA, I/O | CLKA, I/O | | | | | 84 | CLKB, I/O | CLKB, I/O | CLKB, I/O | | | | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. 3-2 Revision 3 | PQ100 | | | | | |------------|----------------|----------------|--|--| | Pin Number | A1415 Function | A1425 Function | | | | 2 | IOCLK, I/O | IOCLK, I/O | | | | 14 | CLKA, I/O | CLKA, I/O | | | | 15 | CLKB, I/O | CLKB, I/O | | | | 16 | VCC | VCC | | | | 17 | GND | GND | | | | 18 | VCC | VCC | | | | 19 | GND | GND | | | | 20 | PRA, I/O | PRA, I/O | | | | 27 | DCLK, I/O | DCLK, I/O | | | | 28 | GND | GND | | | | 29 | SDI, I/O | SDI, I/O | | | | 34 | MODE | MODE | | | | 35 | VCC | VCC | | | | 36 | GND | GND | | | | 47 | GND | GND | | | | 48 | VCC | VCC | | | | 61 | PRB, I/O | PRB, I/O | | | | 62 | GND | GND | | | | 63 | VCC | VCC | | | | 64 | GND | GND | | | | 65 | VCC | VCC | | | | 67 | HCLK, I/O | HCLK, I/O | | | | 77 | SDO | SDO | | | | 78 | IOPCL, I/O | IOPCL, I/O | | | | 79 | GND | GND | | | | 85 | VCC | VCC | | | | 86 | VCC | VCC | | | | 87 | GND | GND | | | | 96 | VCC | VCC | | | | 97 | GND | GND | | | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. 3-4 Revision 3 ## **PQ160** Note: This is the top view of the package #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx # PQ208, RQ208 Note: This is the top view of the package #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-8 Revision 3 # **TQ176** Note: This is the top view. #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-10 Revision 3 # **CQ132** Note: This is the top view #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-14 Revision 3 | | BG313 | | | | | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | A14100, A14V100<br>Function | Location | | | | | | CLKA or I/O | J13 | | | | | | CLKB or I/O | G13 | | | | | | DCLK or I/O | B2 | | | | | | GND | A1, A25, AD2, AE25, J21, L13, M12, M14, N11, N13, N15, P12, P14, R13 | | | | | | HCLK or I/O | T14 | | | | | | IOCLK or I/O | B24 | | | | | | IOPCL or I/O | AD24 | | | | | | MODE | G3 | | | | | | NC | A3, A13, A23, AA5, AA9, AA23, AB2, AB4, AB20, AC13, AC25, AD22, AE1, AE21, B14, C5, C25, D4, D24, E3, E21, F6, F10, F16, G1, G25, H18, H24, J1, J7, J25, K12, L15, L17, M6, N1, N5, N7, N21, N23, P20, R11, T6, T8, U9, U13, U21, V16, W7, Y20, Y24 | | | | | | PRA or I/O | H12 | | | | | | PRB or I/O | AD12 | | | | | | SDI or I/O | C1 | | | | | | SDO | AE23 | | | | | | VCC | AB18, AD6, AE13, C13, C19, E13, G9, H22, K8, K20, M16, N3, N9, N25, U5, W13, V2, V24 | | | | | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. Accelerator Series FPGAs – ACT 3 Family | PG100 | | | | | |----------------|----------------------------------------|--|--|--| | A1415 Function | Location | | | | | CLKA or I/O | C7 | | | | | CLKB or I/O | D6 | | | | | DCLK or I/O | C4 | | | | | GND | C3, C6, C9, E9, F3, F9, J3, J6, J8, J9 | | | | | HCLK or I/O | H6 | | | | | IOCLK or I/O | C10 | | | | | IOPCL or I/O | К9 | | | | | MODE | C2 | | | | | PRA or I/O | A6 | | | | | PRB or I/O | L3 | | | | | SDI or I/O | B3 | | | | | SDO | L9 | | | | | VCC | B6, B10, E11, F2, F10, G2, K2, K6, K10 | | | | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. NC denotes no connection. - 3. MODE should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. - 4. The PG100 package has been discontinued. # 4 - Datasheet Information # **List of Changes** The following table lists critical changes that were made in each version of the datasheet. | Revision | Changes | Page | |--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | Revision 3<br>(January 2012) | The description for SDO pins had earlier been removed from the datasheet and has now been included again, in the "Pin Descriptions" section (SAR 35820). | 2-21 | | | SDO pin numbers had earlier been removed from package pin assignment tables in the datasheet, and have now been restored to the pin tables (SAR 35820). | 3-1 | | Revision 2<br>(September 2011) | The ACT 3 datasheet was formatted newly in the style used for current datasheets. The same information is present (other than noted in the list of changes for this revision) but divided into chapters. | N/A | | | The datasheet was revised to note in multiple places that speed grades –2 and –3 have been discontinued. The following device/package combinations have been discontinued for all speed grades and temperatures (SAR 33872): A1415 PG100 A1425 PG133 A1440 PG175 A1460 BG225 Refer to PDN 0104, PDN 0203, PDN 0604, and PDN 1004. | I and<br>others | | | The "Features" section was revised to state the clock-to-ouput time and on-chip performance for -1 speed grade as 9.0 ns and 186 MHz. The "General Description" section was revised in accordance (SAR 33872). | I | | | The maximum performance values were updated in Table 1 • ACT 3 Family Product Information, and now reflect worst-case commercial for the -1 speed grade (SAR 33872). | I | | | The "Product Plan" table was updated as follows to conform to current offerings (SAR 33872): The A1415A device is offered in PL84, PG100, and VQ100 packages for Military application. The A1440A device is offered in TQ176 and VQ100 packages for Industrial application. | III | | | Table 1-1 • Chip-to-Chip Performance (worst-case commercial) was updated to include data for all speed grades instead of only –3 (SAR 33872). | 1-2 | | | Figure 1-1 • Predictable Performance (worst-case commercial, -1 speed grade) was revised to reflect values for the -1 speed grade (SAR 33872). | 1-1 | | | Figure 2-10 • Timing Model was updated to show data for the –1 speed grade instead of –3 (SAR 33872). | 2-16 | | | Table 2-14 • Logic Module and Routing Delay by Fanout (ns); Worst-Case Commercial Conditions was updated to include data for all speed grades instead of only –3 (SAR 33872). | 2-20 | | | Package names used in the "Package Pin Assignments" section and throughout the document were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 27395). | 3-1 | #### Datasheet Information | Revision | Changes | Page | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------| | Revision 2 (continued) | In the "Package Pin Assignments" section, notes were added to the pin tables for the following packages, stating that they are discontinued: | | | | "BG225" | 3-20 | | | "PG100" | 3-24 | | | "PG133" | 3-26 | | | "PG175" | 3-28 | | Revision 1<br>(June 2006) | RoHS compliant information was added to the "Ordering Information" section. | II | 4-2 Revision 3