



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 40MHz                                                                      |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                 |
| Number of I/O              | 68                                                                         |
| Program Memory Size        | 32KB (16K x 16)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 1K x 8                                                                     |
| RAM Size                   | 2K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                  |
| Data Converters            | A/D 16x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 80-TQFP                                                                    |
| Supplier Device Package    | 80-TQFP (12x12)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf8520-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 4.12 Indirect Addressing, INDF and FSR Registers

Indirect addressing is a mode of addressing data memory, where the data memory address in the instruction is not fixed. An FSR register is used as a pointer to the data memory location that is to be read or written. Since this pointer is in RAM, the contents can be modified by the program. This can be useful for data tables in the data memory and for software stacks. Figure 4-9 shows the operation of indirect addressing. This shows the moving of the value to the data memory address, specified by the value of the FSR register.

Indirect addressing is possible by using one of the INDF registers. Any instruction using the INDF register actually accesses the register pointed to by the File Select Register, FSR. Reading the INDF register itself, indirectly (FSR = 0), will read 00h. Writing to the INDF register indirectly, results in a no operation. The FSR register contains a 12-bit address, which is shown in Figure 4-10.

The INDFn register is not a physical register. Addressing INDFn actually addresses the register whose address is contained in the FSRn register (FSRn is a pointer). This is indirect addressing.

Example 4-4 shows a simple use of indirect addressing to clear the RAM in Bank 1 (locations 100h-1FFh) in a minimum number of instructions.

#### EXAMPLE 4-4: HOW TO CLEAR RAM (BANK 1) USING INDIRECT ADDRESSING

|         | LFSR  | FSR0 ,0x100 | ; |                |
|---------|-------|-------------|---|----------------|
| NEXT    | CLRF  | POSTINC0    | ; | Clear INDF     |
|         |       |             | ; | register and   |
|         |       |             | ; | inc pointer    |
|         | BTFSS | FSROH, 1    | ; | All done with  |
|         |       |             | ; | Bank 1?        |
|         | GOTO  | NEXT        | ; | NO, clear next |
| CONTINU | Έ     |             | ; | YES, continue  |

There are three indirect addressing registers. To address the entire data memory space (4096 bytes), these registers are 12 bits wide. To store the 12 bits of addressing information, two 8-bit registers are required. These indirect addressing registers are:

- 1. FSR0: composed of FSR0H:FSR0L
- 2. FSR1: composed of FSR1H:FSR1L
- 3. FSR2: composed of FSR2H:FSR2L

In addition, there are registers INDF0, INDF1 and INDF2, which are not physically implemented. Reading or writing to these registers activates indirect addressing, with the value in the corresponding FSR register being the address of the data. If an instruction writes a value to INDF0, the value will be written to the address pointed to by FSR0H:FSR0L. A read from INDF1 reads

the data from the address pointed to by FSR1H:FSR1L. INDFn can be used in code anywhere an operand can be used.

If INDF0, INDF1 or INDF2 are read indirectly via an FSR, all '0's are read (zero bit is set). Similarly, if INDF0, INDF1 or INDF2 are written to indirectly, the operation will be equivalent to a NOP instruction and the Status bits are not affected.

#### 4.12.1 INDIRECT ADDRESSING OPERATION

Each FSR register has an INDF register associated with it, plus four additional register addresses. Performing an operation on one of these five registers determines how the FSR will be modified during indirect addressing.

When data access is done to one of the five INDFn locations, the address selected will configure the FSRn register to:

- Do nothing to FSRn after an indirect access (no change) INDFn.
- Auto-decrement FSRn after an indirect access (post-decrement) POSTDECn.
- Auto-increment FSRn after an indirect access (post-increment) POSTINCn.
- Auto-increment FSRn before an indirect access (pre-increment) PREINCn.
- Use the value in the WREG register as an offset to FSRn. Do not modify the value of the WREG or the FSRn register after an indirect access (no change) – PLUSWn.

When using the auto-increment or auto-decrement features, the effect on the FSR is not reflected in the Status register. For example, if the indirect address causes the FSR to equal '0', the Z bit will not be set.

Incrementing or decrementing an FSR affects all 12 bits. That is, when FSRnL overflows from an increment, FSRnH will be incremented automatically.

Adding these features allows the FSRn to be used as a stack pointer, in addition to its uses for table operations in data memory.

Each FSR has an address associated with it that performs an indexed indirect access. When a data access to this INDFn location (PLUSWn) occurs, the FSRn is configured to add the signed value in the WREG register and the value in FSR to form the address before an indirect access. The FSR value is not changed.

If an FSR register contains a value that points to one of the INDFn, an indirect read will read 00h (zero bit is set), while an indirect write will be equivalent to a NOP (Status bits are not affected).

If an indirect addressing operation is done where the target address is an FSRnH or FSRnL register, the write operation will dominate over the pre- or post-increment/ decrement functions.

#### 4.13 Status Register

bit 7-5 bit 4

bit 3

bit 2

The Status register, shown in Register 4-3, contains the arithmetic status of the ALU. The Status register can be the destination for any instruction, as with any other register. If the Status register is the destination for an instruction that affects the Z, DC, C, OV or N bits, then the write to these five bits is disabled. These bits are set or cleared according to the device logic. Therefore, the result of an instruction with the Status register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the Status register as 000u uluu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF, MOVFF and MOVWF instructions are used to alter the Status register, because these instructions do not affect the Z, C, DC, OV or N bits from the Status register. For other instructions not affecting any status bits, see Table 24-1.

| Note: | The   | C and   | DC  | bits | opei | rate a | as a | a borr | ow |
|-------|-------|---------|-----|------|------|--------|------|--------|----|
|       | and   | digit   | bor | row  | bit  | resp   | ect  | ively, | in |
|       | subtr | action. |     |      |      |        |      |        |    |

#### REGISTER 4-3: STATUS REGISTER

| U-0           | U-0             | U-0          | R/W-x         | R/W-x          | R/W-x         | R/W-x          | R/W-x   |
|---------------|-----------------|--------------|---------------|----------------|---------------|----------------|---------|
|               | —               | _            | Ν             | OV             | Z             | DC             | С       |
| bit 7         |                 |              |               |                |               |                | bit 0   |
| Unimplom      | ontod: Door     |              |               |                |               |                |         |
|               | enteu. Neau     |              |               |                |               |                |         |
| This bit is   | e Dit           | ad arithmati |               | lomont) It in  | diaataa wha   | that the real  | ult woo |
|               |                 |              |               | iement). it in | idicates whe  | ener me resi   | JIL Was |
| negative (A   |                 | .).          |               |                |               |                |         |
| 1 = Result    | was negative    | 9            |               |                |               |                |         |
| 0 = Result    | was positive    |              |               |                |               |                |         |
| OV: Overflo   | ow bit          |              |               |                |               |                |         |
| This bit is u | used for sign   | ed arithmeti | c (2's compl  | lement). It in | dicates an c  | overflow of th | ıe      |
| 7-bit magni   | itude, which    | causes the   | sign bit (bit | 7) to change   | e state.      |                |         |
| 1 = Overfloor | w occurred f    | for signed a | rithmetic (in | this arithme   | tic operation | n)             |         |
|               |                 | ad           |               |                | de operador   | .,             |         |
|               |                 | 50           |               |                |               |                |         |
| Z: Zero bit   |                 |              |               |                |               |                |         |
| 1 = The res   | sult of an arit | hmetic or lo | gic operatio  | n is zero      |               |                |         |
| 0 = The res   | sult of an arit | hmetic or lo | gic operatio  | n is not zero  | )             |                |         |

- bit 1 **DC:** Digit carry/borrow bit
  - For ADDWF, ADDLW, SUBLW and SUBWF instructions:
  - 1 = A carry-out from the 4th low-order bit of the result occurred
  - 0 = No carry-out from the 4th low-order bit of the result
    - **Note:** For borrow, the polarity is reversed. A subtraction is executed by adding the 2's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either bit 4 or bit 3 of the source register.

### bit 0 C: Carry/borrow bit

For ADDWF, ADDLW, SUBLW and SUBWF instructions:

- 1 = A carry-out from the Most Significant bit of the result occurred
- 0 = No carry-out from the Most Significant bit of the result occurred
  - **Note:** For borrow, the polarity is reversed. A subtraction is executed by adding the 2's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low-order bit of the source register.

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### 6.2.2 16-BIT WORD WRITE MODE

Figure 6-2 shows an example of 16-bit Word Write mode for PIC18F8X20 devices. This mode is used for word-wide memories, which includes some of the EPROM and Flash type memories. This mode allows opcode fetches and table reads from all forms of 16-bit memory and table writes to any type of word-wide external memories. This method makes a distinction between TBLWT cycles to even or odd addresses.

During a TBLWT cycle to an even address (TBLPTR<0> = 0), the TABLAT data is transferred to a holding latch and the external address data bus is tri-stated for the data portion of the bus cycle. No write signals are activated.

During a TBLWT cycle to an odd address (TBLPTR<0> = 1), the TABLAT data is presented on the upper byte of the AD15:AD0 bus. The contents of the holding latch are presented on the lower byte of the AD15:AD0 bus.

The WRH signal is strobed for each write cycle; the WRL pin is unused. The signal on the BA0 pin indicates the LSb of TBLPTR, but it is left unconnected. Instead, the UB and LB signals are active to select both bytes. The obvious limitation to this method is that the table write must be done in pairs on a specific word boundary to correctly write a word location.



#### FIGURE 6-2: 16-BIT WORD WRITE MODE EXAMPLE

| REGISTER 9-8: | 9-8: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2                                 |                                        |                                                    |                              |              |           |              |        |  |
|---------------|-----------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------|------------------------------|--------------|-----------|--------------|--------|--|
|               | U-0                                                                               | R/W-0                                  | U-0                                                | R/W-0                        | R/W-0        | R/W-0     | R/W-0        | R/W-0  |  |
|               |                                                                                   | CMIE                                   | _                                                  | EEIE                         | BCLIE        | LVDIE     | TMR3IE       | CCP2IE |  |
|               | bit 7                                                                             |                                        |                                                    |                              |              |           |              | bit 0  |  |
| bit 7         | Unimplem                                                                          | ented: Rea                             | <b>d as</b> '0'                                    |                              |              |           |              |        |  |
| bit 6         | CMIE: Con                                                                         | nparator Inte                          | errupt Enable                                      | e bit                        |              |           |              |        |  |
|               | 1 = Enable<br>0 = Disable                                                         | s the compa<br>es the compa            | arator interru<br>arator interru                   | ipt<br>upt                   |              |           |              |        |  |
| bit 5         | Unimplem                                                                          | ented: Rea                             | <b>d as</b> '0'                                    |                              |              |           |              |        |  |
| bit 4         | EEIE: Data                                                                        | EEPROM/                                | Flash Write                                        | Operation In                 | terrupt Enat | ole bit   |              |        |  |
|               | 1 = Enable<br>0 = Disable                                                         | s the write o<br>s the write o         | peration interperation interperation interperation | errupt<br>errupt             |              |           |              |        |  |
| bit 3         | BCLIE: Bu                                                                         | s Collision I                          | nterrupt Ena                                       | ble bit                      |              |           |              |        |  |
|               | 1 = Enable<br>0 = Disable                                                         | s the bus co<br>s the bus co           | ollision interr                                    | upt<br>rupt                  |              |           |              |        |  |
| bit 2         | LVDIE: Lov                                                                        | w-Voltage D                            | etect Interru                                      | pt Enable bit                | t            |           |              |        |  |
|               | 1 = Enable<br>0 = Disable                                                         | s the Low-V<br>es the Low-\            | oltage Deteo<br>/oltage Dete                       | ct interrupt<br>ct interrupt |              |           |              |        |  |
| bit 1         | TMR3IE: T                                                                         | MR3 Overfl                             | ow Interrupt                                       | Enable bit                   |              |           |              |        |  |
|               | 1 = Enable<br>0 = Disable                                                         | s the TMR3<br>es the TMR3              | overflow int<br>overflow in                        | errupt<br>terrupt            |              |           |              |        |  |
| bit 0         | <b>CCP2IE:</b> C<br>1 = Enable<br>0 = Disable                                     | pt Enable bi<br>interrupt<br>interrupt | t                                                  |                              |              |           |              |        |  |
|               | Legend:                                                                           |                                        |                                                    |                              |              |           |              |        |  |
|               | R = Reada                                                                         | ble bit                                | W = W                                              | ritable bit                  | U = Unim     | plemented | bit, read as | ʻ0'    |  |
|               | - n = Value at POR $(1' = Bit is set)$ $(0' = Bit is cleared)$ x = Bit is unknown |                                        |                                                    |                              |              |           |              |        |  |

#### FIGURE 10-6: BLOCK DIAGRAM OF RB2:RB0 PINS



#### FIGURE 10-7: BLOCK DIAGRAM OF RB3 PIN



| Name                          | Bit#  | Buffer Type | Function                                                                                                                                     |
|-------------------------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| RC0/T1OSO/T13CKI              | bit 0 | ST          | Input/output port pin, Timer1 oscillator output or Timer1/Timer3 clock input.                                                                |
| RC1/T1OSI/CCP2 <sup>(1)</sup> | bit 1 | ST          | Input/output port pin, Timer1 oscillator input or Capture2 input/<br>Compare2 output/PWM output (when CCP2MX configuration bit is disabled). |
| RC2/CCP1                      | bit 2 | ST          | Input/output port pin or Capture1 input/Compare1 output/<br>PWM1 output.                                                                     |
| RC3/SCK/SCL                   | bit 3 | ST          | RC3 can also be the synchronous serial clock for both SPI and $I^2C$ modes.                                                                  |
| RC4/SDI/SDA                   | bit 4 | ST          | RC4 can also be the SPI data in (SPI mode) or data I/O ( $I^2$ C mode).                                                                      |
| RC5/SDO                       | bit 5 | ST          | Input/output port pin or synchronous serial port data output.                                                                                |
| RC6/TX1/CK1                   | bit 6 | ST          | Input/output port pin, addressable USART1 asynchronous transmit or addressable USART1 synchronous clock.                                     |
| RC7/RX1/DT1                   | bit 7 | ST          | Input/output port pin, addressable USART1 asynchronous receive or addressable USART1 synchronous data.                                       |

### TABLE 10-5:PORTC FUNCTIONS

Legend: ST = Schmitt Trigger input

Note 1: RB3 is the alternate assignment for CCP2 when CCP2MX is set.

### TABLE 10-6: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC

| Name  | Bit 7  | Bit 6                         | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|-------|--------|-------------------------------|-------|-------|-------|-------|-------|-------|----------------------|---------------------------------|
| PORTC | RC7    | RC6                           | RC5   | RC4   | RC3   | RC2   | RC1   | RC0   | xxxx xxxx            | uuuu uuuu                       |
| LATC  | LATC D | LATC Data Output Register     |       |       |       |       |       |       |                      | uuuu uuuu                       |
| TRISC | PORTC  | PORTC Data Direction Register |       |       |       |       |       |       | 1111 1111            | 1111 1111                       |

**Legend:** x = unknown, u = unchanged

#### FIGURE 10-10: PORTD BLOCK DIAGRAM IN SYSTEM BUS MODE



| Name        | Bit#  | Buffer Type | Function                                                                                                 |
|-------------|-------|-------------|----------------------------------------------------------------------------------------------------------|
| RG0/CCP3    | bit 0 | ST          | Input/output port pin or Capture3 input/Compare3 output/PWM3 output.                                     |
| RG1/TX2/CK2 | bit 1 | ST          | Input/output port pin, addressable USART2 asynchronous transmit or addressable USART2 synchronous clock. |
| RG2/RX2/DT2 | bit 2 | ST          | Input/output port pin, addressable USART2 asynchronous receive or addressable USART2 synchronous data.   |
| RG3/CCP4    | bit 3 | ST          | Input/output port pin or Capture4 input/Compare4 output/PWM4 output.                                     |
| RG4/CCP5    | bit 4 | ST          | Input/output port pin or Capture5 input/Compare5 output/PWM5 output.                                     |

#### TABLE 10-13: PORTG FUNCTIONS

Legend: ST = Schmitt Trigger input

#### TABLE 10-14: SUMMARY OF REGISTERS ASSOCIATED WITH PORTG

| Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4     | Bit 3                                           | Bit 2    | Bit 1    | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|-------|-------|-------|-------|-----------|-------------------------------------------------|----------|----------|-------|----------------------|---------------------------------|
| PORTG |       | _     |       | Read PC   | RTF pin/                                        | Write PO | RTF Data | Latch | x xxxx               | u uuuu                          |
| LATG  | _     | _     | —     | LATG Da   | ATG Data Output Registerx xxxx                  |          |          |       | u uuuu               |                                 |
| TRISG |       |       | _     | Data Dire | Data Direction Control Register for PORTG1 1111 |          |          |       |                      | 1 1111                          |

**Legend:** x = unknown, u = unchanged

#### TABLE 10-15: PORTH FUNCTIONS

| Name     | Bit#  | Buffer Type           | Function                                                               |
|----------|-------|-----------------------|------------------------------------------------------------------------|
| RH0/A16  | bit 0 | ST/TTL <sup>(1)</sup> | Input/output port pin or address bit 16 for external memory interface. |
| RH1/A17  | bit 1 | ST/TTL <sup>(1)</sup> | Input/output port pin or address bit 17 for external memory interface. |
| RH2/A18  | bit 2 | ST/TTL <sup>(1)</sup> | Input/output port pin or address bit 18 for external memory interface. |
| RH3/A19  | bit 3 | ST/TTL <sup>(1)</sup> | Input/output port pin or address bit 19 for external memory interface. |
| RH4/AN12 | bit 4 | ST                    | Input/output port pin or analog input channel 12.                      |
| RH5/AN13 | bit 5 | ST                    | Input/output port pin or analog input channel 13.                      |
| RH6/AN14 | bit 6 | ST                    | Input/output port pin or analog input channel 14.                      |
| RH7/AN15 | bit 7 | ST                    | Input/output port pin or analog input channel 15.                      |

**Legend:** ST = Schmitt Trigger input, TTL = TTL input

**Note 1:** Input buffers are Schmitt Triggers when in I/O mode and TTL buffers when in System Bus or Parallel Slave Port mode.

| TABLE 10-16: | SUMMARY OF | REGISTERS | ASSOCIATED | WITH PORTH |
|--------------|------------|-----------|------------|------------|
|              |            |           |            | •••••      |

| Name   | Bit 7                                 | Bit 6     | Bit 5     | Bit 4    | Bit 3     | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|---------------------------------------|-----------|-----------|----------|-----------|-------|-------|-------|----------------------|---------------------------------|
| TRISH  | PORTH Data Direction Control Register |           |           |          |           |       |       |       |                      | 1111 1111                       |
| PORTH  | Read PC                               | ORTH pin/ | Write PO  | RTH Data | Latch     |       |       |       | xxxx xxxx            | uuuu uuuu                       |
| LATH   | Read PC                               | ORTH Dat  | a Latch/W | rite POR | FH Data L | atch  |       |       | xxxx xxxx            | uuuu uuuu                       |
| ADCON1 | —                                     | _         | VCFG1     | VCFG0    | PCFG3     | PCFG2 | PCFG1 | PCFG0 | 00 0000              | 00 0000                         |
| MEMCON | EBDIS                                 |           | WAIT1     | WAIT0    | —         | —     | WM1   | WM0   | 0-0000               | 0-0000                          |

**Legend:** x = unknown, u = unchanged, - = unimplemented. Shaded cells are not used by PORTH.



### FIGURE 17-6: SPI MODE WAVEFORM (SLAVE MODE WITH CKE = 1)



#### 18.3 USART Synchronous Master Mode

In Synchronous Master mode, the data is transmitted in a half-duplex manner (i.e., transmission and reception do not occur at the same time). When transmitting data, the reception is inhibited and vice versa. Synchronous mode is entered by setting bit SYNC (TXSTAx<4>). In addition, enable bit SPEN (RCSTAx<7>) is set in order to configure the appropriate I/O pins to CK (clock) and DT (data) lines, respectively. The Master mode indicates that the processor transmits the master clock on the CK line. The Master mode is entered by setting bit CSRC (TXSTAx<7>).

#### 18.3.1 USART SYNCHRONOUS MASTER TRANSMISSION

The USART transmitter block diagram is shown in Figure 18-1. The heart of the transmitter is the Transmit (Serial) Shift Register (TSR). The shift register obtains its data from the Read/Write Transmit Buffer register, TXREG. The TXREGx register is loaded with data in software. The TSR register is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from the TXREGx (if available). Once the TXREGx register transfers the data to the TSR register (occurs in one TCYCLE), the TXREGx is empty and interrupt bit TXxIF (PIR1<4> for USART1, PIR3<4> for USART1, PIE3<4> for USART2). Flag bit TXxIF will be

set, regardless of the state of enable bit TXxIE and cannot be cleared in software. It will reset only when new data is loaded into the TXREGx register. While flag bit TXxIF indicates the status of the TXREGx register, another bit TRMT (TXSTAx<1>) shows the status of the TSR register. TRMT is a read-only bit, which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty. The TSR is not mapped in data memory, so it is not available to the user.

To set up a Synchronous Master Transmission:

- 1. Initialize the SPBRG register for the appropriate baud rate (Section 18.1 "USART Baud Rate Generator (BRG)").
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. If interrupts are desired, set enable bit TXxIE in the appropriate PIE register.
- 4. If 9-bit transmission is desired, set bit TX9.
- 5. Enable the transmission by setting bit TXEN.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D.
- 7. Start transmission by loading data to the TXREGx register.

Note: TXIF is not cleared immediately upon loading data into the transmit buffer TXREG. The flag bit becomes valid in the second instruction cycle following the load instruction.

| Name                  | Bit 7        | Bit 6         | Bit 5      | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|-----------------------|--------------|---------------|------------|--------|--------|--------|--------|--------|----------------------|---------------------------------|
| INTCON                | GIE/<br>GIEH | PEIE/<br>GIEL | TMR0IE     | INTOIE | RBIE   | TMR0IF | INT0IF | RBIF   | 0000 0000            | 0000 0000                       |
| PIR1                  | PSPIF        | ADIF          | RCIF       | TXIF   | SSPIF  | CCP1IF | TMR2IF | TMR1IF | 0000 0000            | 0000 0000                       |
| PIE1                  | PSPIE        | ADIE          | RCIE       | TXIE   | SSPIE  | CCP1IE | TMR2IE | TMR1IE | 0000 0000            | 0000 0000                       |
| IPR1                  | PSPIP        | ADIP          | RCIP       | TXIP   | SSPIP  | CCP1IP | TMR2IP | TMR1IP | 0111 1111            | 0111 1111                       |
| PIR3                  | _            |               | RC2IF      | TX2IF  | TMR4IF | CCP5IF | CCP4IF | CCP3IF | 00 0000              | 00 0000                         |
| PIE3                  | —            | _             | RC2IE      | TX2IE  | TMR4IE | CCP5IE | CCP4IE | CCP3IE | 00 0000              | 00 0000                         |
| IPR3                  | —            |               | RC2IP      | TX2IP  | TMR4IP | CCP5IP | CCP4IP | CCP3IP | 11 1111              | 11 1111                         |
| RCSTAx <sup>(1)</sup> | SPEN         | RX9           | SREN       | CREN   | ADDEN  | FERR   | OERR   | RX9D   | 0000 000x            | 0000 000x                       |
| TXREGx <sup>(1)</sup> | USART Tra    | ansmit Re     | gister     |        |        |        |        |        | 0000 0000            | 0000 0000                       |
| TXSTAx <sup>(1)</sup> | CSRC         | TX9           | TXEN       | SYNC   | _      | BRGH   | TRMT   | TX9D   | 0000 -010            | 0000 -010                       |
| SPBRGx <sup>(1)</sup> | Baud Rate    | Generato      | r Register |        |        |        |        |        | 0000 0000            | 0000 0000                       |

#### TABLE 18-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION

Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for synchronous master transmission.

**Note 1:** Register names generically refer to both of the identically named registers for the two USART modules, where 'x' indicates the particular module. Bit names and Reset values are identical between modules.

#### FIGURE 22-2: LOW-VOLTAGE DETECT (LVD) BLOCK DIAGRAM



The LVD module has an additional feature that allows the user to supply the trip voltage to the module from an external source. This mode is enabled when bits LVDL3:LVDL0 are set to '1111'. In this state, the comparator input is multiplexed from the external input pin, LVDIN (Figure 22-3). This gives users flexibility because it allows them to configure the Low-Voltage Detect interrupt to occur at any voltage in the valid operating range.



FIGURE 22-3: LOW-VOLTAGE DETECT (LVD) WITH EXTERNAL INPUT BLOCK DIAGRAM

| File                   | Name     | Bit 7                | Bit 6                | Bit 5                | Bit 4                | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Default/<br>Unprogrammed<br>Value |
|------------------------|----------|----------------------|----------------------|----------------------|----------------------|--------|--------|--------|--------|-----------------------------------|
| 300001h                | CONFIG1H | —                    | —                    | OSCSEN               | —                    | _      | FOSC2  | FOSC1  | FOSC0  | 1111                              |
| 300002h                | CONFIG2L | —                    | —                    | _                    | —                    | BORV1  | BORV0  | BODEN  | PWRTEN | 1111                              |
| 300003h                | CONFIG2H | —                    | —                    | _                    | —                    | WDTPS2 | WDTPS1 | WDTPS0 | WDTEN  | 1111                              |
| 300004h <sup>(1)</sup> | CONFIG3L | WAIT                 | —                    | —                    | —                    | —      | —      | PM1    | PM0    | 111                               |
| 300005h                | CONFIG3H | —                    | —                    | _                    | —                    | _      | —      | r(3)   | CCP2MX | 11                                |
| 300006h                | CONFIG4L | DEBUG                | —                    | _                    | —                    | _      | LVP    | —      | STVREN | 11-1                              |
| 300008h                | CONFIG5L | CP7 <sup>(2)</sup>   | CP6 <sup>(2)</sup>   | CP5 <sup>(2)</sup>   | CP4 <sup>(2)</sup>   | CP3    | CP2    | CP1    | CP0    | 1111 1111                         |
| 300009h                | CONFIG5H | CPD                  | CPB                  | _                    | —                    | _      | —      | _      | —      | 11                                |
| 30000Ah                | CONFIG6L | WRT7 <sup>(2)</sup>  | WRT6 <sup>(2)</sup>  | WRT5 <sup>(2)</sup>  | WRT4 <sup>(2)</sup>  | WRT3   | WRT2   | WRT1   | WRT0   | 1111 1111                         |
| 30000Bh                | CONFIG6H | WRTD                 | WRTB                 | WRTC                 | —                    | —      | —      | —      | —      | 111                               |
| 30000Ch                | CONFIG7L | EBTR7 <sup>(2)</sup> | EBTR6 <sup>(2)</sup> | EBTR5 <sup>(2)</sup> | EBTR4 <sup>(2)</sup> | EBTR3  | EBTR2  | EBTR1  | EBTR0  | 1111 1111                         |
| 30000Dh                | CONFIG7H | —                    | EBTRB                | _                    | —                    | _      | —      | —      | —      | -1                                |
| 3FFFFEh                | DEVID1   | DEV2                 | DEV1                 | DEV0                 | REV4                 | REV3   | REV2   | REV1   | REV0   | (4)                               |
| 3FFFFFh                | DEVID2   | DEV10                | DEV9                 | DEV8                 | DEV7                 | DEV6   | DEV5   | DEV4   | DEV3   | 0000 0110                         |

#### TABLE 23-1: CONFIGURATION BITS AND DEVICE IDS

**Legend:** x = unknown, u = unchanged, -= unimplemented, q = value depends on condition, r = reserved. Shaded cells are unimplemented, read as '0'.

Note 1: Unimplemented in PIC18F6X20 devices; maintain this bit set.

2: Unimplemented in PIC18FX520 and PIC18FX620 devices; maintain this bit set.

3: Unimplemented in PIC18FX620 and PIC18FX720 devices; maintain this bit set.

4: See Register 23-13 for DEVID1 values.

#### REGISTER 23-1: CONFIG1H: CONFIGURATION REGISTER 1 HIGH (BYTE ADDRESS 300001h)

| U-0   | U-0 | R/P-1  | U-0 | U-0 | R/P-1 | R/P-1 | R/P-1 |
|-------|-----|--------|-----|-----|-------|-------|-------|
| _     | _   | OSCSEN | —   | —   | FOSC2 | FOSC1 | FOSC0 |
| bit 7 |     |        |     |     |       |       | bit 0 |

bit 7-6 Unimplemented: Read as '0'

bit 5 **OSCSEN**: Oscillator System Clock Switch Enable bit

1 = Oscillator system clock switch option is disabled (main oscillator is source)

0 = Timer1 Oscillator system clock switch option is enabled (oscillator switching is enabled)

#### bit 4-3 Unimplemented: Read as '0'

#### bit 2-0 FOSC2:FOSC0: Oscillator Selection bits

111 = RC oscillator w/ OSC2 configured as RA6

- 110 = HS oscillator with PLL enabled; clock frequency = (4 x FOSC)
- 101 = EC oscillator w/ OSC2 configured as RA6
- 100 = EC oscillator w/ OSC2 configured as divide-by-4 clock output
- 011 = RC oscillator w/ OSC2 configured as divide-by-4 clock output
- 010 = HS oscillator
- 001 = XT oscillator
- 000 = LP oscillator

#### Legend:

| R = Readable bit        | P = Programmable bit | U = Unimplemented bit, read as '0'  |
|-------------------------|----------------------|-------------------------------------|
| - n = Value when device | e is unprogrammed    | u = Unchanged from programmed state |

#### TABLE 24-1: OPCODE FIELD DESCRIPTIONS

| Field           | Description                                                                                                    |
|-----------------|----------------------------------------------------------------------------------------------------------------|
| a               | RAM access bit                                                                                                 |
|                 | a = 0: RAM location in Access RAM (BSR register is ignored)                                                    |
|                 | a = 1: RAM bank is specified by BSR register                                                                   |
| bbb             | Bit address within an 8-bit file register (0 to 7).                                                            |
| BSR             | Bank Select Register. Used to select the current RAM bank.                                                     |
| d               | Destination select bit                                                                                         |
|                 | d = 1: store result in file register f                                                                         |
| dest            | Destination either the WREG register or the specified register file location.                                  |
| f               | 8-bit Register file address (0x00 to 0xFF).                                                                    |
| fs              | 12-bit Register file address (0x000 to 0xFFF). This is the source address.                                     |
| fd              | 12-bit Register file address (0x000 to 0xFFF). This is the destination address.                                |
| k               | Literal field, constant data or label (may be either an 8-bit, 12-bit or a 20-bit value).                      |
| label           | Label name.                                                                                                    |
| mm              | The mode of the TBLPTR register for the table read and table write instructions.                               |
|                 | Only used with table read and table write instructions:                                                        |
| *               | No Change to register (such as TBLPTR with table reads and writes)                                             |
| * -             | Post-Decrement register (such as TBLPTR with table reads and writes)                                           |
| +*              | Pre-Increment register (such as TBLPTR with table reads and writes)                                            |
| n               | The relative address (2's complement number) for relative branch instructions, or the direct address for Call/ |
|                 | Branch and Return instructions.                                                                                |
| PRODH           | Product of Multiply High Byte.                                                                                 |
| PRODL           | Product of Multiply Low Byte.                                                                                  |
| s               | Fast Call/Return mode select bit                                                                               |
|                 | s = 0: do not update into/from shadow registers                                                                |
|                 |                                                                                                                |
| WDEC            | Working register (accumulator)                                                                                 |
| WILLG           |                                                                                                                |
| ~               | The assembler will generate code with $x = 0$ . It is the recommended form of use for compatibility with all   |
|                 | Microchip software tools.                                                                                      |
| TBLPTR          | 21-bit Table Pointer (points to a Program Memory location).                                                    |
| TABLAT          | 8-bit Table Latch.                                                                                             |
| TOS             | Top-of-Stack.                                                                                                  |
| PC              | Program Counter.                                                                                               |
| PCL             | Program Counter Low Byte.                                                                                      |
| PCH             | Program Counter High Byte.                                                                                     |
| PCLATH          | Program Counter High Byte Latch.                                                                               |
| PCLATU          | Program Counter Upper Byte Latch.                                                                              |
| GIE             | Global Interrupt Enable bit.                                                                                   |
| WDT             | Watchdog Timer.                                                                                                |
| TO              | Time-out bit.                                                                                                  |
| PD              | Power-down bit.                                                                                                |
| C, DC, Z, OV, N | ALU Status bits: Carry, Digit Carry, Zero, Overflow, Negative.                                                 |
| []              | Optional.                                                                                                      |
| ( )             | Contents.                                                                                                      |
| $\rightarrow$   | Assigned to.                                                                                                   |
| < >             | Register bit field.                                                                                            |
| E               | In the set of.                                                                                                 |
| italics         | User defined term (font is courier).                                                                           |

| ANDWF                   | AND W w                                                                                               | ith f                                                                                                                          |                                                                                                        | BC           |                                  | Branch if                                                                                      | Carry                                                                                                        |                                                                                  |
|-------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------|----------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Syntax:                 | [label] A                                                                                             | NDWF f[                                                                                                                        | ,d [,a]                                                                                                | Synt         | ax:                              | [label] B                                                                                      | C n                                                                                                          |                                                                                  |
| Operands:               | $0 \le f \le 255$                                                                                     | 5                                                                                                                              |                                                                                                        | Ope          | rands:                           | -128 ≤ n ≤                                                                                     | 127                                                                                                          |                                                                                  |
|                         | d ∈ [0,1]<br>a ∈ [0,1]                                                                                |                                                                                                                                |                                                                                                        | Ope          | ration:                          | if Carry bit<br>(PC) + 2                                                                       | t is '1'<br>2 + 2n → PC                                                                                      |                                                                                  |
| Operation:              | (W) .AND.                                                                                             | $(f) \rightarrow dest$                                                                                                         |                                                                                                        | Statu        | us Affected:                     | None                                                                                           |                                                                                                              |                                                                                  |
| Status Affected:        | N, Z                                                                                                  |                                                                                                                                |                                                                                                        | Enco         | oding:                           | 1110                                                                                           | 0010 nn                                                                                                      | nn nnnn                                                                          |
| Encoding:               | 0001                                                                                                  | 01da ff:                                                                                                                       | ff ffff                                                                                                | Des          | cription:                        | If the Carr                                                                                    | v bit is '1', th                                                                                             | en the                                                                           |
| Description:            | The conte<br>register 'f'<br>stored in V<br>stored bac<br>If 'a' is '0',<br>selected. I<br>not be ove | nts of W are<br>. If 'd' is '0', t<br>W. If 'd' is '1',<br>ck in register<br>the Access<br>If 'a' is '1', th<br>erridden (defa | AND'ed with<br>he result is<br>the result is<br>'f' (default).<br>Bank will be<br>e BSR will<br>ault). |              |                                  | program w<br>The 2's co<br>added to th<br>have incre-<br>instruction<br>PC+2+2n.<br>a two-cycl | vill branch.<br>Implement n<br>he PC. Since<br>emented to fe<br>the new ac<br>This instruc-<br>e instruction | umber '2n' is<br>the PC will<br>etch the next<br>Idress will be<br>ction is then |
| Words:                  | 1                                                                                                     |                                                                                                                                |                                                                                                        | Wor          | ds:                              | 1                                                                                              |                                                                                                              |                                                                                  |
| Cycles:                 | 1                                                                                                     |                                                                                                                                |                                                                                                        | Cycl         | es:                              | 1(2)                                                                                           |                                                                                                              |                                                                                  |
| Q Cycle Activity:<br>Q1 | Q2                                                                                                    | Q3                                                                                                                             | Q4                                                                                                     | Q C<br>If Ju | ycle Activity                    | :                                                                                              |                                                                                                              |                                                                                  |
| Decode                  | Read                                                                                                  | Process                                                                                                                        | Write to                                                                                               |              | Q1                               | Q2                                                                                             | Q3                                                                                                           | Q4                                                                               |
|                         | register 'f'                                                                                          | Data                                                                                                                           | destination                                                                                            |              | Decode                           | Read literal<br>'n'                                                                            | Process<br>Data                                                                                              | Write to PC                                                                      |
| Example:                | ANDWF                                                                                                 | REG, 0, 0                                                                                                                      |                                                                                                        |              | No                               | No                                                                                             | No                                                                                                           | No                                                                               |
| Before Instru           | ction                                                                                                 |                                                                                                                                |                                                                                                        | If N         | operation                        | operation                                                                                      | operation                                                                                                    | operation                                                                        |
| W                       | = 0x17                                                                                                |                                                                                                                                |                                                                                                        |              | Q1                               | Q2                                                                                             | Q3                                                                                                           | Q4                                                                               |
| REG<br>After Instruct   | = 0xC2                                                                                                |                                                                                                                                |                                                                                                        |              | Decode                           | Read literal                                                                                   | Process                                                                                                      | No                                                                               |
| W                       | = 0x02                                                                                                |                                                                                                                                |                                                                                                        |              |                                  | 'n'                                                                                            | Data                                                                                                         | operation                                                                        |
| REG                     | = 0xC2                                                                                                |                                                                                                                                |                                                                                                        | Exar         | nple:                            | HERE                                                                                           | BC 5                                                                                                         |                                                                                  |
|                         |                                                                                                       |                                                                                                                                |                                                                                                        |              | Before Instr                     | uction                                                                                         |                                                                                                              |                                                                                  |
|                         |                                                                                                       |                                                                                                                                |                                                                                                        |              | PC                               | = ad                                                                                           | dress (HERE                                                                                                  | )                                                                                |
|                         |                                                                                                       |                                                                                                                                |                                                                                                        |              | After Instruc                    | tion _ 1.                                                                                      |                                                                                                              |                                                                                  |
|                         |                                                                                                       |                                                                                                                                |                                                                                                        |              | If Carry<br>PC<br>If Carry<br>PC | = 1,<br>= ad<br>= 0;<br>= ad                                                                   | dress (HERE<br>dress (HERE+                                                                                  | +12)<br>-2)                                                                      |

| вте          | 3               | Bit Toggl                                                                              | e f                                                                                       |                                                                                 | BO         | v              | Branch if                                                                                                                                                                                                                                     | Overflow                  |             |  |  |
|--------------|-----------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------|--|--|
| Syn          | tax:            | [label] E                                                                              | BTG f,b[,a]                                                                               |                                                                                 | Syn        | tax:           | [ <i>label</i> ] B                                                                                                                                                                                                                            | OV n                      |             |  |  |
| Ope          | rands:          | $0 \le f \le 25$                                                                       | 5                                                                                         |                                                                                 | Ope        | erands:        | -128 ≤ n ≤                                                                                                                                                                                                                                    | 127                       |             |  |  |
|              |                 | 0 ≤ b < 7<br>a ∈ [0,1]                                                                 |                                                                                           |                                                                                 | Ope        | eration:       | if Overflow<br>(PC) + 2 +                                                                                                                                                                                                                     | / bit is '1'<br>· 2n → PC |             |  |  |
| Ope          | ration:         | $(\overline{f} < b >) \rightarrow 0$                                                   | f <b></b>                                                                                 |                                                                                 | Stat       | us Affected:   | None                                                                                                                                                                                                                                          |                           |             |  |  |
| Stat         | us Affected:    | None                                                                                   |                                                                                           |                                                                                 | Enc        | odina:         | 1110                                                                                                                                                                                                                                          | 0100 nn                   | nn nnnn     |  |  |
| Enc          | oding:          | 0111                                                                                   | bbba f                                                                                    | fff ffff                                                                        | Des        | cription.      | If the Over                                                                                                                                                                                                                                   | flow bit is '1            | ' then the  |  |  |
| Description: |                 | Bit 'b' in d<br>inverted. I<br>will be sel<br>value. If 'a<br>selected a<br>(default). | lata memory<br>of 'a' is '0', the<br>lected, overria<br>a' = 1, then the<br>as per the BS | location 'f' is<br>e Access Bank<br>ding the BSR<br>ne bank will be<br>SR value | (<br>)     |                | program will branch.<br>The 2's complement number '2n' is<br>added to the PC. Since the PC will<br>have incremented to fetch the next<br>instruction, the new address will be<br>PC+2+2n. This instruction is then<br>a two-cycle instruction |                           |             |  |  |
| Wor          | ds:             | 1                                                                                      |                                                                                           |                                                                                 | W/o        | de             | 1                                                                                                                                                                                                                                             |                           | •           |  |  |
| Сус          | les:            | 1                                                                                      |                                                                                           |                                                                                 | 000        | us.            | 1                                                                                                                                                                                                                                             |                           |             |  |  |
| QC           | Cycle Activity: |                                                                                        |                                                                                           |                                                                                 | Cyc        | les:           | 1(2)                                                                                                                                                                                                                                          |                           |             |  |  |
|              | Q1              | Q2                                                                                     | Q3                                                                                        | Q4                                                                              | Q (        | Cycle Activity |                                                                                                                                                                                                                                               |                           |             |  |  |
|              | Decode          | Read<br>register 'f'                                                                   | Process<br>Data                                                                           | Write<br>register 'f'                                                           | II J       | ump.<br>Q1     | Q2                                                                                                                                                                                                                                            | Q3                        | Q4          |  |  |
| Exa          | mple:           | BTG                                                                                    | PORTC, 4,                                                                                 | 0                                                                               |            | Decode         | Read literal<br>'n'                                                                                                                                                                                                                           | Process<br>Data           | Write to PC |  |  |
|              | Refore Instru   | iction:                                                                                |                                                                                           |                                                                                 |            | No             | No                                                                                                                                                                                                                                            | No                        | No          |  |  |
|              | PORTC           | = 0111                                                                                 | 0101 <b>[0x75]</b>                                                                        |                                                                                 | 16 N       | operation      | operation                                                                                                                                                                                                                                     | operation                 | operation   |  |  |
|              | After Instruct  | ion:                                                                                   |                                                                                           |                                                                                 | IT IN      |                | 00                                                                                                                                                                                                                                            | 00                        | 01          |  |  |
|              | PORTC           | = 0110                                                                                 | 0101 <b>[0x65]</b>                                                                        |                                                                                 |            | Q1             | Q2<br>Read literal                                                                                                                                                                                                                            | Q3                        | Q4          |  |  |
|              |                 |                                                                                        |                                                                                           |                                                                                 |            | Decode         | 'n'                                                                                                                                                                                                                                           | Data                      | operation   |  |  |
|              |                 |                                                                                        |                                                                                           |                                                                                 | <u>Exa</u> | mple:          | HERE                                                                                                                                                                                                                                          | BOV Jump                  | )           |  |  |
|              |                 |                                                                                        |                                                                                           |                                                                                 |            | Delore instr   | uciion                                                                                                                                                                                                                                        |                           |             |  |  |

PC

After Instruction

If Overflow = PC = If Overflow = PC =

=

1;

address (HERE)

address (Jump) 0; address (HERE+2)

| © 2003-2013 Microchip | Technology | Inc. |
|-----------------------|------------|------|
|-----------------------|------------|------|

### 25.2 MPLAB C Compilers for Various Device Families

The MPLAB C Compiler code development systems are complete ANSI C compilers for Microchip's PIC18, PIC24 and PIC32 families of microcontrollers and the dsPIC30 and dsPIC33 families of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

### 25.3 HI-TECH C for Various Device Families

The HI-TECH C Compiler code development systems are complete ANSI C compilers for Microchip's PIC family of microcontrollers and the dsPIC family of digital signal controllers. These compilers provide powerful integration capabilities, omniscient code generation and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

The compilers include a macro assembler, linker, preprocessor, and one-step driver, and can run on multiple platforms.

### 25.4 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

### 25.5 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

### 25.6 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC devices. MPLAB C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command line interface
- · Rich directive set
- Flexible macro language
- MPLAB IDE compatibility

| Param<br>No. | Symbol   | Characteristics                                                           | Min            | Тур       | Мах            | Units |
|--------------|----------|---------------------------------------------------------------------------|----------------|-----------|----------------|-------|
| 150          | TADV2ALL | Address Out Valid to ALE $\downarrow$ (address setup time)                | 0.25 Tcy – 10  |           | _              | ns    |
| 151          | TalL2adl | ALE $\downarrow$ to Address Out Invalid (address hold time)               | 5              |           | —              | ns    |
| 155          | TALL20EL | ALE $\downarrow$ to $\overline{OE} \downarrow$                            | 10             | 0.125 TCY | —              | ns    |
| 160          | TADZ2OEL | AD high-Z to $\overline{OE} \downarrow$ (bus release to $\overline{OE}$ ) | 0              |           | —              | ns    |
| 161          | TOEH2ADD | OE ↑ to AD Driven                                                         | 0.125 Tcy – 5  |           | —              | ns    |
| 162          | TADV20EH | LS Data Valid before $\overline{OE}$ $\uparrow$ (data setup time)         | 20             |           | —              | ns    |
| 163          | TOEH2ADL | OE ↑ to Data In Invalid (data hold time)                                  | 0              |           | —              | ns    |
| 164          | TALH2ALL | ALE Pulse Width                                                           | —              | 0.25 TCY  | —              | ns    |
| 165          | TOEL2OEH | OE Pulse Width                                                            | 0.5 Tcy – 5    | 0.5 TCY   | —              | ns    |
| 166          | TALH2ALH | ALE $\uparrow$ to ALE $\uparrow$ (cycle time)                             | —              | Тсү       | —              | ns    |
| 167          | TACC     | Address Valid to Data Valid                                               | 0.75 Tcy – 25  |           | —              | ns    |
| 168          | TOE      | $\overline{OE}\downarrow$ to Data Valid                                   |                | _         | 0.5 Tcy – 25   | ns    |
| 169          | TALL20EH | ALE $\downarrow$ to $\overline{OE}$ $\uparrow$                            | 0.625 Tcy - 10 |           | 0.625 Tcy + 10 | ns    |
| 171          | TALH2CSL | Chip Enable Active to ALE $\downarrow$                                    |                | _         | 10             | ns    |
| 171A         | TUBL20EH | AD Valid to Chip Enable Active                                            | 0.25 Tcy – 20  | _         | _              | ns    |





**PROGRAM MEMORY WRITE TIMING DIAGRAM** 



© 2003-2013 Microchip Technology Inc.







#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2003-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620769423

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.