



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART, USB                             |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 34                                                                         |
| Program Memory Size        | 64KB (32K x 16)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 3.8K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.15V ~ 3.6V                                                               |
| Data Converters            | A/D 13x10b/12b                                                             |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-TQFP                                                                    |
| Supplier Device Package    | 44-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f46j53-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                                 | Pin N      | umber       | Din      | Buffer  |                                                                          |
|---------------------------------|------------|-------------|----------|---------|--------------------------------------------------------------------------|
| Pin Name                        | 44-<br>QFN | 44-<br>TQFP | Туре     | Туре    | Description                                                              |
|                                 |            |             |          |         | PORTE is a bidirectional I/O port.                                       |
| RE0/AN5/PMRD                    | 25         | 25          |          |         |                                                                          |
| REO                             |            |             | I/O      | ST/DIG  | Digital I/O.                                                             |
| PMRD                            |            |             | 1/O      | ST/TTL/ | Parallel Master Port input/output.                                       |
|                                 |            |             |          | DIG     | · · · · · · · · · · · · · · · · · · ·                                    |
| RE1/AN6/PMWR                    | 26         | 26          |          |         |                                                                          |
| RE1                             |            |             | I/O      | ST/DIG  | Digital I/O.                                                             |
|                                 |            |             |          | Analog  | Analog Input 6.<br>Parallel Master Port write strobe                     |
|                                 |            |             | 1/0      | DIG     | Taraner Master Fort write strobe.                                        |
| RE2/AN7/PMCS                    | 27         | 27          |          |         |                                                                          |
| RE2                             |            |             | I/O      | ST/DIG  | Digital I/O.                                                             |
| AN7                             |            |             |          | Analog  | Analog Input 7.                                                          |
| PMCS                            | <u> </u>   | ·           |          | DIG     | Parallel Master Port byte enable.                                        |
| VSST                            | 21         | 0           | Р        |         | Ground reference for logic and 1/O pins.                                 |
| V552<br>AV/cc1                  | 30         | 29          |          |         | Ground reference for analog modules                                      |
|                                 | 8          | 7           | P        |         | Positive supply for peripheral digital logic and                         |
|                                 | 29         | 28          | P        |         | I/O pins.                                                                |
| VDDCORE/VCAP                    | 23         | 23          | •        |         | Core logic power or external filter capacitor                            |
|                                 | _          |             |          |         | connection.                                                              |
| VDDCORE                         |            |             | Р        | —       | Positive supply for microcontroller core logic                           |
| VCAP                            |            |             | Р        |         | (regulator disabled).<br>External filter capacitor connection (regulator |
|                                 |            |             |          |         | enabled).                                                                |
| AVDD1                           | 7          | —           | Р        | —       | Positive supply for analog modules.                                      |
| AVDD2                           | 28         | —           | —        | —       | Positive supply for analog modules.                                      |
| Vusb                            | 37         | 37          | Р        |         | USB voltage input pin.                                                   |
| Legend: TTL = TTL compatible i  | nput       |             | <u>.</u> |         | CMOS = CMOS compatible input or output                                   |
| SI = Schmitt Irigger i          | nput wi    | In CMO      | Slevel   | S       | Analog = Analog input                                                    |
| P = Power                       |            |             |          |         | OD = Open-Drain (no P diode to VDD)                                      |
| DIG = Digital output            |            |             |          |         | $I^2C$ = Open-Drain, $I^2C$ specific                                     |
| Note 1: RA7 and RA6 will be dis | abled i    | f OSC1      | and O    | SC2 are | used for the clock function.                                             |

#### TABLE 1-4: PIC18F4XJ53 PINOUT I/O DESCRIPTIONS (CONTINUED)

2: Available only on 44-pin devices (PIC18F46J53, PIC18F47J53, PIC18LF46J53 and PIC18LF47J53).

3: 5.5V tolerant.

#### REGISTER 9-15: IPR2: PERIPHERAL INTERRUPT PRIORITY REGISTER 2 (ACCESS FA2h)

|               |                                     |                          |                   |                   |                 | •               | •      |
|---------------|-------------------------------------|--------------------------|-------------------|-------------------|-----------------|-----------------|--------|
| R/W-1         | R/W-1                               | R/W-1                    | R/W-1             | R/W-1             | R/W-1           | R/W-1           | R/W-1  |
| OSCFIP        | CM2IP                               | CM1IP                    | USBIP             | BCL1IP            | HLVDIP          | TMR3IP          | CCP2IP |
| bit 7         |                                     |                          |                   |                   |                 |                 | bit 0  |
|               |                                     |                          |                   |                   |                 |                 |        |
| Legend:       |                                     |                          |                   |                   |                 |                 |        |
| R = Readable  | e bit                               | W = Writable             | bit               | U = Unimplen      | nented bit, rea | d as '0'        |        |
| -n = Value at | POR                                 | '1' = Bit is set         |                   | '0' = Bit is clea | ared            | x = Bit is unkr | nown   |
|               |                                     |                          |                   |                   |                 |                 |        |
| bit 7         | OSCFIP: Osc                         | cillator Fail Inter      | rupt Priority bi  | it                |                 |                 |        |
|               | 1 = High price                      | ority<br>rity            |                   |                   |                 |                 |        |
| hit 6         |                                     | narator 2 Interri        | unt Priority hit  |                   |                 |                 |        |
| DILO          | 1 = High price                      | parator z intern         |                   |                   |                 |                 |        |
|               | 0 = Low prior                       | rity                     |                   |                   |                 |                 |        |
| bit 5         | C12IP: Comp                         | arator 1 Interru         | pt Priority bit   |                   |                 |                 |        |
|               | 1 = High prio                       | ority                    |                   |                   |                 |                 |        |
|               | 0 = Low prior                       | rity                     |                   |                   |                 |                 |        |
| bit 4         | USBIP: USB                          | Interrupt Priorit        | y bit             |                   |                 |                 |        |
|               | 1 = High priot                      | prity                    |                   |                   |                 |                 |        |
| <b>h</b> # 0  |                                     | nity<br>Collision Intern | unt Drievitus hit |                   |                 |                 |        |
| DIL 3         | 1 - High prio                       | Collision Interr         | upt Phonty bit    | (INISSPT modu     | ie)             |                 |        |
|               | 1 = 1  light prior<br>0 = Low prior | rit∨                     |                   |                   |                 |                 |        |
| bit 2         | HLVDIP: High                        | h/Low-Voltage I          | Detect Interrup   | t Priority bit    |                 |                 |        |
|               | 1 = High prio                       | ority                    |                   | ý                 |                 |                 |        |
|               | 0 = Low prior                       | rity                     |                   |                   |                 |                 |        |
| bit 1         | TMR3IP: TMI                         | R3 Overflow Int          | errupt Priority   | bit               |                 |                 |        |
|               | 1 = High prio                       | ority                    |                   |                   |                 |                 |        |
|               | 0 = Low prior                       | rity                     |                   |                   |                 |                 |        |
| bit 0         | CCP2IP: ECO                         | CP2 Interrupt P          | riority bit       |                   |                 |                 |        |
|               | 1 = High prior                      | rity                     |                   |                   |                 |                 |        |
|               |                                     | iity                     |                   |                   |                 |                 |        |

## 9.5 RCON Register

The RCON register contains bits used to determine the cause of the last Reset or wake-up from Idle or Sleep mode. RCON also contains the bit that enables interrupt priorities (IPEN).

### REGISTER 9-19: RCON: RESET CONTROL REGISTER (ACCESS FD0h)

| R/W-0       | U-0 | R/W-1 | R/W-1 | R-1 | R-1 | R/W-0 | R/W-0 |
|-------------|-----|-------|-------|-----|-----|-------|-------|
| IPEN        | —   | CM    | RI    | TO  | PD  | POR   | BOR   |
| bit 7 bit 0 |     |       |       |     |     |       |       |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7 | IPEN: Interrupt Priority Enable bit                                                                                                            |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Enable priority levels on interrupts</li> <li>0 = Disable priority levels on interrupts (PIC16CXXX Compatibility mode)</li> </ul> |
| bit 6 | Unimplemented: Read as '0'                                                                                                                     |
| bit 5 | CM: Configuration Mismatch Flag bit                                                                                                            |
|       | For details on bit operation, see Register 5-1.                                                                                                |
| bit 4 | RI: RESET Instruction Flag bit                                                                                                                 |
|       | For details on bit operation, see Register 5-1.                                                                                                |
| bit 3 | TO: Watchdog Timer Time-out Flag bit                                                                                                           |
|       | For details on bit operation, see Register 5-1.                                                                                                |
| bit 2 | PD: Power-Down Detection Flag bit                                                                                                              |
|       | For details on bit operation, see Register 5-1.                                                                                                |
| bit 1 | <b>POR:</b> Power-on Reset Status bit                                                                                                          |
|       | For details on bit operation, see Register 5-1.                                                                                                |
| bit 0 | BOR: Brown-out Reset Status bit                                                                                                                |
|       | For details on bit operation, see Register 5-1.                                                                                                |

NOTES:

#### 17.1.2 RTCVALH AND RTCVALL REGISTER MAPPINGS

## REGISTER 17-6: RESERVED REGISTER

| U-0                                | U-0 | U-0 | U-0                                | U-0                                     | U-0 | U-0 | U-0   |  |  |
|------------------------------------|-----|-----|------------------------------------|-----------------------------------------|-----|-----|-------|--|--|
| —                                  | —   | —   | —                                  | —                                       | —   | —   | —     |  |  |
| bit 7                              |     |     |                                    |                                         |     |     | bit 0 |  |  |
|                                    |     |     |                                    |                                         |     |     |       |  |  |
| Legend:                            |     |     |                                    |                                         |     |     |       |  |  |
| R = Readable bit W = Writable bit  |     |     | U = Unimplemented bit, read as '0' |                                         |     |     |       |  |  |
| -n = Value at POR '1' = Bit is set |     |     |                                    | '0' = Bit is cleared x = Bit is unknown |     |     |       |  |  |

bit 7-0 Unimplemented: Read as '0'

#### REGISTER 17-7: YEAR: YEAR VALUE REGISTER<sup>(1)</sup>

| R/W-x  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| YRTEN3 | YRTEN2 | YRTEN1 | YRTEN0 | YRONE3 | YRONE2 | YRONE1 | YRONE0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |
|                   |                  |                             |                    |

bit 7-4YRTEN<3:0>: Binary Coded Decimal Value of Year's Tens Digit bits<br/>Contains a value from 0 to 9.bit 3-0YRONE<3:0>: Binary Coded Decimal Value of Year's Ones Digit bits

Contains a value from 0 to 9.

**Note 1:** A write to the YEAR register is only allowed when RTCWREN = 1.

### REGISTER 17-8: MONTH: MONTH VALUE REGISTER<sup>(1)</sup>

| U-0   | U-0 | U-0 | R/W-x   | R/W-x   | R/W-x   | R/W-x   | R/W-x   |
|-------|-----|-----|---------|---------|---------|---------|---------|
| —     | —   | —   | MTHTEN0 | MTHONE3 | MTHONE2 | MTHONE1 | MTHONE0 |
| bit 7 |     |     |         |         |         |         | bit 0   |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-5 Unimplemented: Read as '0'

bit 4 **MTHTEN0:** Binary Coded Decimal Value of Month's Tens Digit bit Contains a value of 0 or 1.

bit 3-0 MTHONE<3:0>: Binary Coded Decimal Value of Month's Ones Digit bits Contains a value from 0 to 9.

**Note 1:** A write to this register is only allowed when RTCWREN = 1.

### 19.2.2 TIMER1/TIMER3 MODE SELECTION

The timers that are to be used with the capture feature (Timer1 and/or Timer3) must be running in Timer mode or Synchronized Counter mode. In Asynchronous Counter mode, the capture operation may not work. The timer to be used with each ECCP module is selected in the CCPTMRS0 register (Register 19-2).

#### 19.2.3 SOFTWARE INTERRUPT

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep the CCPxIE interrupt enable bit clear to avoid false interrupts. The interrupt flag bit, CCPxIF, should also be cleared following any such change in operating mode.

#### 19.2.4 ECCP PRESCALER

There are four prescaler settings in Capture mode; they are specified as part of the operating mode selected by the mode select bits (CCPxM<3:0>). Whenever the

ECCP module is turned off, or Capture mode is disabled, the prescaler counter is cleared. This means that any Reset will clear the prescaler counter.

Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared; therefore, the first capture may be from a non-zero prescaler. Example 19-1 provides the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt.

#### EXAMPLE 19-1: CHANGING BETWEEN CAPTURE PRESCALERS

| CLRF  | ECCP1CON    | ; | Turn ECCP module off |
|-------|-------------|---|----------------------|
| MOVLW | NEW_CAPT_PS | ; | Load WREG with the   |
|       |             | ; | new prescaler mode   |
|       |             | ; | value and ECCP ON    |
| MOVWF | CCP1CON     | ; | Load ECCP1CON with   |
|       |             | ; | this value           |
|       |             |   |                      |





# REGISTER 19-6: PSTRxCON: PULSE STEERING CONTROL (1, ACCESS FBFh; 2, FB9h; 3, BANKED F1Ah)<sup>(1)</sup>

| R/W-0                                                                                                                                                                                                                                                                                                     | R/W-0                                                                                                                                         | U-0                              | R/W-0                             | R/W-0            | R/W-0            | R/W-0           | R/W-1    |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------|------------------|------------------|-----------------|----------|--|--|
| CMPL1                                                                                                                                                                                                                                                                                                     | CMPL0                                                                                                                                         | _                                | STRSYNC                           | STRD             | STRC             | STRB            | STRA     |  |  |
| bit 7                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |                                  |                                   |                  |                  |                 | bit 0    |  |  |
|                                                                                                                                                                                                                                                                                                           |                                                                                                                                               |                                  |                                   |                  |                  |                 |          |  |  |
| Legend:                                                                                                                                                                                                                                                                                                   |                                                                                                                                               |                                  |                                   |                  |                  |                 |          |  |  |
| R = Readable                                                                                                                                                                                                                                                                                              | e bit                                                                                                                                         | W = Writable                     | bit                               | U = Unimpler     | nented bit, rea  | d as '0'        |          |  |  |
| -n = Value at                                                                                                                                                                                                                                                                                             | POR                                                                                                                                           | '1' = Bit is set                 |                                   | '0' = Bit is cle | ared             | x = Bit is unkr | nown     |  |  |
| <ul> <li>bit 7-6</li> <li>CMPL&lt;1:0&gt;: Complementary Mode Output Assignment Steering Sync bits</li> <li>1 = Modulated output pin toggles between PxA and PxB for each period</li> <li>0 = Complementary output assignment disabled; the STRD:STRA bits are used to determine Steering mode</li> </ul> |                                                                                                                                               |                                  |                                   |                  |                  |                 |          |  |  |
| bit 5                                                                                                                                                                                                                                                                                                     | Unimplement                                                                                                                                   | ted: Read as '                   | 0'                                |                  |                  |                 |          |  |  |
| bit 4                                                                                                                                                                                                                                                                                                     | STRSYNC: S                                                                                                                                    | teering Sync b                   | it                                |                  |                  |                 |          |  |  |
|                                                                                                                                                                                                                                                                                                           | 1 = Output st<br>0 = Output st                                                                                                                | eering update<br>eering update   | occurs on next<br>occurs at the b | t PWM period     | e instruction cy | cle boundary    |          |  |  |
| bit 3                                                                                                                                                                                                                                                                                                     | STRD: Steerin                                                                                                                                 | ng Enable D bi                   | it                                |                  |                  |                 |          |  |  |
|                                                                                                                                                                                                                                                                                                           | 1 = PxD pin h<br>0 = PxD pin is                                                                                                               | nas the PWM ر<br>s assigned to إ | vaveform with port pin            | polarity control | from CCPxM<      | <1:0>           |          |  |  |
| bit 2                                                                                                                                                                                                                                                                                                     | STRC: Steerin                                                                                                                                 | ng Enable C bi                   | it                                |                  |                  |                 |          |  |  |
|                                                                                                                                                                                                                                                                                                           | <ul> <li>1 = PxC pin has the PWM waveform with polarity control from CCPxM&lt;1:0&gt;</li> <li>0 = PxC pin is assigned to port pin</li> </ul> |                                  |                                   |                  |                  |                 |          |  |  |
| bit 1                                                                                                                                                                                                                                                                                                     | STRB: Steerin                                                                                                                                 | ng Enable B bi                   | t                                 |                  |                  |                 |          |  |  |
|                                                                                                                                                                                                                                                                                                           | 1 = PxB pin h<br>0 = PxB pin is                                                                                                               | has the PWM v<br>s assigned to p | vaveform with  <br>port pin       | polarity control | from CCPxM<      | <1:0>           |          |  |  |
| bit 0                                                                                                                                                                                                                                                                                                     | STRA: Steerin                                                                                                                                 | ng Enable A bi                   | t                                 |                  |                  |                 |          |  |  |
|                                                                                                                                                                                                                                                                                                           | 1 = PxA pin h<br>0 = PxA pin is                                                                                                               | has the PWM v<br>s assigned to p | vaveform with  <br>port pin       | polarity control | from CCPxM<      | <1:0>           |          |  |  |
| Note 1: Th                                                                                                                                                                                                                                                                                                | ne PWM Steering                                                                                                                               | g mode is avail                  | able only wher                    | n the CCPxCO     | N register bits, | CCPxM<3:2>      | = 11 and |  |  |

PxM<1:0> = 00.





#### FIGURE 21-2: BRG OVERFLOW SEQUENCE



## 21.2.5 BREAK CHARACTER SEQUENCE

The EUSART module has the capability of sending the special Break character sequences that are required by the LIN/J2602 bus standard. The Break character transmit consists of a Start bit, followed by twelve '0' bits and a Stop bit. The Frame Break character is sent whenever the SENDB and TXEN bits (TXSTAx<3> and TXSTAx<5>) are set while the Transmit Shift Register is loaded with data.

Note that the value of data written to TXREGx will be ignored and all '0's will be transmitted.

The SENDB bit is automatically reset by hardware after the corresponding Stop bit is sent. This allows the user to preload the transmit FIFO with the next transmit byte following the Break character (typically, the Sync character in the LIN/J2602 specification).

Note that the data value written to the TXREGx for the Break character is ignored. The write simply serves the purpose of initiating the proper sequence.

The TRMT bit indicates when the transmit operation is active or Idle, just as it does during normal transmission. See Figure 21-10 for the timing of the Break character sequence.

#### 21.2.5.1 Break and Sync Transmit Sequence

The following sequence will send a message frame header made up of a Break, followed by an Auto-Baud Sync byte. This sequence is typical of a LIN/J2602 bus master.

- 1. Configure the EUSART for the desired mode.
- 2. Set the TXEN and SENDB bits to set up the Break character.
- 3. Load the TXREGx with a dummy character to initiate transmission (the value is ignored).
- 4. Write '55h' to TXREGx to load the Sync character into the transmit FIFO buffer.
- 5. After the Break has been sent, the SENDB bit is reset by hardware. The Sync character now transmits in the preconfigured mode.

When the TXREGx becomes empty, as indicated by the TXxIF, the next data byte can be written to TXREGx.

#### 21.2.6 RECEIVING A BREAK CHARACTER

The Enhanced USART module can receive a Break character in two ways.

The first method forces configuration of the baud rate at a frequency of 9/13 of the typical speed. This allows for the Stop bit transition to be at the correct sampling location (13 bits for Break versus Start bit and 8 data bits for typical data).

The second method uses the auto-wake-up feature described in **Section 21.2.4 "Auto-Wake-up on Sync Break Character"**. By enabling this feature, the EUSART will sample the next two transitions on RXx/DTx, cause an RCxIF interrupt and receive the next data byte followed by another interrupt.

Note that following a Break character, the user will typically want to enable the Auto-Baud Rate Detect feature. For both methods, the user can set the ABDEN bit once the TXxIF interrupt is observed.

#### FIGURE 21-10: SEND BREAK CHARACTER SEQUENCE



## 22.1 A/D Acquisition Requirements

For the A/D Converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is illustrated in Figure 22-2. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor, CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 2.5 k $\Omega$  for 10-bit conversions and 1 k $\Omega$ for 12-bit conversions. After the analog input channel is selected (changed), the channel must be sampled for at least the minimum acquisition time before starting a conversion.

| Note: | When    | the    | conversion      | is  | started,   | the |
|-------|---------|--------|-----------------|-----|------------|-----|
|       | holding | , capa | acitor is disco | nne | ected from | the |
|       | input p | in.    |                 |     |            |     |

#### EQUATION 22-1: ACQUISITION TIME

TACQ = Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient = TAMP + TC + TCOFF

#### EQUATION 22-2: A/D MINIMUM CHARGING TIME

 $VHOLD = (VREF - (VREF/2048)) \cdot (1 - e^{(-TC/CHOLD(RIC + RSS + RS))})$ or  $TC = -(CHOLD)(RIC + RSS + RS) \ln(1/2048)$ 

#### EQUATION 22-3: CALCULATING THE MINIMUM REQUIRED ACQUISITION TIME

| TACQ    | =       | TAMP + TC + TCOFF                                                                                                                                |
|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| TAMP    | =       | 0.2 μs                                                                                                                                           |
| TCOFF   | =       | (Temp – 25°C)(0.02 μs/°C)<br>(85°C – 25°C)(0.02 μs/°C)<br>1.2 μs                                                                                 |
| Tempera | ture co | befficient is only required for temperatures > 25°C. Below 25°C, TCOFF = $0 \mu s$ .                                                             |
| ТС      | =       | -(ChOLD)(Ric + Rss + Rs) $\ln(1/2048) \ \mu s$<br>-(25 pF) (1 k $\Omega$ + 2 k $\Omega$ + 2.5 k $\Omega$ ) ln(0.0004883) $\mu s$<br>1.05 $\mu s$ |
| TACQ    | =       | 0.2 μs + 1.05 μs + 1.2 μs<br>2.45 μs                                                                                                             |

To calculate the minimum acquisition time, Equation 22-1 may be used. This equation assumes that 1/2 LSb error is used (1,024 steps for the 10-bit A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution.

Equation 22-3 provides the calculation of the minimum required acquisition time, TACQ. This calculation is based on the following application system assumptions:

| CHOLD            | =      | 25 pF                              |
|------------------|--------|------------------------------------|
| Rs               | =      | 2.5 kΩ                             |
| Conversion Error | $\leq$ | 1/2 LSb                            |
| Vdd              | =      | $3V \rightarrow Rss = 2 \ k\Omega$ |
| Temperature      | =      | 85°C (system max.)                 |

The PPBRST bit (UCON<6>) controls the Reset status when Double-Buffering mode (ping-pong buffering) is used. When the PPBRST bit is set, all Ping-Pong Buffer Pointers are set to the Even buffers. PPBRST has to be cleared by firmware. This bit is ignored in buffering modes not using ping-pong buffering.

The PKTDIS bit (UCON<4>) is a flag indicating that the SIE has disabled packet transmission and reception. This bit is set by the SIE when a SETUP token is received to allow setup processing. This bit cannot be set by the microcontroller, only cleared; clearing it allows the SIE to continue transmission and/or reception. Any pending events within the Buffer Descriptor Table (BDT) will still be available, indicated within the USTAT register's FIFO buffer.

The RESUME bit (UCON<2>) allows the peripheral to perform a remote wake-up by executing resume signaling. To generate a valid remote wake-up, firmware must set RESUME for 10 ms and then clear the bit. For more information on resume signaling, see Sections 7.1.7.5, 11.4.4 and 11.9 in the USB 2.0 Specification.

The SUSPND bit (UCON<1>) places the module and supporting circuitry in a low-power mode. The input clock to the SIE is also disabled. This bit should be set by the software in response to an IDLEIF interrupt. It should be reset by the microcontroller firmware after an ACTVIF interrupt is observed. When this bit is active, the device remains attached to the bus but the transceiver outputs remain Idle. The voltage on the VUSB pin may vary depending on the value of this bit. Setting this bit before a IDLEIF request will result in unpredictable bus behavior.

Note: While in Suspend mode, a typical bus-powered USB device is limited to 2.5 mA of current. This is the complete current which may be drawn by the PIC device and its supporting circuitry. Care should be taken to assure minimum current draw when the device enters Suspend mode.

### 23.2.2 USB CONFIGURATION REGISTER (UCFG)

Prior to communicating over USB, the module's associated internal and/or external hardware must be configured. Most of the configuration is performed with the UCFG register (Register 23-2).The UFCG register contains most of the bits that control the system level behavior of the USB module. These include:

- Bus Speed (full speed versus low speed)
- On-Chip Pull-up Resistor Enable
- On-Chip Transceiver Enable
- Ping-Pong Buffer Usage

The UCFG register also contains two bits, which aid in module testing, debugging and USB certifications. These bits control output enable state monitoring and eye pattern generation.

| Note: | The USB speed, transceiver and pull-up    |
|-------|-------------------------------------------|
|       | should only be configured during the      |
|       | module setup phase. It is not recom-      |
|       | mended to switch these settings while the |
|       | module is enabled.                        |

#### 23.2.2.1 Internal Transceiver

The USB peripheral has a built-in, USB 2.0, full-speed and low-speed capable transceiver, internally connected to the SIE. This feature is useful for low-cost, single chip applications. The UTRDIS bit (UCFG<3>) controls the transceiver; it is enabled by default (UTRDIS = 0). The FSEN bit (UCFG<2>) controls the transceiver speed; setting the bit enables full-speed operation.

The on-chip USB pull-up resistors are controlled by the UPUEN bit (UCFG<4>). They can only be selected when the on-chip transceiver is enabled.

The internal USB transceiver obtains power from the VUSB pin. In order to meet USB signalling level specifications, VUSB must be supplied with a voltage source between 3.0V and 3.6V. The best electrical signal quality is obtained when a 3.3V supply is used and locally bypassed with a high quality ceramic capacitor (ex: 0.1  $\mu$ F). The capacitor should be placed as close as possible to the VUSB and VSS pins.

VUSB should always be maintained  $\geq$  VDD. If the USB module is not used, but RC4 or RC5 are used as general purpose inputs, VUSB should still be connected to a power source (such as VDD). The input thresholds for the RC4 and RC5 pins are dependent upon the VUSB supply level.

The D+ and D- signal lines can be routed directly to their respective pins on the USB connector or cable (for hard-wired applications). No additional resistors, capacitors or magnetic components are required as the D+ and D- drivers have controlled slew rate and output impedance intended to match with the characteristic impedance of the USB cable.

In order to achieve optimum USB signal quality, the D+ and D- traces between the microcontroller and USB connector (or cable) should be less than 19 cm long. Both traces should be equal in length and they should be routed parallel to each other. Ideally, these traces should be designed to have a characteristic impedance matching that of the USB cable.

## 23.9 Overview of USB

This section presents some of the basic USB concepts and useful information necessary to design a USB device. Although much information is provided in this section, there is a plethora of information provided within the USB specifications and class specifications. Thus, the reader is encouraged to refer to the USB specifications for more information (www.usb.org). If you are very familiar with the details of USB, then this section serves as a basic, high-level refresher of USB.

#### 23.9.1 LAYERED FRAMEWORK

USB device functionality is structured into a layered framework, graphically illustrated in Figure 23-12. Each level is associated with a functional level within the device. The highest layer, other than the device, is the configuration. A device may have multiple configurations. For example, a particular device may have multiple power requirements based on Self-Power Only or Bus Power Only modes.

For each configuration, there may be multiple interfaces. Each interface could support a particular mode of that configuration.

Below the interface is the endpoint(s). Data is directly moved at this level. There can be as many as 16 bidirectional endpoints. Endpoint 0 is always a control endpoint, and by default, when the device is on the bus, Endpoint 0 must be available to configure the device.

### 23.9.2 FRAMES

Information communicated on the bus is grouped into 1 ms time slots, referred to as frames. Each frame can contain many transactions to various devices and endpoints. See Figure 23-8 for an example of a transaction within a frame.

#### 23.9.3 TRANSFERS

There are four transfer types defined in the USB specification.

- **Isochronous:** This type provides a transfer method for large amounts of data (up to 1023 bytes) with timely delivery ensured; however, the data integrity is not ensured. This is good for streaming applications where small data loss is not critical, such as audio.
- **Bulk:** This type of transfer method allows for large amounts of data to be transferred with ensured data integrity; however, the delivery timeliness is not ensured.
- Interrupt: This type of transfer provides for ensured timely delivery for small blocks of data, plus data integrity is ensured.
- **Control:** This type provides for device setup control.

While full-speed devices support all transfer types, low-speed devices are limited to interrupt and control transfers only.

#### 23.9.4 POWER

Power is available from the USB. The USB specification defines the bus power requirements. Devices may either be self-powered or bus-powered. Self-powered devices draw power from an external source, while bus-powered devices use power supplied from the bus.



#### FIGURE 23-12: USB LAYERS

### 25.1 Configuring the Comparator Voltage Reference

The comparator voltage reference module is controlled through the CVRCON register (Register 25-1). The comparator voltage reference provides two ranges of output voltage, each with 16 distinct levels. The range to be used is selected by the CVRR bit (CVRCON<5>). The primary difference between the ranges is the size of the steps selected by the CVREF Selection bits (CVR<3:0>), with one range offering finer resolution. The equations used to calculate the output of the comparator voltage reference are as follows:

#### EQUATION 25-1: CALCULATING OUTPUT OF THE COMPARATOR VOLTAGE REFERENCE

<u>When CVRR = 1 and CVRSS = 0:</u> CVREF = ((CVR<3:0>)/24) x (CVRSRC) <u>When CVRR = 0 and CVRSS = 0:</u> CVREF = (CVRSRC/4) + ((CVR<3:0>)/32) x (CVRSRC) <u>When CVRR = 1 and CVRSS = 1:</u> CVREF = ((CVR<3:0>)/24) x (CVRSRC) + VREF-<u>When CVRR = 0 and CVRSS = 1:</u> CVREF = (CVRSRC/4) + ((CVR<3:0>)/32) x (CVRSRC) + VREF-) The comparator reference supply voltage can come from either VDD and VSS, or the external VREF+ and VREF- that are multiplexed with RA2 and RA3. The voltage source is selected by the CVRSS bit (CVRCON<4>).

The settling time of the comparator voltage reference must be considered when changing the CVREF output (see Table 31-2 in **Section 31.0** "**Electrical Characteristics**").

## REGISTER 25-1: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER (F53h)

| R/W-0                                                       | R/W-0                                           | R/W-0             | R/W-0            | R/W-0                      | R/W-0            | R/W-0           | R/W-0    |  |
|-------------------------------------------------------------|-------------------------------------------------|-------------------|------------------|----------------------------|------------------|-----------------|----------|--|
| CVREN                                                       | CVROE <sup>(1)</sup>                            | CVRR              | CVRSS            | CVR3                       | CVR2             | CVR1            | CVR0     |  |
| bit 7                                                       |                                                 |                   |                  |                            |                  |                 | bit 0    |  |
|                                                             |                                                 |                   |                  |                            |                  |                 |          |  |
| Legend:                                                     |                                                 |                   |                  |                            |                  |                 |          |  |
| R = Readable                                                | e bit                                           | W = Writable      | bit              | U = Unimplem               | nented bit, read | l as '0'        |          |  |
| -n = Value at                                               | POR                                             | '1' = Bit is set  |                  | '0' = Bit is clea          | ared             | x = Bit is unkr | nown     |  |
|                                                             |                                                 |                   |                  |                            |                  |                 |          |  |
| bit 7                                                       | CVREN: Corr                                     | parator Voltage   | e Reference E    | nable bit                  |                  |                 |          |  |
|                                                             | 1 = CVREF ci                                    | rcuit is powered  | d on             |                            |                  |                 |          |  |
|                                                             | 0 = CVREF ci                                    | rcuit is powered  | d down           |                            |                  |                 |          |  |
| bit 6                                                       | CVROE: Com                                      | nparator VREF C   | Dutput Enable    | bit <sup>(1)</sup>         |                  |                 |          |  |
|                                                             | 1 = CVREF VC                                    | oltage level is a | lso output on t  | he RA2/AN2//C              | 2INB/C1IND/C     | 3INB/VREF-/C    | /REF pin |  |
|                                                             | 0 = CVREF VC                                    | oltage is discon  | nected from th   | e RA2/AN2//C2              | 2INB/C1IND/C3    | BINB/VREF-/CV   | REF pin  |  |
| bit 5                                                       | CVRR: Comp                                      | arator VREF Ra    | inge Selection   | bit                        |                  |                 |          |  |
|                                                             | 1 = 0 to $0.66$                                 | 7 CVRSRC with     | CVRSRC/24 st     | ep size (low ran           | ige)             |                 |          |  |
|                                                             | 0 = 0.25 CVR                                    | SRC to 0.75 C     | RSRC with CV     | RSRC/32 step si            | ze (high range   | )               |          |  |
| bit 4                                                       | CVRSS: Com                                      | parator VREF S    | Source Selection | on bit                     |                  |                 |          |  |
| 1 = Comparator reference source, CVRSRC = (VREF+) – (VREF-) |                                                 |                   |                  |                            |                  |                 |          |  |
|                                                             | 0 = Compara                                     | tor reference s   | ource, CVRSR     | c = AVDD – AVs             | S                |                 |          |  |
| bit 3-0                                                     | CVR<3:0>: C                                     | omparator VRE     | F Value Select   | ion bits ( $0 \le (C^{1})$ | VR<3:0>) ≤ 15)   | )               |          |  |
|                                                             | When CVRR                                       | <u>= 1:</u>       |                  |                            |                  |                 |          |  |
|                                                             | CVREF = ((CV                                    | ′R<3:0>)/24) •    | (CVRSRC)         |                            |                  |                 |          |  |
|                                                             | When CVRR                                       | <u>= 0:</u>       |                  |                            |                  |                 |          |  |
|                                                             | CVREF = (CVRsRc/4) + ((CVR<3:0>)/32) • (CVRsRc) |                   |                  |                            |                  |                 |          |  |

**Note 1:** CVROE overrides the TRIS bit setting.

### EXAMPLE 27-4: ROUTINE FOR CAPACITIVE TOUCH SWITCH

```
#include "pl8cxxx.h"
#define COUNT 500
                                        //@ 8MHz = 125uS.
#define DELAY for(i=0;i<COUNT;i++)</pre>
#define OPENSW 1000
                                        //Un-pressed switch value
#define TRIP 300
                                        //Difference between pressed
                                        //and un-pressed switch
#define HYST 65
                                        //amount to change
                                        //from pressed to un-pressed
#define PRESSED 1
#define UNPRESSED 0
int main(void)
ł
   unsigned int Vread;
                                        //storage for reading
   unsigned int switchState;
   int i;
    //assume CTMU and A/D have been setup correctly
    //see Example 25-1 for CTMU & A/D setup
    setup();
   CTMUCONHbits.CTMUEN = 1;
                                        // Enable the CTMU
    CTMUCONLbits.EDG1STAT = 0;
                                        // Set Edge status bits to zero
   CTMUCONLbits.EDG2STAT = 0;
   CTMUCONHbits.IDISSEN = 1;
                                        //drain charge on the circuit
                                        //wait 125us
   DELAY;
   CTMUCONHbits.IDISSEN = 0;
                                        //end drain of circuit
   CTMUCONLbits.EDG1STAT = 1;
                                        //Begin charging the circuit
                                        //using CTMU current source
    DELAY;
                                        //wait for 125us
   CTMUCONLbits.EDG1STAT = 0;
                                        //Stop charging circuit
   PIR1bits.ADIF = 0;
                                        //make sure A/D Int not set
   ADCON0bits.GO=1;
                                        //and begin A/D conv.
    while(!PIR1bits.ADIF);
                                        //Wait for A/D convert complete
   Vread = ADRES;
                                        //Get the value from the A/D
    if(Vread < OPENSW - TRIP)
    {
       switchState = PRESSED;
    }
   else if(Vread > OPENSW - TRIP + HYST)
    {
       switchState = UNPRESSED;
    }
}
```

## 27.5 Measuring Time with the CTMU Module

Time can be precisely measured after the ratio (C/I) is measured from the current and capacitance calibration step by following these steps:

- 1. Initialize the A/D Converter and the CTMU.
- 2. Set EDG1STAT.
- 3. Set EDG2STAT.
- 4. Perform an A/D conversion.
- 5. Calculate the time between edges as T = (C/I) \* V, where *I* is calculated in the current calibration step (Section 27.3.1 "Current Source Calibration"), *C* is calculated in the capacitance calibration step (Section 27.3.2 "Capacitance Calibration") and *V* is measured by performing the A/D conversion.

It is assumed that the time measured is small enough that the capacitance, *C*OFFSET, provides a valid voltage to the A/D Converter. For the smallest time measurement, always set the A/D Channel Select register (AD1CHS) to an unused A/D channel; the corresponding pin for which is not connected to any circuit board trace. This minimizes added stray capacitance, keeping the total circuit capacitance close to that of the A/D Converter itself (4-5 pF). To measure longer time intervals, an external capacitor may be connected to an A/D channel and this channel selected when making a time measurement.

## FIGURE 27-3: TYPICAL CONNECTIONS AND INTERNAL CONFIGURATION FOR TIME MEASUREMENT



## 29.0 INSTRUCTION SET SUMMARY

The PIC18F47J53 family of devices incorporate the standard set of 75 PIC18 core instructions, as well as an extended set of 8 new instructions for the optimization of code that is recursive or that utilizes a software stack. The extended set is discussed later in this section.

## 29.1 Standard Instruction Set

The standard PIC18 MCU instruction set adds many enhancements to the previous PIC<sup>®</sup> MCU instruction sets, while maintaining an easy migration from these PIC MCU instruction sets. Most instructions are a single program memory word (16 bits), but there are four instructions that require two program memory locations.

Each single-word instruction is a 16-bit word divided into an opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction.

The instruction set is highly orthogonal and is grouped into four basic categories:

- Byte-oriented operations
- Bit-oriented operations
- · Literal operations
- Control operations

The PIC18 instruction set summary in Table 29-2 lists **byte-oriented**, **bit-oriented**, **literal** and **control** operations. Table 29-1 shows the opcode field descriptions.

Most byte-oriented instructions have three operands:

- 1. The file register (specified by 'f')
- 2. The destination of the result (specified by 'd')
- 3. The accessed memory (specified by 'a')

The file register designator, 'f', specifies which file register is to be used by the instruction. The destination designator, 'd', specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the WREG register. If 'd' is one, the result is placed in the file register specified in the instruction.

All **bit-oriented** instructions have three operands:

- 1. The file register (specified by 'f')
- 2. The bit in the file register (specified by 'b')
- 3. The accessed memory (specified by 'a')

The bit field designator, 'b', selects the number of the bit affected by the operation, while the file register designator, 'f', represents the number of the file in which the bit is located. The **literal** instructions may use some of the following operands:

- A literal value to be loaded into a file register (specified by 'k')
- The desired FSR register to load the literal value into (specified by 'f')
- No operand required (specified by '—')

The **control** instructions may use some of the following operands:

- A program memory address (specified by 'n')
- The mode of the CALL or RETURN instructions (specified by 's')
- The mode of the table read and table write instructions (specified by 'm')
- No operand required (specified by '—')

All instructions are a single word, except for four double-word instructions. These instructions were made double-word to contain the required information in 32 bits. In the second word, the 4 MSbs are '1's. If this second word is executed as an instruction (by itself), it will execute as a NOP.

All single-word instructions are executed in a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of the instruction. In these cases, the execution takes two instruction cycles with the additional instruction cycle(s) executed as a NOP.

The double-word instructions execute in two instruction cycles.

One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true, or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s. Two-word branch instructions (if true) would take 3  $\mu$ s.

Figure 29-1 shows the general formats that the instructions can have. All examples use the convention 'nnh' to represent a hexadecimal number.

The Instruction Set Summary, shown in Table 29-2, lists the standard instructions recognized by the Microchip MPASM<sup>™</sup> Assembler.

**Section 29.1.1 "Standard Instruction Set"** provides a description of each instruction.

| RRN                        | CF                           | Rotate                                                                           | Rotate Right f (No Carry)                                                                                                                                         |                                                                                           |                                                                    |                                                                                                     |  |  |  |
|----------------------------|------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| Synta                      | ax:                          | RRNCF                                                                            | f                                                                                                                                                                 | {,d {,a}}                                                                                 |                                                                    |                                                                                                     |  |  |  |
| Oper                       | ands:                        | 0 ≤ f ≤ 2<br>d ∈ [0,1<br>a ∈ [0,1                                                | 255<br>]<br>]                                                                                                                                                     |                                                                                           |                                                                    |                                                                                                     |  |  |  |
| Operation:                 |                              | (f <n>) –<br/>(f&lt;0&gt;) –</n>                                                 | → de                                                                                                                                                              | est <n 1<br="" –="">est&lt;7&gt;</n>                                                      | >,                                                                 |                                                                                                     |  |  |  |
| Status Affected:           |                              | N, Z                                                                             |                                                                                                                                                                   |                                                                                           |                                                                    |                                                                                                     |  |  |  |
| Enco                       | ding:                        | 0100                                                                             | 0100 00da ffff ffff                                                                                                                                               |                                                                                           |                                                                    |                                                                                                     |  |  |  |
| Desc                       | ription:                     | The con<br>one bit t<br>is place<br>placed b                                     | iten<br>to th<br>d in<br>bac                                                                                                                                      | ts of regi<br>ne right. I<br>W. If 'd'<br>k in regis                                      | ster 'f<br>f 'd' is<br>is '1',<br>ter 'f'                          | ' are rotated<br>'0', the result<br>the result is<br>(default).                                     |  |  |  |
|                            |                              | If 'a' is '<br>selected<br>is '1', th<br>per the                                 | If 'a' is '0', the Access Bank will be<br>selected, overriding the BSR value. If 'a'<br>is '1', then the bank will be selected as<br>per the BSR value (default). |                                                                                           |                                                                    |                                                                                                     |  |  |  |
|                            |                              | If 'a' is '<br>set is er<br>in Index<br>mode w<br>Section<br>Bit-Orie<br>Literal | 0'a<br>nabl<br>ed<br>her<br>29<br>ente<br>Offs                                                                                                                    | nd the ex<br>led, this i<br>Literal Of<br>never f ≤<br>2.2.3 "By<br>ed Instru<br>set Mode | ktende<br>nstruc<br>ffset A<br>95 (5F<br>te-Ori<br>ction<br>e" for | ed instruction<br>stion operates<br>addressing<br>Fh). See<br>ented and<br>s in Indexed<br>details. |  |  |  |
|                            |                              |                                                                                  |                                                                                                                                                                   | re                                                                                        | gister                                                             | f                                                                                                   |  |  |  |
| Word                       | ls:                          | 1                                                                                |                                                                                                                                                                   |                                                                                           |                                                                    |                                                                                                     |  |  |  |
| Cycle                      | es:                          | 1                                                                                |                                                                                                                                                                   |                                                                                           |                                                                    |                                                                                                     |  |  |  |
| QC                         | ycle Activity:               |                                                                                  |                                                                                                                                                                   |                                                                                           |                                                                    |                                                                                                     |  |  |  |
|                            | Q1                           | Q2                                                                               |                                                                                                                                                                   | Q3                                                                                        |                                                                    | Q4                                                                                                  |  |  |  |
|                            | Decode                       | Read<br>register '                                                               | f'                                                                                                                                                                | Proce<br>Data                                                                             | SS<br>a                                                            | Write to destination                                                                                |  |  |  |
| <u>Exan</u>                | nple 1:                      | RRNCF                                                                            | 1                                                                                                                                                                 | REG, 1,                                                                                   | 0                                                                  |                                                                                                     |  |  |  |
| Before Instructio<br>REG = |                              | tion<br>= 110                                                                    | 1 (                                                                                                                                                               | 0111                                                                                      |                                                                    |                                                                                                     |  |  |  |
|                            | After Instructic<br>REG      | on<br>= 111                                                                      | 0 1                                                                                                                                                               | L011                                                                                      |                                                                    |                                                                                                     |  |  |  |
| Example 2:                 |                              | RRNCF                                                                            | I                                                                                                                                                                 | REG, 0,                                                                                   | 0                                                                  |                                                                                                     |  |  |  |
|                            | Before Instruc               | tion                                                                             |                                                                                                                                                                   |                                                                                           |                                                                    |                                                                                                     |  |  |  |
|                            | W<br>REG<br>After Instructio | = ?<br>= 110                                                                     | 1 (                                                                                                                                                               | )111                                                                                      |                                                                    |                                                                                                     |  |  |  |
|                            | REG                          | = 111<br>= 110                                                                   | 0 1<br>1 (                                                                                                                                                        | L011<br>)111                                                                              |                                                                    |                                                                                                     |  |  |  |

| SETF Set f |                                                                                                                                                                                                                                                |                                              |                                                                                                                    |              |                       |  |  |  |  |  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------|-----------------------|--|--|--|--|--|
| Synt       | ax:                                                                                                                                                                                                                                            | SETF f{                                      | ,a}                                                                                                                |              |                       |  |  |  |  |  |
| Operands:  |                                                                                                                                                                                                                                                | 0 ≤ f ≤ 255<br>a ∈ [0,1]                     | $\begin{array}{l} 0 \leq f \leq 255 \\ a \in [0,1] \end{array}$                                                    |              |                       |  |  |  |  |  |
| Oper       | ration:                                                                                                                                                                                                                                        | $FFh\tof$                                    |                                                                                                                    |              |                       |  |  |  |  |  |
| Statu      | is Affected:                                                                                                                                                                                                                                   | None                                         |                                                                                                                    |              |                       |  |  |  |  |  |
| Enco       | oding:                                                                                                                                                                                                                                         | 0110                                         | 100a                                                                                                               | ffff         | ffff                  |  |  |  |  |  |
| Desc       | cription:                                                                                                                                                                                                                                      | The conter<br>are set to I                   | nts of the<br>Fh.                                                                                                  | specified    | register              |  |  |  |  |  |
|            |                                                                                                                                                                                                                                                | lf 'a' is '0',<br>If 'a' is '1',<br>GPR bank | If 'a' is '0', the Access Bank is selected.<br>If 'a' is '1', the BSR is used to select the<br>GPR bank (default). |              |                       |  |  |  |  |  |
|            | If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operate<br>in Indexed Literal Offset Addressing<br>mode whenever f ≤ 95 (5Fh). See<br>Section 29.2.3 "Byte-Oriented and<br>Bit-Oriented Instructions in Indexed |                                              |                                                                                                                    |              |                       |  |  |  |  |  |
| Word       | ds:                                                                                                                                                                                                                                            | 1                                            | 1                                                                                                                  |              |                       |  |  |  |  |  |
| Cycle      | es:                                                                                                                                                                                                                                            | 1                                            | 1                                                                                                                  |              |                       |  |  |  |  |  |
| QC         | ycle Activity:                                                                                                                                                                                                                                 |                                              |                                                                                                                    |              |                       |  |  |  |  |  |
|            | Q1                                                                                                                                                                                                                                             | Q2                                           | Q3                                                                                                                 | 8            | Q4                    |  |  |  |  |  |
|            | Decode                                                                                                                                                                                                                                         | Read<br>register 'f'                         | Proce<br>Data                                                                                                      | ess<br>a reg | Write<br>register 'f' |  |  |  |  |  |
| Example:   |                                                                                                                                                                                                                                                | SETF                                         | RE                                                                                                                 | G,1          |                       |  |  |  |  |  |
|            | Before Instruct<br>REG<br>After Instructio<br>REG                                                                                                                                                                                              | tion<br>= 5/<br>on<br>= FI                   | Ah<br>Fh                                                                                                           |              |                       |  |  |  |  |  |
|            |                                                                                                                                                                                                                                                |                                              |                                                                                                                    |              |                       |  |  |  |  |  |

| PIC18F47J53 Family |         |                                                                  | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |      |           |       |                                                           |  |
|--------------------|---------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|-----------|-------|-----------------------------------------------------------|--|
| Param.<br>No.      | Symbol  | Characteristic                                                   | Min.                                                                                                                               | Тур. | Max.      | Units | Conditions                                                |  |
| D001               | Vdd     | Supply Voltage                                                   | 2.15                                                                                                                               |      | 3.6       | V     | PIC18F4XJ53, PIC18F2XJ53                                  |  |
| D001A              | Vdd     | Supply Voltage                                                   | 2.0                                                                                                                                | _    | 3.6       | V     | PIC18LF4XJ53, PIC18LF2XJ53                                |  |
| D001B              | VDDCORE | External Supply<br>for Microcontroller Core                      | 2.0                                                                                                                                | _    | 2.75      | V     | PIC18LF4XJ53, PIC18LF2XJ53                                |  |
| D001C              | AVdd    | Analog Supply Voltage                                            | Vdd - 0.3                                                                                                                          | _    | VDD + 0.3 | V     |                                                           |  |
| D001D              | AVss    | Analog Ground Potential                                          | Vss – 0.3                                                                                                                          | _    | Vss + 0.3 | V     |                                                           |  |
| D001E              | VUSB    | USB Supply Voltage                                               | 3.0                                                                                                                                | 3.3  | 3.6       | V     | USB module enabled <sup>(2)</sup>                         |  |
| D002               | Vdr     | RAM Data Retention<br>Voltage <sup>(1)</sup>                     | 1.5                                                                                                                                | _    | —         | V     |                                                           |  |
| D003               | VPOR    | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal | —                                                                                                                                  |      | 0.7       | V     | See Section 5.3 "Power-on<br>Reset (POR)" for details     |  |
| D004               | Svdd    | VDD Rise Rate<br>to Ensure Internal<br>Power-on Reset Signal     | 0.05                                                                                                                               |      | —         | V/ms  | See Section 5.3 "Power-on<br>Reset (POR)" for details     |  |
| D005               | VBOR    | VDDCORE Brown-out Reset                                          | —                                                                                                                                  | 2.0  | —         | V     | PIC18F4XJ53, PIC18F2XJ53<br>only                          |  |
| D006               | VDSBOR  | VDD Brown-out Reset<br>Voltage                                   | _                                                                                                                                  | 1.8  | _         | V     | DSBOREN = 1 on "LF" device or<br>"F" device in Deep Sleep |  |

## 31.1 DC Characteristics: Supply Voltage PIC18F47J53 Family (Industrial)

Note 1: This is the limit to which VDDCORE can be lowered in Sleep mode, or during a device Reset, without losing RAM data.

2: VUSB should always be maintained ≥ VDD, but may be left floating when the USB module is disabled and RC4/RC5 will not be used as general purpose inputs.

## 32.2 Package Details

The following sections give the technical details of the packages.

### 28-Lead Plastic Quad Flat, No Lead Package (ML) - 6x6 mm Body [QFN] With 0.55 mm Terminal Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-105C Sheet 1 of 2