

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 48MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART, USB                              |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 34                                                                          |
| Program Memory Size        | 128KB (64K x 16)                                                            |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 3.8K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.15V ~ 3.6V                                                                |
| Data Converters            | A/D 13x10b/12b                                                              |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 44-VQFN Exposed Pad                                                         |
| Supplier Device Package    | 44-QFN (8x8)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f47j53t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Input Oscillator<br>Frequency | PLL Division<br>(PLLDIV<2:0>) | Clock Mode<br>(FOSC<2:0>) | MCU Clock Division<br>(CPDIV<1:0>) | Microcontroller<br>Clock Frequency |
|-------------------------------|-------------------------------|---------------------------|------------------------------------|------------------------------------|
|                               |                               |                           | None (11)                          | 48 MHz                             |
| 40 MI I-                      | N1/A                          | ГС                        | ÷2(10)                             | 24 MHz                             |
| 48 MHZ                        | IN/A                          | EC                        | ÷3(01)                             | 16 MHz                             |
|                               |                               |                           | ÷6 (00)                            | 8 MHz                              |
|                               |                               |                           | None (11)                          | 48 MHz                             |
|                               | .12 (000)                     | FORM                      | ÷2(10)                             | 24 MHz                             |
| 40 WITZ                       | ÷12(000)                      | ECPLL                     | ÷3(01)                             | 16 MHz                             |
|                               |                               |                           | ÷6 (00)                            | 8 MHz                              |
|                               |                               |                           | None (11)                          | 48 MHz                             |
|                               | .10(001)                      | FORM                      | ÷2(10)                             | 24 MHz                             |
|                               | ÷10(001)                      | ECFLL                     | ÷3(01)                             | 16 MHz                             |
|                               |                               |                           | ÷6 (00)                            | 8 MHz                              |
|                               |                               |                           | None (11)                          | 48 MHz                             |
|                               | <b>G</b> (010)                | FORM                      | ÷2(10)                             | 24 MHz                             |
|                               | ÷6 (010)                      | ECPLL                     | ÷3(01)                             | 16 MHz                             |
|                               |                               |                           | ÷6 (00)                            | 8 MHz                              |
|                               | N/A                           | EC <sup>(1)</sup>         | None (11)                          | 24 MHz                             |
| 24 MH-                        |                               |                           | ÷2(10)                             | 12 MHz                             |
| 24 MHZ                        |                               |                           | ÷3(01)                             | 8 MHz                              |
|                               |                               |                           | ÷6 (00)                            | 4 MHz                              |
|                               |                               |                           | None (11)                          | 48 MHz                             |
| 20 MH-                        | ÷5(011)                       | ECPLL                     | ÷2(10)                             | 24 MHz                             |
|                               |                               |                           | ÷3(01)                             | 16 MHz                             |
|                               |                               |                           | ÷6 (00)                            | 8 MHz                              |
|                               |                               |                           | None (11)                          | 48 MHz                             |
| 16 MH-                        | .4 (100)                      |                           | ÷2 (10)                            | 24 MHz                             |
|                               | ÷4 (100)                      | HSPLL, EGPLL              | ÷3(01)                             | 16 MHz                             |
|                               |                               |                           | ÷6 (00)                            | 8 MHz                              |
|                               |                               |                           | None (11)                          | 48 MHz                             |
| 10 MH-                        | 0 (101)                       |                           | ÷2(10)                             | 24 MHz                             |
|                               | ÷3 (101)                      | HOFLL, EOFLL              | ÷3(01)                             | 16 MHz                             |
|                               |                               |                           | ÷6 (00)                            | 8 MHz                              |
|                               |                               |                           | None (11)                          | 48 MHz                             |
|                               | (110)                         | HSPLL, ECPLL,             | ÷2(10)                             | 24 MHz                             |
| 8 MHz                         | ÷2 (110)                      | INTOSCPLL/                | ÷3(01)                             | 16 MHz                             |
|                               |                               |                           | ÷6 (00)                            | 8 MHz                              |
|                               |                               |                           | None (11)                          | 48 MHz                             |
| 4 MILT                        | . 1 (111)                     |                           | ÷2 (10)                            | 24 MHz                             |
| 4 WHZ                         | ÷1 (⊥⊥⊥)                      | HOPLL, EGPLL              | ÷3(01)                             | 16 MHz                             |
|                               |                               |                           | ÷6 (00)                            | 8 MHz                              |

| TABLE 3-5: | OSCILLATOR CONFIGURATION OPTIONS FOR USB OPERATION |
|------------|----------------------------------------------------|
|            |                                                    |

Note 1: The 24 MHz EC mode (without PLL) is only compatible with low-speed USB. Full-speed USB requires a 48 MHz system clock.

|                                                                            |                                                                              |                                                     |                 |                  |                    | ,               | ,      |  |  |  |
|----------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------|-----------------|------------------|--------------------|-----------------|--------|--|--|--|
| R/W-0                                                                      | U-0                                                                          | R/W-0                                               | R/W-0           | R/W-0            | R/W-0              | U-0             | R/W-1  |  |  |  |
| DSFLT                                                                      | —                                                                            | DSULP                                               | DSWDT           | DSRTC            | DSMCLR             | —               | DSPOR  |  |  |  |
| bit 7 bit 0                                                                |                                                                              |                                                     |                 |                  |                    |                 |        |  |  |  |
|                                                                            |                                                                              |                                                     |                 |                  |                    |                 |        |  |  |  |
| Legend:                                                                    |                                                                              |                                                     |                 |                  |                    |                 |        |  |  |  |
| R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'         |                                                                              |                                                     |                 |                  |                    |                 |        |  |  |  |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |                                                                              |                                                     |                 |                  |                    |                 |        |  |  |  |
| hit 7                                                                      |                                                                              |                                                     |                 |                  |                    |                 |        |  |  |  |
|                                                                            |                                                                              | Sleep Fault Mo                                      | elected bit     | ing Doon Sloo    | <b>.</b>           |                 |        |  |  |  |
|                                                                            | 1 = A Deep S<br>0 = A Deep S                                                 | Sleep Fault was                                     | s not detected  | during Deep Siee | p<br>Sleep         |                 |        |  |  |  |
| bit 6                                                                      |                                                                              | ted: Read as '                                      | 0'              | ddinig 200p (    |                    |                 |        |  |  |  |
| bit 5                                                                      | DSULP: Ultra Low-Power Wake-up Status bit                                    |                                                     |                 |                  |                    |                 |        |  |  |  |
|                                                                            | 1 = An ultra low-power wake-up event occurred during Deep Sleep              |                                                     |                 |                  |                    |                 |        |  |  |  |
|                                                                            | 0 = An ultra low-power wake-up event did not occur during Deep Sleep         |                                                     |                 |                  |                    |                 |        |  |  |  |
| bit 4                                                                      | DSWDT: Deep Sleep Watchdog Timer Time-out bit                                |                                                     |                 |                  |                    |                 |        |  |  |  |
|                                                                            | 1 = The Deep Sleep Watchdog Timer timed out during Deep Sleep                |                                                     |                 |                  |                    |                 |        |  |  |  |
|                                                                            | 0 = The Deep Sleep Watchdog Timer did not time out during Deep Sleep         |                                                     |                 |                  |                    |                 |        |  |  |  |
| bit 3                                                                      | DSRTC: Real-Time Clock and Calendar Alarm bit                                |                                                     |                 |                  |                    |                 |        |  |  |  |
|                                                                            | 1 = The Real-Time Clock/Calendar triggered an alarm during Deep Sleep        |                                                     |                 |                  |                    |                 |        |  |  |  |
| 1.11.0                                                                     | 0 = The Real-Time Clock /Calendar did not trigger an alarm during Deep Sleep |                                                     |                 |                  |                    |                 |        |  |  |  |
| bit 2                                                                      | DSMCLR: MCLR Event bit                                                       |                                                     |                 |                  |                    |                 |        |  |  |  |
|                                                                            | 1 = The MCLR pin was asserted during Deep Sleep                              |                                                     |                 |                  |                    |                 |        |  |  |  |
| hit 1                                                                      |                                                                              | U = The MULK pin was not asserted during Deep Sleep |                 |                  |                    |                 |        |  |  |  |
| bit 0                                                                      |                                                                              | Unimplemented: Read as '0'                          |                 |                  |                    |                 |        |  |  |  |
|                                                                            |                                                                              |                                                     | venit was activ | a and a POP a    | went was deter     | tod(1)          |        |  |  |  |
|                                                                            | 1 = The VDD                                                                  | supply FOR cli                                      | cuit was activ  | ctive. or was a  | active, but did no | ot detect a POF | Revent |  |  |  |
|                                                                            |                                                                              |                                                     |                 |                  |                    |                 |        |  |  |  |

#### REGISTER 4-6: DSWAKEL: DEEP SLEEP WAKE LOW BYTE REGISTER (BANKED F4Ah)

**Note 1:** Unlike the other bits in this register, this bit can be set outside of Deep Sleep.

#### FIGURE 6-6: DATA MEMORY MAP FOR PIC18F47J53 FAMILY DEVICES When a = 0: BSR3:BSR0



#### 6.4.3.1 FSR Registers and the INDF Operand (INDF)

At the core of Indirect Addressing are three sets of registers: FSR0, FSR1 and FSR2. Each represents a pair of 8-bit registers, FSRnH and FSRnL. The four upper bits of the FSRnH register are not used, so each FSR pair holds a 12-bit value. This represents a value that can address the entire range of the data memory in a linear fashion. The FSR register pairs, then, serve as pointers to data memory locations.

Indirect Addressing is accomplished with a set of INDF operands, INDF0 through INDF2. These can be presumed as "virtual" registers; they are mapped in the SFR space but are not physically implemented. Reading or writing to a particular INDF register actually accesses its corresponding FSR register pair. A read from INDF1, for example, reads the data at the address indicated by FSR1H:FSR1L. Instructions that use the INDF registers as operands actually use the contents of their corresponding FSR as a pointer to the instruction's target. The INDF operand is just a convenient way of using the pointer.

Because Indirect Addressing uses a full 12-bit address, data RAM banking is not necessary. Thus, the current contents of the BSR and the Access RAM bit have no effect on determining the target address.



#### 10.1.3 INTERFACING TO A 5V SYSTEM

Though the VDDMAX of the PIC18F47J53 family is 3.6V, these devices are still capable of interfacing with 5V systems, even if the VIH of the target system is above 3.6V. This is accomplished by adding a pull-up resistor to the port pin (Figure 10-2), clearing the LAT bit for that pin and manipulating the corresponding TRIS bit (Figure 10-1) to either allow the line to be pulled high or to drive the pin low. Only port pins that are tolerant of voltages up to 5.5V can be used for this type of interface (refer to Section 10.1.2 "Input Pins and Voltage Considerations").

FIGURE 10-2: +5V SYSTEM HARDWARE INTERFACE



#### EXAMPLE 10-1: COMMUNICATING WITH THE +5V SYSTEM

| BCF | LATD, 7  | ; | set up LAT register so    |
|-----|----------|---|---------------------------|
|     |          | ; | changing TRIS bit will    |
|     |          | ; | drive line low            |
| BCF | TRISD, 7 | ; | send a 0 to the 5V system |
| BCF | TRISD, 7 | ; | send a 1 to the 5V system |
|     |          |   |                           |

#### 10.1.4 OPEN-DRAIN OUTPUTS

The output pins for several peripherals are also equipped with a configurable open-drain output option. This allows the peripherals to communicate with external digital logic operating at a higher voltage level, without the use of level translators.

The open-drain option is implemented on port pins specifically associated with the data and clock outputs of the EUSARTs, the MSSP modules (in SPI mode) and

the ECCP modules. It is selectively enabled by setting the open-drain control bit for the corresponding module in the ODCON registers (Register 10-1, Register 10-2 and Register 10-3). Their configuration is discussed in more detail with the individual port where these peripherals are multiplexed. Output functions that are routed through the PPS module may also use the open-drain option. The open-drain functionality will follow the I/O pin assignment in the PPS module.

When the open-drain option is required, the output pin must also be tied through an external pull-up resistor provided by the user to a higher voltage level, up to 5.5V (Figure 10-3). When a digital logic high signal is output, it is pulled up to the higher voltage level.

# FIGURE 10-3:

#### USING THE OPEN-DRAIN OUTPUT (USART SHOWN AS EXAMPLE)



### 10.1.5 TTL INPUT BUFFER OPTION

Many of the digital I/O ports use Schmitt Trigger (ST) input buffers. While this form of buffering works well with many types of input, some applications may require TTL level signals to interface with external logic devices. This is particularly true for the Parallel Master Port (PMP), which is likely to be interfaced to TTL level logic or memory devices.

The inputs for the PMP can be optionally configured for TTL buffers with the PMPTTL bit in the PADCFG1 register (Register 10-4). Setting this bit configures all data and control input pins for the PMP to use TTL buffers. By default, these PMP inputs use the port's ST buffers.

| Pin               | Function | TRIS<br>Setting | I/O | l/O<br>Type | Description                                                                         |
|-------------------|----------|-----------------|-----|-------------|-------------------------------------------------------------------------------------|
| RB7/CCP7/         | RB7      | 0               | 0   | DIG         | LATB<7> data output.                                                                |
| KBI3/PGD/<br>RP10 |          | 1               | Ι   | TTL         | PORTB<7> data input; weak pull-up when the $\overline{\text{RBPU}}$ bit is cleared. |
|                   | CCP7     | 1               | I   | ST          | Capture input.                                                                      |
|                   |          | 0               | 0   | DIG         | Compare/PWM output.                                                                 |
|                   | KBI3     | 1               | 0   | TTL         | Interrupt-on-change pin.                                                            |
|                   | PGD      | x               | 0   | DIG         | Serial execution data output for ICSP and ICD operation. <sup>(2)</sup>             |
|                   |          | x               | Ι   | ST          | Serial execution data input for ICSP and ICD operation. <sup>(2)</sup>              |
|                   | RP10     | 1               |     | ST          | Remappable Peripheral Pin 10 input.                                                 |
|                   |          | 0               | 0   | DIG         | Remappable Peripheral Pin 10 output.                                                |

#### TABLE 10-5: PORTB I/O SUMMARY (CONTINUED)

**Legend:** DIG = Digital level output; TTL = TTL input buffer; ST = Schmitt Trigger input buffer; ANA = Analog level input/output; x = Don't care (TRIS bit does not affect port direction or is overridden for this option)

**Note 1:** Pins are configured as analog inputs by default on POR. Using these pins for digital inputs requires setting the appropriate bits in the ANCON1 register.

2: All other pin functions are disabled when ICSP<sup>™</sup> or ICD is enabled.

3: Available only on 44-pin devices (PIC18F46J53, PIC18F47J53, PIC18LF46J53 and PIC18LF47J53).

| Name    | Bit 7    | Bit 6     | Bit 5   | Bit 4   | Bit 3   | Bit 2     | Bit 1     | Bit 0   |
|---------|----------|-----------|---------|---------|---------|-----------|-----------|---------|
| PORTB   | RB7      | RB6       | RB5     | RB4     | RB3     | RB2       | RB1       | RB0     |
| LATB    | LATB7    | LATB6     | LATB5   | LATB4   | LATB3   | LATB2     | LATB1     | LATB0   |
| TRISB   | TRISB7   | TRISB6    | TRISB5  | TRISB4  | TRISB3  | TRISB2    | TRISB1    | TRISB0  |
| INTCON  | GIE/GIEH | PEIE/GIEL | TMR0IE  | INT0IE  | RBIE    | TMR0IF    | INT0IF    | RBIF    |
| INTCON2 | RBPU     | INTEDG0   | INTEDG1 | INTEDG2 | INTEDG3 | TMR0IP    | INT3IP    | RBIP    |
| INTCON3 | INT2IP   | INT1IP    | INT3IE  | INT2IE  | INT1IE  | INT3IF    | INT2IF    | INT1IF  |
| ANCON1  | VBGEN    | —         | -       | PCFG12  | PCFG11  | PCFG10    | PCFG9     | PCFG8   |
| REFOCON | ROON     | —         | ROSSLP  | ROSEL   | RODIV3  | RODIV2    | RODIV1    | RODIV0  |
| CM3CON  | CON      | COE       | CPOL    | EVPOL1  | EVPOL0  | CREF      | CCH1      | CCH0    |
| PADCFG1 | -        | —         | _       | —       | _       | RTSECSEL1 | RTSECSEL0 | PMPTTL  |
| RTCCFG  | RTCEN    | _         | RTCWREN | RTCSYNC | HALFSEC | RTCOE     | RTCPTR1   | RTCPTR0 |

#### TABLE 10-6: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used by PORTB.

#### 10.7.3.1 Input Mapping

The inputs of the PPS options are mapped on the basis of the peripheral; that is, a control register associated with a peripheral dictates the pin it will be mapped to. The RPINRx registers are used to configure peripheral input mapping (see Register 10-6 through Register 10-23). Each register contains a 5-bit field which is associated with one of the pin selectable peripherals. Programming a given peripheral's bit field with an appropriate 5-bit value maps the RPn pin with that value to that peripheral. For any given device, the valid range of values for any of the bit fields corresponds to the maximum number of Peripheral Pin Selections supported by the device.

| TABLE 10-13: SELECTABLE INPUT SOURCES (MAPS INPUT TO FUNCTION) | TABLE 10-13: | SELECTABLE INPUT SOURCES | (MAPS INPUT TO FUNCTION)( |
|----------------------------------------------------------------|--------------|--------------------------|---------------------------|
|----------------------------------------------------------------|--------------|--------------------------|---------------------------|

| Input Name                                       | Function Name | Register | Configuration<br>Bits |
|--------------------------------------------------|---------------|----------|-----------------------|
| External Interrupt 1                             | INT1          | RPINR1   | INTR1R<4:0>           |
| External Interrupt 2                             | INT2          | RPINR2   | INTR2R<4:0>           |
| External Interrupt 3                             | INT3          | RPINR3   | INTR3R<4:0>           |
| Timer0 External Clock Input                      | TOCKI         | RPINR4   | T0CKR<4:0>            |
| Timer3 External Clock Input                      | T3CKI         | RPINR6   | T3CKR<4:0>            |
| Timer5 External Clock Input                      | T5CKI         | RPINR15  | T5CKR<4:0>            |
| Input Capture 1                                  | CCP1          | RPINR7   | IC1R<4:0>             |
| Input Capture 2                                  | CCP2          | RPINR8   | IC2R<4:0>             |
| Input Capture 3                                  | CCP3          | RPINR9   | IC3R<4:0>             |
| Timer1 Gate Input                                | T1G           | RPINR12  | T1GR<4:0>             |
| Timer3 Gate Input                                | T3G           | RPINR13  | T3GR<4:0>             |
| Timer5 Gate Input                                | T5G           | RPINR14  | T5GR<4:0>             |
| EUSART2 Asynchronous Receive/Synchronous Receive | RX2/DT2       | RPINR16  | RX2DT2R<4:0>          |
| EUSART2 Asynchronous Clock Input                 | CK2           | RPINR17  | CK2R<4:0>             |
| SPI2 Data Input                                  | SDI2          | RPINR21  | SDI2R<4:0>            |
| SPI2 Clock Input                                 | SCK2IN        | RPINR22  | SCK2R<4:0>            |
| SPI2 Slave Select Input                          | SS2IN         | RPINR23  | SS2R<4:0>             |
| PWM Fault Input                                  | FLT0          | RPINR24  | OCFAR<4:0>            |

**Note 1:** Unless otherwise noted, all inputs use the Schmitt Trigger input buffers.

#### FIGURE 11-9: DEMULTIPLEXED ADDRESSING MODE (SEPARATE READ AND WRITE STROBES WITH CHIP SELECT)



#### FIGURE 11-10: PARTIALLY MULTIPLEXED ADDRESSING MODE (SEPARATE READ AND WRITE STROBES WITH CHIP SELECT)



#### FIGURE 11-11: FULLY MULTIPLEXED ADDRESSING MODE (SEPARATE READ AND WRITE STROBES WITH CHIP SELECT)

| PIC18F | PMD<7:0><br>PMA<13:8> |                         |
|--------|-----------------------|-------------------------|
|        | PMCSx                 |                         |
|        | PMALL                 |                         |
|        | PMALH                 | Multiployed             |
|        |                       | Data and<br>Address Bus |
|        |                       | Control Lines           |

#### 13.5.1 USING TIMER1 AS A CLOCK SOURCE

The Timer1 oscillator is also available as a clock source in power-managed modes. By setting the clock select bits, SCS<1:0> (OSCCON<1:0>), to '01', the device switches to SEC\_RUN mode; both the CPU and peripherals are clocked from the Timer1 oscillator. If the IDLEN bit (OSCCON<7>) is cleared and a SLEEP instruction is executed, the device enters SEC\_IDLE mode. Additional details are available in **Section 4.0** "Low-Power Modes".

Whenever the Timer1 oscillator is providing the clock source, the Timer1 system clock status flag, SOSCRUN (OSCCON2<6>), is set. This can be used to determine the controller's current clocking mode. It can also indicate the clock source currently being used by the Fail-Safe Clock Monitor. If the Clock Monitor is enabled and the Timer1 oscillator fails while providing the clock, polling the SOSCRUN bit will indicate whether the clock is being provided by the Timer1 oscillator or another source.

#### 13.5.2 TIMER1 OSCILLATOR LAYOUT CONSIDERATIONS

The Timer1 oscillator circuit draws very little power during operation. Due to the low-power nature of the oscillator, it may also be sensitive to rapidly changing signals in close proximity. This is especially true when the oscillator is configured for extremely Low-Power mode (SOSCSEL<1:0> = 01).

The oscillator circuit, displayed in Figure 13-2, should be located as close as possible to the microcontroller. There should be no circuits passing within the oscillator circuit boundaries other than VSS or VDD.

If a high-speed circuit must be located near the oscillator (such as the ECCP1 pin in Output Compare or PWM mode, or the primary oscillator using the OSC2 pin), a grounded guard ring around the oscillator circuit, as displayed in Figure 13-3, may be helpful when used on a single-sided PCB or in addition to a ground plane.

#### FIGURE 13-3: OSCILLATOR CIRCUIT WITH GROUNDED GUARD RING



In the Low Drive Level mode (SOSCSEL<1:0> = 01), it is critical that the RC2 I/O pin signals be kept away from the oscillator circuit. Configuring RC2 as a digital output, and toggling it, can potentially disturb the oscillator circuit, even with relatively good PCB layout. If possible, it is recommended to either leave RC2 unused, or use it as an input pin with a slew rate limited signal source. If RC2 must be used as a digital output, it may be necessary to use the Higher Drive Level Oscillator mode (SOSCSEL<1:0> = 11) with many PCB layouts. Even in the High Drive Level mode, careful layout procedures should still be followed when designing the oscillator circuit.

In addition to dV/dt induced noise considerations, it is also important to ensure that the circuit board is clean. Even a very small amount of conductive soldering flux residue can cause PCB leakage currents which can overwhelm the oscillator circuit.

### 13.6 Timer1 Interrupt

The TMR1 register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The Timer1 interrupt, if enabled, is generated on overflow which is latched in interrupt flag bit, TMR1IF (PIR1<0>). This interrupt can be enabled or disabled by setting or clearing the Timer1 Interrupt Enable bit, TMR1IE (PIE1<0>).

## TABLE 17-2:DAY TO MONTH ROLLOVER<br/>SCHEDULE

| Month          | Maximum Day Field       |
|----------------|-------------------------|
| 01 (January)   | 31                      |
| 02 (February)  | 28 or 29 <sup>(1)</sup> |
| 03 (March)     | 31                      |
| 04 (April)     | 30                      |
| 05 (May)       | 31                      |
| 06 (June)      | 30                      |
| 07 (July)      | 31                      |
| 08 (August)    | 31                      |
| 09 (September) | 30                      |
| 10 (October)   | 31                      |
| 11 (November)  | 30                      |
| 12 (December)  | 31                      |

Note 1: See Section 17.2.4 "Leap Year".

#### 17.2.4 LEAP YEAR

Since the year range on the RTCC module is 2000 to 2099, the leap year calculation is determined by any year divisible by '4' in the above range. Only February is effected in a leap year.

February will have 29 days in a leap year and 28 days in any other year.

#### 17.2.5 GENERAL FUNCTIONALITY

All Timer registers containing a time value of seconds or greater are writable. The user configures the time by writing the required year, month, day, hour, minutes and seconds to the Timer registers, via register pointers (see **Section 17.2.8 "Register Mapping"**).

The timer uses the newly written values and proceeds with the count from the required starting point.

The RTCC is enabled by setting the RTCEN bit (RTCCFG<7>). If enabled, while adjusting these registers, the timer still continues to increment. However, any time the MINSEC register is written to, both of the timer prescalers are reset to '0'. This allows fraction of a second synchronization.

The Timer registers are updated in the same cycle as the write instruction's execution by the CPU. The user must ensure that when RTCEN = 1, the updated registers will not be incremented at the same time. This can be accomplished in several ways:

- By checking the RTCSYNC bit (RTCCFG<4>)
- By checking the preceding digits from which a carry can occur
- By updating the registers immediately following the seconds pulse (or alarm interrupt)

The user has visibility to the half-second field of the counter. This value is read-only and can be reset only by writing to the lower half of the SECONDS register.

## 17.2.6 SAFETY WINDOW FOR REGISTER READS AND WRITES

The RTCSYNC bit indicates a time window during which the RTCC Clock Domain registers can be safely read and written without concern about a rollover. When RTCSYNC = 0, the registers can be safely accessed by the CPU.

Whether RTCSYNC = 1 or 0, the user should employ a firmware solution to ensure that the data read did not fall on a rollover boundary, resulting in an invalid or partial read. This firmware solution would consist of reading each register twice and then comparing the two values. If the two values matched, then, a rollover did not occur.

#### 17.2.7 WRITE LOCK

In order to perform a write to any of the RTCC Timer registers, the RTCWREN bit (RTCCFG<5>) must be set.

To avoid accidental writes to the RTCC Timer register, it is recommended that the RTCWREN bit (RTCCFG<5>) be kept clear at any time other than while writing to it. For the RTCWREN bit to be set, there is only one instruction cycle time window allowed between the 55h/AA sequence and the setting of RTCWREN. For that reason, it is recommended that users follow the code example in Example 17-1.

#### EXAMPLE 17-1: SETTING THE RTCWREN BIT

| movlb<br>bcf | 0x0F<br>INTCON, GIE | ;RTCCFG is banked<br>;Disable interrupts |
|--------------|---------------------|------------------------------------------|
| movlw        | 0x55                |                                          |
| movwf        | EECON2              |                                          |
| movlw        | 0xAA                |                                          |
| movwf        | EECON2              |                                          |
| bsf          | RTCCFG, RTCWREI     | Л                                        |

#### 17.2.8 REGISTER MAPPING

To limit the register interface, the RTCC Timer and Alarm Timer registers are accessed through corresponding register pointers. The RTCC Value register window (RTCVALH<15:8> and RTCVALL<7:0>) uses the RTCPTR bits (RTCCFG<1:0>) to select the required Timer register pair.

By reading or writing to the RTCVALH register, the RTCC Pointer value (RTCPTR<1:0>) decrements by 1 until it reaches '00'. Once it reaches '00', the MINUTES and SECONDS value will be accessible through RTCVALH and RTCVALL until the pointer value is manually changed.







#### 19.4.3 START-UP CONSIDERATIONS

When any PWM mode is used, the application hardware must use the proper external pull-up and/or pull-down resistors on the PWM output pins.

| Note: | When the microcontroller is released from |  |  |  |  |  |  |  |
|-------|-------------------------------------------|--|--|--|--|--|--|--|
|       | Reset, all of the I/O pins are in the     |  |  |  |  |  |  |  |
|       | high-impedance state. The external        |  |  |  |  |  |  |  |
|       | circuits must keep the power switch       |  |  |  |  |  |  |  |
|       | devices in the OFF state until the micro- |  |  |  |  |  |  |  |
|       | controller drives the I/O pins with the   |  |  |  |  |  |  |  |
|       | proper signal levels or activates the PWM |  |  |  |  |  |  |  |
|       | oulpul(S).                                |  |  |  |  |  |  |  |

The CCPxM<1:0> bits of the CCPxCON register allow the user to choose whether the PWM output signals are active-high or active-low for each pair of PWM output pins (PxA/PxC and PxB/PxD). The PWM output polarities must be selected before the PWM pin output drivers are enabled. Changing the polarity configuration while the PWM pin output drivers are enabled is not recommended, since it may result in damage to the application circuits.

The PxA, PxB, PxC and PxD output latches may not be in the proper states when the PWM module is initialized. Enabling the PWM pin output drivers at the same time as the Enhanced PWM modes may cause damage to the application circuit. The Enhanced PWM modes must be enabled in the proper Output mode and complete a full PWM cycle before enabling the PWM pin output drivers. The completion of a full PWM cycle is indicated by the TMR2IF or TMR4IF bit of the PIR1 or PIR3 register being set as the second PWM period begins.

#### 19.4.4 ENHANCED PWM AUTO-SHUTDOWN MODE

The PWM mode supports an Auto-Shutdown mode that will disable the PWM outputs when an external shutdown event occurs. Auto-Shutdown mode places the PWM output pins into a predetermined state. This mode is used to help prevent the PWM from damaging the application.

The auto-shutdown sources are selected using the ECCPxAS<2:0> bits (ECCPxAS<6:4>). A shutdown event may be generated by:

- A logic '0' on the pin that is assigned to the FLT0 input function
- Comparator C1
- Comparator C2
- · Setting the ECCPxASE bit in firmware

A shutdown condition is indicated by the ECCPxASE (Auto-Shutdown Event Status) bit (ECCPxAS<7>). If the bit is a '0', the PWM pins are operating normally. If the bit is a '1', the PWM outputs are in the shutdown state.

### REGISTER 20-5: SSPxSTAT: MSSPx STATUS REGISTER (I<sup>2</sup>C MODE) (1, ACCESS FC7h; 2, F73h)

| R/W-1      | R/W-1                               | R-1                                                                        | R-1                    | R-1              | R-1                  | R-1              | R-1          |  |  |  |  |  |
|------------|-------------------------------------|----------------------------------------------------------------------------|------------------------|------------------|----------------------|------------------|--------------|--|--|--|--|--|
| SMP        | CKE                                 | D/A                                                                        | P <sup>(1)</sup>       | S <sup>(1)</sup> | R/W <sup>(2,3)</sup> | UA               | BF           |  |  |  |  |  |
| bit 7      |                                     |                                                                            |                        |                  |                      |                  | bit 0        |  |  |  |  |  |
|            |                                     |                                                                            |                        |                  |                      |                  |              |  |  |  |  |  |
| Legend:    |                                     |                                                                            |                        |                  |                      |                  |              |  |  |  |  |  |
| R = Read   | able bit                            | W = Writable b                                                             | oit                    | U = Unimplen     | nented bit, read     | as '0'           |              |  |  |  |  |  |
| -n = Value | e at POR                            | '1' = Bit is set                                                           |                        | '0' = Bit is cle | ared                 | x = Bit is unkr  | nown         |  |  |  |  |  |
|            |                                     |                                                                            |                        |                  |                      |                  |              |  |  |  |  |  |
| bit 7      | SMP: Slew F                         | Rate Control bit                                                           |                        |                  |                      |                  |              |  |  |  |  |  |
|            | In Master or                        | In Master or Slave mode:                                                   |                        |                  |                      |                  |              |  |  |  |  |  |
|            | 1 = Slew rat                        | 1 = Slew rate control disabled for Standard Speed mode (100 kHz and 1 MHz) |                        |                  |                      |                  |              |  |  |  |  |  |
| h:+ 0      |                                     |                                                                            | a ior nign-sp          | eeu mode (400    | кп <i>2)</i>         |                  |              |  |  |  |  |  |
| DIT 6      | CKE: SMBus                          | Select bit                                                                 |                        |                  |                      |                  |              |  |  |  |  |  |
|            | 1 = Enable S                        | <u>Slave mode:</u><br>MBus specific ir                                     | nuts                   |                  |                      |                  |              |  |  |  |  |  |
|            | 0 = Disable S                       | SMBus specific in                                                          | nputs                  |                  |                      |                  |              |  |  |  |  |  |
| bit 5      | D/A: Data/Ad                        | ddress bit                                                                 |                        |                  |                      |                  |              |  |  |  |  |  |
|            | In Master mo                        | ode:                                                                       |                        |                  |                      |                  |              |  |  |  |  |  |
|            | Reserved.                           |                                                                            |                        |                  |                      |                  |              |  |  |  |  |  |
|            | In Slave mod                        | <u>le:</u>                                                                 |                        |                  |                      |                  |              |  |  |  |  |  |
|            | 1 = Indicates                       | that the last byt                                                          | e received or          | transmitted was  | s data               |                  |              |  |  |  |  |  |
| 1.11.4     | 0 = Indicates                       | that the last byt                                                          | e received or          | transmitted was  | s address            |                  |              |  |  |  |  |  |
| DIT 4      | P: Stop Dit                         | that a Stan bit k                                                          | aa haan data           | atad laat        |                      |                  |              |  |  |  |  |  |
|            | 1 = indicates<br>0 = Stop bit y     | was not detected                                                           | las been dete<br>Llast | cled last        |                      |                  |              |  |  |  |  |  |
| bit 3      | S: Start bit <sup>(1)</sup>         |                                                                            |                        |                  |                      |                  |              |  |  |  |  |  |
| bito       | 1 = Indicates                       | that a Start bit h                                                         | nas been dete          | cted last        |                      |                  |              |  |  |  |  |  |
|            | 0 = Start bit v                     | was not detected                                                           | last                   |                  |                      |                  |              |  |  |  |  |  |
| bit 2      | R/W: Read/V                         | Vrite Information                                                          | bit <sup>(2,3)</sup>   |                  |                      |                  |              |  |  |  |  |  |
|            | In Slave mod                        | <u>le:</u>                                                                 |                        |                  |                      |                  |              |  |  |  |  |  |
|            | 1 <b>= Read</b>                     |                                                                            |                        |                  |                      |                  |              |  |  |  |  |  |
|            | 0 = Write                           |                                                                            |                        |                  |                      |                  |              |  |  |  |  |  |
|            | <u>In Master mo</u><br>1 = Transmit | <u>is in progress</u>                                                      |                        |                  |                      |                  |              |  |  |  |  |  |
|            | 0 = Transmit                        | is not in progress                                                         | s                      |                  |                      |                  |              |  |  |  |  |  |
| bit 1      | UA: Update                          | Address bit (10-I                                                          | Bit Slave mod          | e only)          |                      |                  |              |  |  |  |  |  |
|            | 1 = Indicates                       | that the user ne                                                           | eds to update          | e the address in | the SSPxADD          | register         |              |  |  |  |  |  |
|            | 0 = Address                         | does not need to                                                           | be updated             |                  |                      |                  |              |  |  |  |  |  |
| bit 0      | BF: Buffer Fi                       | ull Status bit                                                             |                        |                  |                      |                  |              |  |  |  |  |  |
|            | <u>In Transmit n</u>                | node:                                                                      |                        |                  |                      |                  |              |  |  |  |  |  |
|            | 1 = SSPxBU                          | F is full                                                                  |                        |                  |                      |                  |              |  |  |  |  |  |
|            |                                     | r is empty                                                                 |                        |                  |                      |                  |              |  |  |  |  |  |
|            | 1 = SSPxBU                          | <u>100e:</u><br>F is full (does no                                         | t include the          | ACK and Stop b   | nits)                |                  |              |  |  |  |  |  |
|            | 0 = SSPxBU                          | F is empty (does                                                           | s not include t        | he ACK and Sto   | op bits)             |                  |              |  |  |  |  |  |
| NI         | <b>T</b>                            |                                                                            |                        |                  | . ,                  |                  |              |  |  |  |  |  |
| Note 1:    | I NIS DIT IS Cleared                | a on Reset and V                                                           | when SSPEN             | is cleared.      |                      |                  | fue as the - |  |  |  |  |  |
| 2:         | address match to                    | the next Start h                                                           | ation rollowing        | not ACK bit      | s match. This t      | in is only valid | nom the      |  |  |  |  |  |

3: ORing this bit with SEN, RSEN, PEN, RCEN or ACKEN will indicate if the MSSPx is in Active mode.



#### 23.5.1 USB INTERRUPT STATUS REGISTER (UIR)

The USB Interrupt Status register (Register 23-7) contains the flag bits for each of the USB status interrupt sources. Each of these sources has a corresponding interrupt enable bit in the UIE register. All of the USB status flags are ORed together to generate the USBIF interrupt flag for the microcontroller's interrupt funnel.

Once an interrupt bit has been set by the SIE, it must be cleared in software by writing a '0'. The flag bits can also be set in software, which can aid in firmware debugging. When the USB module is in the Low-Power Suspend mode (UCON<1> = 1), the SIE does not get clocked. When in this state, the SIE cannot process packets, and therefore, cannot detect new interrupt conditions other than the Activity Detect Interrupt, ACTVIF. The ACTVIF bit is typically used by USB firmware to detect when the microcontroller should bring the USB module out of the Low-Power Suspend mode (UCON<1> = 0).

#### REGISTER 23-7: UIR: USB INTERRUPT STATUS REGISTER (ACCESS F62h)

| U-0   | R/W-0 | R/W-0   | R/W-0                 | R/W-0                | R/W-0                 | R-0                   | R/W-0  |
|-------|-------|---------|-----------------------|----------------------|-----------------------|-----------------------|--------|
| —     | SOFIF | STALLIF | IDLEIF <sup>(1)</sup> | TRNIF <sup>(2)</sup> | ACTVIF <sup>(3)</sup> | UERRIF <sup>(4)</sup> | URSTIF |
| bit 7 |       |         |                       |                      |                       |                       | bit 0  |

| Legend:                                                            |                                                          |                                                                                             |                                                                                              |                                                                      |  |
|--------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|
| R = Readable bitW = Writable bitU = Unimplemented bit, read as '0' |                                                          |                                                                                             |                                                                                              | read as '0'                                                          |  |
| -n = Value                                                         | e at POR                                                 | '1' = Bit is set '0' = Bit is cleared x = Bit is unknown                                    |                                                                                              |                                                                      |  |
|                                                                    |                                                          |                                                                                             |                                                                                              |                                                                      |  |
| bit 7                                                              | Unimplen                                                 | nented: Read as '0'                                                                         |                                                                                              |                                                                      |  |
| bit 6                                                              | SOFIF: St                                                | art-Of-Frame Token Interrup                                                                 | ot bit                                                                                       |                                                                      |  |
|                                                                    | 1 = A Sta<br>0 = No St                                   | rt-Of-Frame token is receive<br>art-Of-Frame token is receiv                                | ed by the SIE<br>ved by the SIE                                                              |                                                                      |  |
| bit 5                                                              | STALLIF:                                                 | A STALL Handshake Interru                                                                   | upt bit                                                                                      |                                                                      |  |
|                                                                    | 1 = A STA<br>0 = A STA                                   | ALL handshake was sent by<br>ALL handshake has not beer                                     | the SIE<br>n sent                                                                            |                                                                      |  |
| bit 4                                                              | IDLEIF: lo                                               | lle Detect Interrupt bit <sup>(1)</sup>                                                     |                                                                                              |                                                                      |  |
|                                                                    | 1 = Idle c<br>0 = No Id                                  | ondition is detected (constar<br>le condition is detected                                   | nt Idle state of 3 ms or more)                                                               |                                                                      |  |
| bit 3                                                              | TRNIF: Tr                                                | ansaction Complete Interrup                                                                 | ot bit <sup>(2)</sup>                                                                        |                                                                      |  |
|                                                                    | 1 = Proce<br>0 = Proce                                   | essing of pending transaction<br>essing of pending transaction                              | n is complete; read the USTA<br>n is not complete or no transa                               | T register for endpoint information action is pending                |  |
| bit 2                                                              | ACTVIF:                                                  | 3us Activity Detect Interrupt                                                               | bit <sup>(3)</sup>                                                                           |                                                                      |  |
|                                                                    | 1 = Activi<br>0 = No ac                                  | ty on the D+/D- lines was de<br>ctivity detected on the D+/D-                               | etected<br>lines                                                                             |                                                                      |  |
| bit 1                                                              | UERRIF:                                                  | USB Error Condition Interrup                                                                | ot bit <sup>(4)</sup>                                                                        |                                                                      |  |
|                                                                    | 1 = An ur<br>0 = No ur                                   | masked error condition has<br>masked error condition has                                    | occurred.                                                                                    |                                                                      |  |
| bit 0                                                              | URSTIF:                                                  | JSB Reset Interrupt bit                                                                     |                                                                                              |                                                                      |  |
|                                                                    | 1 = Valid<br>0 = No U                                    | USB Reset occurred; 00h is<br>SB Reset has occurred                                         | loaded into the UADDR regi                                                                   | ster                                                                 |  |
| Note 1:<br>2:<br>3:                                                | Once an Idle st<br>Clearing this bi<br>This bit is typic | ate is detected, the user ma<br>t will cause the USTAT FIFC<br>ally unmasked only following | y want to place the USB mod<br>to advance (valid only for IN<br>the detection of a UIDLE int | dule in Suspend mode.<br>I, OUT and SETUP tokens).<br>rerrupt event. |  |
| 4:                                                                 | Only error cond                                          | litions enabled through the L                                                               | JEIE register will set this bit.                                                             | This bit is a status bit only and                                    |  |

4: Only error conditions enabled through the UEIE register will set this bit. This bit is a status bit only and cannot be set or cleared by the user.

### 27.1 CTMU Operation

The CTMU works by using a fixed current source to charge a circuit. The type of circuit depends on the type of measurement being made. In the case of charge measurement, the current is fixed and the amount of time the current is applied to the circuit is fixed. The amount of voltage read by the A/D is then a measurement of the capacitance of the circuit. In the case of time measurement, the current, as well as the capacitance of the circuit, is fixed. In this case, the voltage read by the A/D is then representative of the amount of time elapsed from the time the current source starts and stops charging the circuit.

If the CTMU is being used as a time delay, both capacitance and current source are fixed, as well as the voltage supplied to the comparator circuit. The delay of a signal is determined by the amount of time it takes the voltage to charge to the comparator threshold voltage.

#### 27.1.1 THEORY OF OPERATION

The operation of the CTMU is based on the following equation for charge:

$$C = I \cdot \frac{dV}{dT}$$

More simply, the amount of charge measured in coulombs in a circuit is defined as current in amperes (*I*) multiplied by the amount of time in seconds that the current flows (t). Charge is also defined as the capacitance in farads (C) multiplied by the voltage of the circuit (V). It follows that:

$$I \cdot t = C \cdot V.$$

The CTMU module provides a constant, known current source. The A/D Converter is used to measure (V) in the equation, leaving two unknowns: capacitance (C) and time (t). The above equation can be used to calculate capacitance or time, by either the relationship using the known fixed capacitance of the circuit:

$$t = (C \cdot V) / I$$

or by:

$$C = (I \cdot t) / V$$

using a fixed time that the current source is applied to the circuit.

#### 27.1.2 CURRENT SOURCE

At the heart of the CTMU is a precision current source, designed to provide a constant reference for measurements. The level of current is user-selectable across three ranges or a total of two orders of magnitude, with the ability to trim the output in  $\pm 2\%$  increments (nominal). The current range is selected by the IRNG<1:0> bits (CTMUICON<1:0>), with a value of '00' representing the lowest range.

Current trim is provided by the ITRIM<5:0> bits (CTMUICON<7:2>). These six bits allow trimming of the current source in steps of approximately 2% per step. Note that half of the range adjusts the current source positively and the other half reduces the current source. A value of '000000' is the neutral position (no change). A value of '100000' is the maximum negative adjustment (approximately -62%) and '011111' is the maximum positive adjustment (approximately +62%).

#### 27.1.3 EDGE SELECTION AND CONTROL

CTMU measurements are controlled by edge events occurring on the module's two input channels. Each channel, referred to as Edge 1 and Edge 2, can be configured to receive input pulses from one of the edge input pins (CTED1 and CTED2), Timer1 or Output Compare Module 1. The input channels are levelsensitive, responding to the instantaneous level on the channel rather than a transition between levels. The inputs are selected using the EDG1SEL and EDG2SEL bit pairs (CTMUCONL<3:2 and 6:5>).

In addition to source, each channel can be configured for event polarity using the EDGE2POL and EDGE1POL bits (CTMUCONL<7,4>). The input channels can also be filtered for an edge event sequence (Edge 1 occurring before Edge 2) by setting the EDGSEQEN bit (CTMUCONH<2>).

#### 27.1.4 EDGE STATUS

The CTMUCON register also contains two status bits: EDG2STAT and EDG1STAT (CTMUCONL<1:0>). Their primary function is to show if an edge response has occurred on the corresponding channel. The CTMU automatically sets a particular bit when an edge response is detected on its channel. The level-sensitive nature of the input channels also means that the status bits become set immediately if the channel's configuration is changed and is the same as the channel's current state.

The module uses the edge status bits to control the current source output to external analog modules (such as the A/D Converter). Current is only supplied to external modules when only one (but not both) of the status bits is set, and shuts current off when both bits are either set or cleared. This allows the CTMU to measure current only during the interval between edges. After both status bits are set, it is necessary to clear them before another measurement is taken. Both bits should be cleared simultaneously, if possible, to avoid re-enabling the CTMU current source.

In addition to being set by the CTMU hardware, the edge status bits can also be set by software. This is also the user's application to manually enable or disable the current source. Setting either one (but not both) of the bits enables the current source. Setting or clearing both bits at once disables the source.

| Mnemonic,<br>Operands |         | Description                    | Cycles     | 16-Bit Instruction Word |      |      | Status |          |       |
|-----------------------|---------|--------------------------------|------------|-------------------------|------|------|--------|----------|-------|
|                       |         |                                |            | MSb                     |      |      | LSb    | Affected | Notes |
| BIT-ORIEN             | TED OP  | ERATIONS                       |            |                         |      |      |        |          |       |
| BCF                   | f, b, a | Bit Clear f                    | 1          | 1001                    | bbba | ffff | ffff   | None     | 1, 2  |
| BSF                   | f, b, a | Bit Set f                      | 1          | 1000                    | bbba | ffff | ffff   | None     | 1, 2  |
| BTFSC                 | f, b, a | Bit Test f, Skip if Clear      | 1 (2 or 3) | 1011                    | bbba | ffff | ffff   | None     | 3, 4  |
| BTFSS                 | f, b, a | Bit Test f, Skip if Set        | 1 (2 or 3) | 1010                    | bbba | ffff | ffff   | None     | 3, 4  |
| BTG                   | f, b, a | Bit Toggle f                   | 1          | 0111                    | bbba | ffff | ffff   | None     | 1, 2  |
| CONTROL               | OPERA   | TIONS                          |            |                         |      |      |        |          |       |
| BC                    | n       | Branch if Carry                | 1 (2)      | 1110                    | 0010 | nnnn | nnnn   | None     |       |
| BN                    | n       | Branch if Negative             | 1 (2)      | 1110                    | 0110 | nnnn | nnnn   | None     |       |
| BNC                   | n       | Branch if Not Carry            | 1 (2)      | 1110                    | 0011 | nnnn | nnnn   | None     |       |
| BNN                   | n       | Branch if Not Negative         | 1 (2)      | 1110                    | 0111 | nnnn | nnnn   | None     |       |
| BNOV                  | n       | Branch if Not Overflow         | 1 (2)      | 1110                    | 0101 | nnnn | nnnn   | None     |       |
| BNZ                   | n       | Branch if Not Zero             | 1 (2)      | 1110                    | 0001 | nnnn | nnnn   | None     |       |
| BOV                   | n       | Branch if Overflow             | 1 (2)      | 1110                    | 0100 | nnnn | nnnn   | None     |       |
| BRA                   | n       | Branch Unconditionally         | 2          | 1101                    | 0nnn | nnnn | nnnn   | None     |       |
| BZ                    | n       | Branch if Zero                 | 1 (2)      | 1110                    | 0000 | nnnn | nnnn   | None     |       |
| CALL                  | n, s    | Call Subroutine 1st word       | 2          | 1110                    | 110s | kkkk | kkkk   | None     |       |
|                       |         | 2nd word                       |            | 1111                    | kkkk | kkkk | kkkk   |          |       |
| CLRWDT                | —       | Clear Watchdog Timer           | 1          | 0000                    | 0000 | 0000 | 0100   | TO, PD   |       |
| DAW                   | —       | Decimal Adjust WREG            | 1          | 0000                    | 0000 | 0000 | 0111   | С        |       |
| GOTO                  | n       | Go to Address 1st word         | 2          | 1110                    | 1111 | kkkk | kkkk   | None     |       |
|                       |         | 2nd word                       |            | 1111                    | kkkk | kkkk | kkkk   |          |       |
| NOP                   | —       | No Operation                   | 1          | 0000                    | 0000 | 0000 | 0000   | None     |       |
| NOP                   | —       | No Operation                   | 1          | 1111                    | XXXX | XXXX | XXXX   | None     | 4     |
| PUP                   | _       | Pop lop of Return Stack (IUS)  | 1          | 0000                    | 0000 | 0000 | 0110   | None     |       |
| PUSH                  |         | Push Top of Return Stack (TOS) | 1          | 0000                    | 0000 | 0000 | 0101   | None     |       |
|                       | n       | Relative Call                  | 2          | 1101                    | Innn | nnnn | nnnn   | NONE     |       |
| RESEI                 |         | Soliware Device Resel          | 1          | 0000                    | 0000 |      |        |          |       |
| REIFIE                | 5       | Return from interrupt Enable   | 2          | 0000                    | 0000 | 0001 | 0005   |          |       |
| RETIW                 | k       | Return with Literal in WREG    | 2          | 0000                    | 1100 | kkkk | kkkk   | None     |       |
| RETURN                | s       | Return from Subroutine         | 2          | 0000                    | 0000 | 0001 | 0019   | None     |       |
| SLEEP                 | _       | Go into Standby mode           | 1          | 0000                    | 0000 | 0000 | 0011   | TO.PD    |       |
| JLEEF                 | _       |                                | 1          | 0000                    | 0000 | 0000 | UUTT   | IU, FU   |       |

**Note 1:** When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned.

3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

4: Some instructions are two-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction.

| ANDWF                       | AND W with f                                                                                                    | BC                | Branch if (                                                                                             | Branch if Carry                                                                                               |             |  |  |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| Syntax:                     | ANDWF f {,d {,a}}                                                                                               | Syntax:           | BC n                                                                                                    |                                                                                                               |             |  |  |  |
| Operands: $0 \le f \le 255$ |                                                                                                                 | Operands:         | -128 ≤ n ≤ 1                                                                                            | -128 ≤ n ≤ 127                                                                                                |             |  |  |  |
| d ∈ [0,1]<br>a ∈ [0,1]      |                                                                                                                 | Operation:        | if Carry bit<br>(PC) + 2 +                                                                              | if Carry bit is '1',<br>(PC) + 2 + 2n $\rightarrow$ PC                                                        |             |  |  |  |
| Operation:                  | (W) .AND. (f) $\rightarrow$ dest                                                                                | Status Affected:  | None                                                                                                    | None                                                                                                          |             |  |  |  |
| Status Affected:            | N, Z                                                                                                            | Encodina:         | 1110                                                                                                    | 0010 nn                                                                                                       | nn nnnn     |  |  |  |
| Encoding:                   | 0001 01da ffff fff                                                                                              | Description:      | If the Corry                                                                                            | bit is '1' thon                                                                                               | the program |  |  |  |
| Description:                | The contents of W are ANDed with                                                                                | Description.      | will branch.                                                                                            | will branch.                                                                                                  |             |  |  |  |
|                             | in W. If 'd' is '1', the result is stored ba<br>in register 'f' (default).                                      | ck                | The 2's cor<br>added to th<br>incremente                                                                | The 2's complement number '2n' is<br>added to the PC. Since the PC will have<br>incremented to fetch the next |             |  |  |  |
|                             | If 'a' is '0', the Access Bank is select<br>If 'a' is '1', the BSR is used to select the<br>GPR bank (default). | d.<br>ne          | instruction, the new address will be<br>PC + 2 + 2n. This instruction is then a<br>2-cvcle instruction. |                                                                                                               |             |  |  |  |
|                             | If 'a' is '0' and the extended instruction                                                                      | n Words           | 1                                                                                                       | 1                                                                                                             |             |  |  |  |
|                             | set is enabled, this instruction operat                                                                         | es Cyclos:        | 1(2)                                                                                                    |                                                                                                               |             |  |  |  |
|                             | in Indexed Literal Offset Addressing                                                                            | O Ousla Astisita  | 1(2)                                                                                                    |                                                                                                               |             |  |  |  |
|                             | mode whenever $f \le 95$ (5Fh). See                                                                             | Q Cycle Activity: |                                                                                                         |                                                                                                               |             |  |  |  |
|                             | Bit-Oriented Instructions in Indexe                                                                             | d Q1              | 02                                                                                                      | 03                                                                                                            | Q4          |  |  |  |
|                             | Literal Offset Mode" for details.                                                                               | Decode            | Read literal                                                                                            | Process                                                                                                       | Write to    |  |  |  |
| Words:                      | 1                                                                                                               |                   | 'n'                                                                                                     | Data                                                                                                          | PC          |  |  |  |
| Cycles:                     | 1                                                                                                               | No                | No                                                                                                      | No                                                                                                            | No          |  |  |  |
| O Cycle Activity:           |                                                                                                                 | operation         | operation                                                                                               | operation                                                                                                     | operation   |  |  |  |
|                             | 02 03 04                                                                                                        | If No Jump:       |                                                                                                         |                                                                                                               |             |  |  |  |
| Decode                      | Read Process Write to                                                                                           | Q1                | Q2                                                                                                      | Q3                                                                                                            | Q4          |  |  |  |
| Decode                      | register 'f' Data destinatio                                                                                    | Decode            | Read literal                                                                                            | Process                                                                                                       | No          |  |  |  |
|                             |                                                                                                                 |                   | n                                                                                                       | Data                                                                                                          | operation   |  |  |  |
| Example:                    | ANDWF REG, 0, 0                                                                                                 | Example:          | HERE                                                                                                    | BC 5                                                                                                          |             |  |  |  |
| Before Instruction          |                                                                                                                 | Before Instru     | Before Instruction                                                                                      |                                                                                                               |             |  |  |  |
| REG                         | = 1711<br>= C2h                                                                                                 | PC                | PC = address (HERE)                                                                                     |                                                                                                               |             |  |  |  |
| After Instruction           | n                                                                                                               | After Instruc     | tion                                                                                                    |                                                                                                               |             |  |  |  |
| W                           | = 02h                                                                                                           | ir Carry<br>P(    | , = 1;<br>C = ad                                                                                        | dress (HERE                                                                                                   | + 12)       |  |  |  |
| REG                         | = 020                                                                                                           | If Carry          | = 0;                                                                                                    | droop (                                                                                                       |             |  |  |  |
|                             |                                                                                                                 | P                 | J = ad                                                                                                  | UIESS (HERE                                                                                                   | + 2)        |  |  |  |

#### 30.6 MPLAB X SIM Software Simulator

The MPLAB X SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB X SIM Software Simulator fully supports symbolic debugging using the MPLAB XC Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

#### 30.7 MPLAB REAL ICE In-Circuit Emulator System

The MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs all 8, 16 and 32-bit MCU, and DSC devices with the easy-to-use, powerful graphical user interface of the MPLAB X IDE.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with in-circuit debugger systems (RJ-11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB X IDE. MPLAB REAL ICE offers significant advantages over competitive emulators including full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, logic probes, a ruggedized probe interface and long (up to three meters) interconnection cables.

#### 30.8 MPLAB ICD 3 In-Circuit Debugger System

The MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost-effective, high-speed hardware debugger/programmer for Microchip Flash DSC and MCU devices. It debugs and programs PIC Flash microcontrollers and dsPIC DSCs with the powerful, yet easy-to-use graphical user interface of the MPLAB IDE.

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a highspeed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

### 30.9 PICkit 3 In-Circuit Debugger/ Programmer

The MPLAB PICkit 3 allows debugging and programming of PIC and dsPIC Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB IDE. The MPLAB PICkit 3 is connected to the design engineer's PC using a fullspeed USB interface and can be connected to the target via a Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the Reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>).

### 30.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages, and a modular, detachable socket assembly to support various package types. The ICSP cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices, and incorporates an MMC card for file storage and data applications.

### Package Marking Information (Continued)

#### 44-Lead QFN



Example



44-Lead TQFP



Example

