E. Analog Devices Inc./Maxim Integrated - DS87C520-ECL+ Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                           |
|----------------------------|------------------------------------------------------------------|
| Core Processor             | 8051                                                             |
| Core Size                  | 8-Bit                                                            |
| Speed                      | 33MHz                                                            |
| Connectivity               | EBI/EMI, SIO, UART/USART                                         |
| Peripherals                | Power-Fail Reset, WDT                                            |
| Number of I/O              | 32                                                               |
| Program Memory Size        | 16KB (16K x 8)                                                   |
| Program Memory Type        | OTP                                                              |
| EEPROM Size                | -                                                                |
| RAM Size                   | 1K x 8                                                           |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                      |
| Data Converters            | -                                                                |
| Oscillator Type            | External                                                         |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                  |
| Mounting Type              | Surface Mount                                                    |
| Package / Case             | 44-TQFP                                                          |
| Supplier Device Package    | 44-TQFP (10x10)                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/analog-devices/ds87c520-ecl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| PART                 | TEMP RANGE                         | MAX CLOCK<br>SPEED (MHz) | PIN-PACKAGE        |
|----------------------|------------------------------------|--------------------------|--------------------|
| <b>DS87C520</b> -MCL | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 40 Plastic DIP     |
| DS87C520-MCL+        | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 40 Plastic DIP     |
| DS87C520-QCL         | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 44 PLCC            |
| DS87C520-QCL+        | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 44 PLCC            |
| DS87C520-ECL         | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 44 TQFP            |
| DS87C520-ECL+        | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 44 TQFP            |
| DS87C520-MNL         | -40°C to +85°C                     | 33                       | 40 Plastic DIP     |
| DS87C520-MNL+        | -40°C to +85°C                     | 33                       | 40 Plastic DIP     |
| DS87C520-QNL         | -40°C to +85°C                     | 33                       | 44 PLCC            |
| DS87C520-QNL+        | -40°C to +85°C                     | 33                       | 44 PLCC            |
| DS87C520-ENL         | -40°C to +85°C                     | 33                       | 44 TQFP            |
| DS87C520-ENL+        | -40°C to +85°C                     | 33                       | 44 TQFP            |
| DS87C520-WCL*        | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 40 Windowed CERDIP |
| <b>DS83C520-</b> MCL | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 40 Plastic DIP     |
| DS83C520-MCL+        | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 40 Plastic DIP     |
| DS83C520-QCL         | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 44 PLCC            |
| DS83C520-QCL+        | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 44 PLCC            |
| DS83C520-ECL         | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 44 TQFP            |
| DS83C520-ECL+        | $0^{\circ}$ C to $+70^{\circ}$ C   | 33                       | 44 TQFP            |
| DS83C520-MNL         | -40°C to +85°C                     | 33                       | 40 Plastic DIP     |
| DS83C520-MNL+        | -40°C to +85°C                     | 33                       | 40 Plastic DIP     |
| DS83C520-QNL         | $-40^{\circ}$ C to $+85^{\circ}$ C | 33                       | 44 PLCC            |
| DS83C520-QNL+        | $-40^{\circ}$ C to $+85^{\circ}$ C | 33                       | 44 PLCC            |
| DS83C520-ENL         | $-40^{\circ}$ C to $+85^{\circ}$ C | 33                       | 44 TQFP            |
| DS83C520-ENL+        | $-40^{\circ}$ C to $+85^{\circ}$ C | 33                       | 44 TQFP            |

## **ORDERING INFORMATION**

+ Denotes a lead(Pb)-free/RoHS-compliant device. \* The windowed ceramic DIP package is intrinsically lead(Pb) free.

# DESCRIPTION

The DS87C520/DS83C520 EPROM/ROM high-speed microcontrollers are fast 8051-compatible microcontrollers. They feature a redesigned processor core without wasted clock and memory cycles. As a result, the devices execute every 8051 instruction between 1.5 and 3 times faster than the original for the same crystal speed. Typical applications will see a speed improvement of 2.5 times using the same code and the same crystal. The DS87C520/DS83C520 offer a maximum crystal speed of 33MHz, resulting in apparent execution speeds of 82.5MHz (approximately 2.5X).

The DS87C520/DS83C520 are pin compatible with all three packages of the standard 8051, and include standard resources such as three timer/counters, serial port, and four 8-bit I/O ports. They feature 16kB of EPROM or mask ROM with an extra 1kB of data RAM. Both OTP and windowed packages are available.

Besides greater speed, the microcontroller includes a second full hardware serial port, seven additional interrupts, programmable Watchdog Timer, Brownout Monitor, and Power-Fail Reset. The device also provides dual data pointers (DPTRs) to speed block data memory moves. It also can adjust the speed of MOVX data memory access from two to nine machine cycles for flexibility in selecting external memory and peripherals.

A new Power Management Mode (PMM) is useful for portable applications. This feature allows software to select a lower speed clock as the main time base. While normal operation has a machine cycle rate of 4 clocks per cycle, the PMM runs the processor at 64 or 1024 clocks per cycle. For example, at 12MHz, standard operation has a machine cycle rate of 3MHz. In Power Management Mode, software can select either 187.5kHz or 11.7kHz machine cycle rate. There is a corresponding reduction in power consumption when the processor runs slower.

The EMI reduction feature allows software to select a reduced emission mode. This disables the ALE signal when it is unneeded.

The DS83C520 is a factory mask ROM version of the DS87C520 designed for high-volume, costsensitive applications. It is identical in all respects to the DS87C520, except that the 16kB of EPROM is replaced by a user-supplied application program. All references to features of the DS87C520 will apply to the DS83C520, with the exception of EPROM-specific features where noted. Please contact your local Dallas Semiconductor sales representative for ordering information.

# **PIN DESCRIPTION (continued)**

| PIN |      | NAME | FUNCTION   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|-----|------|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| DIP | PLCC | TQFP | INAME      | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 30  | 33   | 27   | ALE        | Address Latch Enable Output. The ALE functions as a clock to<br>latch the external address LSB from the multiplexed address/data bus<br>on Port 0. This signal is commonly connected to the latch enable of an<br>external 373 family transparent latch. ALE has a pulse width of 1.5<br>XTAL1 cycles and a period of four XTAL1 cycles. ALE is forced<br>high when the DS87C520/DS83C520 are in a reset condition. ALE<br>can also be disabled and forced high by writing ALEOFF = 1<br>(PMR.2). ALE operates independently of ALEOFF during external<br>memory accesses. |  |  |
| 39  | 43   | 37   | P0.0 (AD0) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 38  | 42   | 36   | P0.1 (AD1) | <b>Port 0</b> (AD0–7), I/O. Port 0 is an open-drain, 8-bit, bidirectional I/O nort. As an alternate function Port 0 can function as the multiplexed                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 37  | 41   | 35   | P0.2 (AD2) | address/data bus to access off-chip memory. During the time when                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 36  | 40   | 34   | P0.3 (AD3) | ALE is high, the LSB of a memory address is presented. When ALE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 35  | 39   | 33   | P0.4 (AD4) | bus is used to read external ROM and read/write external RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 34  | 38   | 32   | P0.5 (AD5) | memory or peripherals. When used as a memory bus, the port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 33  | 37   | 31   | P0.6 (AD6) | provides active high drivers. The reset condition of Port 0 is tri-state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 32  | 36   | 30   | P0.7 (AD7) | i unup resistors die required when using rort o us dir 1/0 port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 1   | 2    | 40   | P1.0       | <b>Port 1, I/O</b> . Port 1 functions as both an 8-bit, bidirectional I/O port and an alternate functional interface for Timer 2 I/O, new External Interrupts, and new Serial Port 1. The reset condition of Port 1 is with                                                                                                                                                                                                                                                                                                                                                |  |  |
| 2   | 3    | 41   | P1.1       | all bits at a logic 1. In this state, a weak pullup holds the port high.<br>This condition also serves as an input state; a weak pullup holds the<br>port high. This condition also serves as an input mode, since any                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 3   | 4    | 42   | P1.2       | external circuit that writes to the port will overcome the weak pullup.<br>When software writes a 0 to any port pin, the DS87C520/DS83C520<br>will activate a strong pulldown that remains on until either a 1 is                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 4   | 5    | 43   | P1.3       | written or a reset occurs. Writing a 1 after the port has been at 0 will<br>cause a strong transition driver to turn on, followed by a weaker<br>sustaining pullup. Once the momentary strong driver turns off, the                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 5   | 6    | 44   | P1.4       | port again becomes the output high (and input) state. The alternate modes of Port 1 are out-lines as follows.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 6   | 7    | 1    | P1.5       | PortAlternateFunctionP1.0T2External I/O for Timer/Counter 2P1.1T2EXEX Timer/Counter 2 Capture/Reload Trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 7   | 8    | 2    | P1.6       | P1.2RXD1Serial Port 1 InputP1.3TXD1Serial Port 1 OutputP1.4INT2External Interrupt 2 (Positive Edge Detect)                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 8   | 9    | 3    | P1.7       | P1.5INT3External Interrupt 3 (Negative Edge Detect)P1.6INT4External Interrupt 4 (Positive Edge Detect)P1.7INT5External Interrupt 5 (Negative Edge Detect)                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |

## COMPATIBILITY

The DS87C520/DS83C520 are fully static CMOS 8051-compatible microcontrollers designed for high performance. In most cases, the DS87C520/DS83C520 can drop into an existing socket for the 8xc51 family to improve the operation significantly. While remaining familiar to 8051 family users, the devices have many new features. In general, software written for existing 8051-based systems works without modification on the DS87C520/DS83C520. The exception is critical timing since the high-speed microcontrollers performs instructions much faster than the original for any given crystal selection. The DS87C520/DS83C520 run the standard 8051 family instruction set and are pin compatible with DIP, PLCC, or TQFP packages.

The DS87C520/DS83C520 provide three 16-bit timer/counters, full-duplex serial port (2), 256 bytes of direct RAM plus 1kB of extra MOVX RAM. I/O ports have the same operation as a standard 8051 product. Timers will default to a 12-clock per cycle operation to keep their timing compatible with original 8051 family systems. However, timers are individually programmable to run at the new four clocks per cycle if desired. The PCA is not supported.

The DS87C520/DS83C520 provide several new hardware features implemented by new special function registers. A summary of these SFRs is provided below.

#### PERFORMANCE OVERVIEW

The DS87C520/DS83C520 feature a high-speed 8051-compatible core. Higher speed comes not just from increasing the clock frequency but also from a newer, more efficient design.

This updated core does not have the dummy memory cycles that are present in a standard 8051. A conventional 8051 generates machine cycles using the clock frequency divided by 12. In the DS87C520/DS83C520, the same machine cycle takes 4 clocks. Thus the fastest instruction, 1 machine cycle, executes three times faster for the same crystal frequency. Note that these are identical instructions. The majority of instructions on the DS87C520/DS83C520 will see the full 3-to-1 speed improvement. Some instructions will get between 1.5 and 2.4 to 1 improvement. All instructions are faster than the original 8051.

The numerical average of all opcodes gives approximately a 2.5 to 1 speed improvement. Improvement of individual programs will depend on the actual instructions used. Speed-sensitive applications would make the most use of instructions that are three times faster. However, the sheer number of 3 to 1 improved opcodes makes dramatic speed improvements likely for any code. These architecture improvements produce a peak instruction cycle in 121ns (8.25 MIPs). The Dual Data Pointer feature also allows the user to eliminate wasted instructions when moving blocks of memory.

# INSTRUCTION SET SUMMARY

All instructions perform the same functions as their 8051 counterparts. Their effect on bits, flags, and other status functions is identical. However, the timing of each instruction is different. This applies both in absolute and relative number of clocks.

For absolute timing of real-time events, the timing of software loops can be calculated using a table in the *High-Speed Microcontroller User's Guide*. However, counter/timers default to run at the older 12 clocks per increment. In this way, timer-based events occur at the standard intervals with software executing at higher speed. Timers optionally can run at 4 clocks per increment to take advantage of faster processor operation.

The relative time of two instructions might be different in the new architecture than it was previously. For example, in the original architecture, the "MOVX A, @DPTR" instruction and the "MOV direct, direct" instruction used two machine cycles or 24 oscillator cycles. Therefore, they required the same amount of time. In the DS87C520/DS83C520, the MOVX instruction takes as little as two machine cycles or eight oscillator cycles but the "MOV direct, direct" uses three machine cycles or 12 oscillator cycles. While both are faster than their original counterparts, they now have different execution times. This is because the DS87C520/DS83C520 usually use one instruction cycle for each instruction byte. The user concerned with precise program timing should examine the timing of each instruction for familiarity with the changes. Note that a machine cycle now requires just 4 clocks, and provides one ALE pulse per cycle. Many instructions require only one cycle, but some require five. In the original architecture, all were one or two cycles except for MUL and DIV. Refer to the *High-Speed Microcontroller User's Guide* for details and individual instruction timing.

# SPECIAL FUNCTION REGISTERS

Special Function Registers (SFRs) control most special features of the DS87C520/DS83C520. This allows the DS87C520/DS83C520 to have many new features but use the same instruction set as the 8051. When writing software to use a new feature, an equate statement defines the SFR to an assembler or compiler. This is the only change needed to access the new function. The DS87C520/DS83C520 duplicate the SFRs contained in the standard 80C52. Table 1 shows the register addresses and bit locations. The *High-Speed Microcontroller User's Guide* describes all SFRs.

| REGISTER | BIT 7    | BIT 6            | BIT 5 | BIT 4 | BIT 3 | BIT 2            | BIT 1             | BIT 0              | ADDRESS |
|----------|----------|------------------|-------|-------|-------|------------------|-------------------|--------------------|---------|
| P0       | P0.7     | P0.6             | P0.5  | P0.4  | P0.3  | P0.2             | P0.1              | P0.0               | 80h     |
| SP       |          |                  |       |       |       |                  |                   |                    | 81h     |
| DPL      |          |                  |       |       |       |                  |                   |                    | 82h     |
| DPH      |          |                  |       |       |       |                  |                   |                    | 83h     |
| DPL1     |          |                  |       |       |       |                  |                   |                    | 84h     |
| DPH1     |          |                  |       |       |       |                  |                   |                    | 85h     |
| DPS      | 0        | 0                | 0     | 0     | 0     | 0                | 0                 | SEL                | 86h     |
| PCON     | SMOD_0   | SMOD0            |       |       | GF1   | GF0              | STOP              | IDLE               | 87h     |
| TCON     | TF1      | TR1              | TF0   | TR0   | IE1   | IT1              | IE0               | IT0                | 88h     |
| TMOD     | GATE     | $C/\overline{T}$ | M1    | M0    | GATE  | $C/\overline{T}$ | M1                | M0                 | 89h     |
| TL0      |          |                  |       |       |       |                  |                   |                    | 8Ah     |
| TL1      |          |                  |       |       |       |                  |                   |                    | 8Bh     |
| TH0      |          |                  |       |       |       |                  |                   |                    | 8Ch     |
| TH1      |          |                  |       |       |       |                  |                   |                    | 8Dh     |
| CKCON    | WD1      | WD0              | T2M   | T1M   | том   | MD2              | MD1               | MD0                | 8Eh     |
| PORT1    | P1.7     | P1.6             | P1.5  | P1.4  | P1.3  | P1.2             | P1.1              | P1.0               | 90h     |
| EXIF     | IE5      | IE4              | IE3   | IE    | XT/RG | RGMD             | RGSL              | BGS                | 91h     |
| SCON0    | SM0/FE_0 | SM1_0            | SM2_0 | REN_0 | TB8_0 | RB8_0            | TI_0              | RI_0               | 98h     |
| SBUF0    |          |                  |       |       |       |                  |                   |                    | 99h     |
| P2       | P2.7     | P2.6             | P2.5  | P2.4  | P2.3  | P2.2             | P2.1              | P2.0               | A0h     |
| IE       | EA       | ES1              | ET2   | ES0   | ET1   | EX1              | ET0               | EX0                | A8h     |
| SADDR0   |          |                  |       |       |       |                  |                   |                    | A9h     |
| SADDR1   |          |                  |       |       |       |                  |                   |                    | AAh     |
| P3       | P3.7     | P3.6             | P3.5  | P3.4  | P3.3  | P3.2             | P3.1              | P3.0               | B0h     |
| IP       |          | PS1              | PT2   | PS0   | PT1   | PX1              | PT0               | PX0                | B8h     |
| SADEN0   |          |                  |       |       |       |                  |                   |                    | B9h     |
| SADEN1   |          |                  |       |       |       |                  |                   |                    | BAh     |
| SCON1    | SM0/FE_1 | SM1_1            | SM2_1 | REN_1 | TB8_1 | RB8_1            | TI_1              | R1_1               | C0h     |
| SBUF1    | SB7      | SB6              | SB5   | SB4   | SB3   | SB2              | SB1               | SB0                | C1h     |
| ROMSIZE  |          | —                | —     |       |       | RMS2             | RMS1              | RMS0               | C2h     |
| PMR      | CD1      | CD0              | SWB   |       | XTOFF | ALEOFF           | DME1              | DME0               | C4h     |
| STATUS   | PIP      | HIP              | LIP   | XTUP  | SPTA1 | SPTA1            | SPTA0             | SPRA0              | C5h     |
| ТА       |          |                  |       |       |       |                  |                   |                    | C7h     |
| T2CON    | TF2      | EXF2             | RCLK  | TCLK  | EXEN2 | TR2              | $C/\overline{T2}$ | $C/\overline{RL2}$ | C8h     |
| T2MOD    |          | —                | —     |       |       |                  | T2OE              | DCEN               | C9h     |
| RCAP2L   |          |                  |       |       |       |                  |                   |                    | CAh     |
| RCAP2H   |          |                  |       |       |       |                  |                   |                    | CBh     |
| TL2      |          |                  |       |       |       |                  |                   |                    | CCh     |
| TH2      |          |                  |       |       |       |                  |                   |                    | CDh     |
| PSW      | CY       | AC               | F0    | RS1   | RS0   | OV               | FL                | Р                  | D0h     |
| WDCON    | SMOD_1   | POR              | EPFI  | PFI   | WDIF  | WTRF             | EWT               | RWT                | D8h     |
| ACC      |          |                  |       |       |       |                  |                   |                    | E0h     |
| EIE      |          |                  | —     | EWDI  | EX5   | EX4              | EX3               | EX2                | E8h     |
| В        |          |                  |       |       |       |                  |                   |                    | F0h     |
| EIP      | _        | —                | —     | PWDI  | PX5   | PX4              | PX3               | PX2                | F8h     |

 Table 1. Special Function Register Locations

Note: New functions are in bold.

16kB internal program space. If software reconfigures the ROMSIZE register to 4kB (0000h–0FFFh) in the current state, the device will immediately jump to external program execution because program code from 4kB to 16kB (1000h–3FFFh) is no longer located on-chip. This could result in code misalignment and execution of an invalid instruction. The recommended method is to modify the ROMSIZE register from a location in memory that will be internal (or external) both before and after the operation. In the above example, the instruction which modifies the ROMSIZE register should be located below the 4kB (1000h) boundary, so that it will be unaffected by the memory modification. The same precaution should be applied if the internal program memory size is modified while executing from external program memory.

Off-chip memory is accessed using the multiplexed address/data bus on P0 and the MSB address on P2. While serving as a memory bus, these pins are not I/O ports. This convention follows the standard 8051 method of expanding on-chip memory. Off-chip ROM access also occurs if the  $\overline{EA}$  pin is a logic 0.  $\overline{EA}$  overrides all bit settings. The  $\overline{PSEN}$  signal goes active (low) to serve as a chip enable or output enable when Ports 0 and 2 fetch from external ROM.



#### Figure 2. ROM Memory Map

# DATA MEMORY ACCESS

Unlike many 8051 derivatives, the DS87C520/DS83C520 contain on-chip data memory. They also contain the standard 256 bytes of RAM accessed by direct instructions. These areas are separate. The MOVX instruction accesses the on-chip data memory. Although physically on-chip, software treats this area as though it was located off-chip. The 1kB of SRAM is between address 0000h and 03FFh.

Access to the on-chip data RAM is optional under software control. When enabled by software, the data SRAM is between 0000h and 03FFh. Any MOVX instruction that uses this area will go to the on-chip RAM while enabled. MOVX addresses greater than 03FFh automatically go to external memory through Ports 0 and 2.

When disabled, the 1kB memory area is transparent to the system memory map. Any MOVX directed to the space between 0000h and FFFFh goes to the expanded bus on Ports 0 and 2. This also is the default condition. This default allows the DS87C520/DS83C520 to drop into an existing system that uses these addresses for other hardware and still have full compatibility.

The on-chip data area is software selectable using 2 bits in the Power Management Register at location C4h. This selection is dynamically programmable. Thus access to the on-chip area becomes transparent to reach off-chip devices at the same addresses. The control bits are DME1 (PMR.1) and DME0 (PMR.0). They have the following operation:

| DME1 | DME0 | DATA MEMORY ADDRESS | MEMORY FUNCTION                          |  |
|------|------|---------------------|------------------------------------------|--|
| 0    | 0    | 0000h–FFFFh         | External data memory (default condition) |  |
| 0    | 1    | 0000h-03FFh         | Internal SRAM data memory                |  |
| 0    | 1    | 0400h–FFFFh         | External data memory                     |  |
| 1    | 0    | Reserved            | Reserved                                 |  |
|      |      | 0000h-03FFh         | Internal SRAM data memory                |  |
| 1    | 1    | 0400h–FFFBh         | Reserved—no external access              |  |
| 1    | 1    | FFFCh               | Read access to the status of lock bits   |  |
|      |      | FFFDh-FFFFh         | Reserved—no external access              |  |

 Table 2. Data Memory Access Control

Notes on the status byte read at FFFCh with DME1, 0 = 1, 1: Bits 2–0 reflect the programmed status of the security lock bits LB2–LB0. They are individually set to a logic 1 to correspond to a security lock bit that has been programmed. These status bits allow software to verify that the part has been locked before running if desired. The bits are read only.

**Note:** After internal MOVX SRAM has been initialized, changing the DME0/1 bits has no effect on the contents of the SRAM.

# STRETCH MEMORY CYCLE

The DS87C520/DS83C520 allow software to adjust the speed of off-chip data memory access. The microcontrollers can perform the MOVX in as few as two instruction cycles. The on-chip SRAM uses this speed and any MOVX instruction directed internally uses two cycles. However, the time can be stretched for interface to external devices. This allows access to both fast memory and slow memory or peripherals with no glue logic. Even in high-speed systems, it may not be necessary or desirable to perform off-chip data memory access at full speed. In addition, there are a variety of memory-mapped peripherals such as LCDs or UARTs that are slow.

The Stretch MOVX is controlled by the Clock Control Register at SFR location 8Eh as described below. It allows the user to select a Stretch value between 0 and 7. A Stretch of 0 will result in a two-machine cycle MOVX. A Stretch of 7 will result in a MOVX of nine machine cycles. Software can dynamically change this value depending on the particular memory or peripheral.

On reset, the Stretch value will default to a 1, resulting in a three-cycle MOVX for any external access. Therefore, off-chip RAM access is not at full speed. This is a convenience to existing designs that may not have fast RAM in place. Internal SRAM access is always at full speed regardless of the Stretch

# Switchback

To return to a 4-clock rate from PMM, software can simply select the CD1 and CD0 clock control bits to the 4 clocks per cycle state. However, the DS87C520/DS83C520 provide several hardware alternatives for automatic Switchback. If Switchback is enabled, then the device will automatically return to a 4-clock per cycle speed when an interrupt occurs from an enabled, valid external interrupt source. A Switchback will also occur when a UART detects the beginning of a serial start bit if the serial receiver is enabled (REN = 1). Note the beginning of a start bit does not generate an interrupt; this occurs on reception of a complete serial word. The automatic Switchback on detection of a start bit allows hardware to correct baud rates in time for a proper serial reception. A switchback will also occur when a byte is written to SBUF0 or SBUF1 for transmission.

Switchback is enabled by setting the SWB bit (PMR.5) to a 1 in software. For an external interrupt, Switchback will occur only if the interrupt source could really generate the interrupt. For example, if  $\overline{INT0}$  is enabled but has a low priority setting, then Switchback will not occur on  $\overline{INT0}$  if the CPU is servicing a high priority interrupt.

#### Status

Information in the Status register assists decisions about switching into PMM. This register contains information about the level of active interrupts and the activity on the serial ports.

The DS87C520/DS83C520 support three levels of interrupt priority. These levels are Power-fail, High, and Low. Bits STATUS.7-5 indicate the service status of each level. If PIP (Power-fail Interrupt Priority; STATUS. 7) is a 1, then the processor is servicing this level. If either HIP (High Interrupt Priority; STATUS.6) or LIP (Low Interrupt Priority; STATUS.5) is high, then the corresponding level is in service.

Software should not rely on a lower priority level interrupt source to remove PMM (Switchback) when a higher level is in service. Check the current priority service level before entering PMM. If the current service level locks out a desired Switchback source, then it would be advisable to wait until this condition clears before entering PMM.

Alternately, software can prevent an undesired exit from PMM by entering a low priority interrupt service level before entering PMM. This will prevent other low priority interrupts from causing a Switchback.

Status also contains information about the state of the serial ports. Serial Port 0 Receive Activity (SPRA0;STATUS.0) indicates a serial word is being received on Serial Port 0 when this bit is set to a 1. Serial Port 0 Transmit Activity (SPTA0; STATUS.1) indicates that the serial port is still shifting out a serial transmission. STATUS.2 and STATUS.3 provide the same information for Serial Port 1, respectively. These bits should be interrogated before entering PMM1 or PMM2 to ensure that no serial port operations are in progress. Changing the clock divisor rate during a serial transmission or reception will corrupt the operation.

# Crystal/Ring Operation

The DS87C520/DS83C520 allow software to choose the clock source as an independent selection from the instruction cycle rate. The user can select crystal-based or ring oscillator-based operation under software control. Power-on reset default is the crystal (or external clock) source. The ring may save power depending on the actual crystal speed. To save still more power, software can then disable the crystal amplifier. This process requires two steps. Reversing the process also requires two steps.

The XT/ $\overline{\text{RG}}$  bit (EXIF.3) selects the crystal or ring as the clock source. Setting XT/ $\overline{\text{RG}}$  = 1 selects the crystal. Setting XT/ $\overline{\text{RG}}$  = 0 selects the ring. The RGMD (EXIF.2) bit serves as a status bit by indicating the active clock source. RGMD = 0 indicates the CPU is running from the crystal. RGMD = 1 indicates it is running from the ring. When operating from the ring, disable the crystal amplifier by setting the XTOFF bit (PMR.3) to 1. This can only be done when XT/ $\overline{\text{RG}}$  = 0.

When changing the clock source, the selection will take effect after a one-instruction cycle delay. This applies to changes from crystal to ring and vise versa. However, this assumes that the crystal amplifier is running. In most cases, when the ring is active, software previously disabled the crystal to save power. If ring operation is being used and the system must switch to crystal operation, the crystal must first be enabled. Set the XTOFF bit to 0. At this time, the crystal oscillation will begin. The DS87C520/DS83C520 then provide a warm-up delay to make certain that the frequency is stable. Hardware will set the XTUP bit (STATUS.4) to a 1 when the crystal is ready for use. Then software should write XT/ $\overline{\text{RG}}$  to 1 to begin operating from the crystal. Hardware prevents writing XT/ $\overline{\text{RG}}$  to 1 before XTUP=1. The delay between XTOFF = 0 and XTUP = 1 will be 65,536 crystal clocks in addition to the crystal cycle startup time.

Switchback has no effect on the clock source. If software selects a reduced clock divider and enables the ring, a Switchback will only restore the divider speed. The ring will remain as the time base until altered by software. If there is serial activity, Switchback usually occurs with enough time to create proper baud rates. This is not true if the crystal is off and the CPU is running from the ring. If sending a serial character that wakes the system from crystal-less PMM, then it should be a dummy character of no importance with a subsequent delay for crystal startup.

Figure 3 illustrates a typical decision set associated with PMM. Table 6 is a summary of the bits relating to PMM and its operation.





### IDLE MODE

Setting the lsb of the Power Control register (PCON;87h) invokes the Idle mode. Idle will leave internal clocks, serial ports and timers running. Power consumption drops because the CPU is not active. Since clocks are running, the Idle power consumption is a function of crystal frequency. It should be approximately one-half the operational power at a given frequency. The CPU can exit the Idle state with any interrupt or a reset. Idle is available for backward software compatibility. The system can now reduce power consumption to below Idle levels by using PMM1 or PMM2 and running NOPs.

# **STOP MODE ENHANCEMENTS**

Setting Bit 1 of the Power Control register (PCON; 87h) invokes the Stop mode. Stop mode is the lowest power state since it turns off all internal clocking. The  $I_{CC}$  f a standard Stop mode is approximately 1µA (but is specified in the Electrical Specifications). The CPU will exit Stop mode from an eternal interrupt or a reset condition. Internally generated interrupts (timer, serial port, Watchdog) are not useful since they require clocking activity.

The DS87C520/DS83C520 provide two enhancements to the Stop mode. As documented below, the device provides a bandgap reference to determine Power-Fail Interrupt and Reset thresholds. The default state is that the bandgap reference is off while in Stop mode. This allows the extremely low-power state mentioned above. A user can optionally choose to have the bandgap enabled during Stop mode. With the bandgap reference enabled, PFI and Power-fail Reset are functional and are a valid means for leaving Stop mode. This allows software to detect and compensate for a brownout or power supply sag, even when in Stop mode. In Stop mode with the bandgap enabled,  $I_{CC}$  will be approximately 50µA compared with 1µA with the bandgap off. If a user does not require a Power-fail Reset or Interrupt while in Stop mode, the bandgap can remain disabled. Only the most power-sensitive applications should turn off the bandgap, as this results in an uncontrolled power-down condition.

The control of the bandgap reference is located in the Extended Interrupt Flag register (EXIF; 91h). Setting BGS (EXIF.0) to a 1 will keep the bandgap reference enabled during Stop mode. The default or reset condition is with the bit at a logic 0. This results in the bandgap being off during Stop mode. Note that this bit has no control of the reference during full power, PMM, or Idle modes.

The second feature allows an additional power saving option while also making Stop easier to use. This is the ability to start instantly when exiting Stop mode. It is the internal ring oscillator that provides this feature. This ring can be a clock source when exiting Stop mode in response to an interrupt. The benefit of the ring oscillator is as follows.

Using Stop mode turns off the crystal oscillator and all internal clocks to save power. This requires that the oscillator be restarted when exiting Stop mode. Actual startup time is crystal-dependent, but is normally at least 4ms. A common recommendation is 10 ms. In an application that will wake up, perform a short operation, then return to sleep, the crystal startup can be longer than the real transaction. However, the ring oscillator will start instantly. Running from the ring, the user can perform a simple operation and return to sleep before the crystal has even started. If a user selects the ring to provide the startup clock and the processor remains running, hardware will automatically switch to the crystal once a power-on reset interval (65,536 clocks) has expired. Hardware uses this value to assure proper crystal start even though power is not being cycled.

The ring oscillator runs at approximately 2MHz to 4MHz but will not be a precise value. Do not conduct real-time precision operations (including serial communication) during this ring period. Figure 3 shows

# PERIPHERAL OVERVIEW

The DS87C520/DS83C520 provide several of the most commonly needed peripheral functions in microcomputer-based systems. These new functions include a second serial port, power-fail reset, power-fail interrupt, and a programmable watchdog timer. These are described in the following paragraphs. More details are available in the *High-Speed Microcontroller User's Guide*.

# SERIAL PORTS

The DS87C520/DS83C520 provide a serial port (UART) that is identical to the 80C52. In addition it includes a second hardware serial port that is a full duplicate of the standard one. This port optionally uses pins P1.2 (RXD1) and P1.3 (TXD1). It has duplicate control functions included in new SFR locations.

Both ports can operate simultaneously but can be at different baud rates or even in different modes. The second serial port has similar control registers (SCON1 at C0h, SBUF1 at C1h) to the original. The new serial port can only use Timer 1 for timer generated baud rates.

# TIMER RATE CONTROL

There is one important difference between the DS87C520/DS83C520 and 8051 regarding timers. The original 8051 used 12 clocks per cycle for timers as well as for machine cycles. The DS87C520/DS83C520 architecture normally uses four clocks per machine cycle. However, in the area of timers and serial ports, the DS87C520/DS83C520 will default to 12 clocks per cycle on reset. This allows existing code with real-time dependencies such as baud rates to operate properly.

If an application needs higher speed timers or serial baud rates, the user can select individual timers to run at the 4-clock rate. The Clock Control register (CKCON;8Eh) determines these timer speeds. When the relevant CKCON bit is a logic 1, the DS87C520/DS83C520 use 4 clocks per cycle to generate timer speeds. When the bit is a 0, the DS87C520/DS83C520 use 12 clocks for timer speeds. The reset condition is a 0. CKCON.5 selects the speed of Timer 2. CKCON.4 selects Timer 1 and CKCON.3 selects Timer 0. Unless a user desires very fast timing, it is unnecessary to alter these bits. Note that the timer controls are independent.

# **POWER-FAIL RESET**

The DS87C520/DS83C520 use a precision bandgap voltage reference to decide if  $V_{CC}$  is out of tolerance. While powering up, the internal monitor circuit maintains a reset state until  $V_{CC}$  rises above the  $V_{RST}$  level. Once above this level, the monitor enables the crystal oscillator and counts 65,536 clocks. It then exits the reset state. This power-on reset (POR) interval allows time for the oscillator to stabilize.

A system needs no external components to generate a power-related reset. Anytime  $V_{CC}$  drops below  $V_{RST}$ , as in power failure or a power drop, the monitor will generate and hold a reset. It occurs automatically, needing no action from the software. Refer to the *Electrical Specifications* section for the exact value of  $V_{RST}$ .

# POWER-FAIL INTERRUPT

The voltage reference that sets a precise reset threshold also generates an optional early warning Power-Fail Interrupt (PFI). When enabled by software, the processor will vector to program memory address 0033h if  $V_{CC}$  drops below  $V_{PFW}$ . PFI has the highest priority. The PFI enable is in the Watchdog Control SFR (WDCON–D8h). Setting WDCON.5 to a logic 1 will enable the PFI. Application software can also read the PFI flag at WDCON.4. A PFI condition sets this bit to a 1. The flag is independent of the interrupt enable and software must manually clear it.

# WATCHDOG TIMER

To prevent software from losing control, the DS87C520/DS83C520 include a programmable Watchdog Timer. The Watchdog is a free-running timer that sets a flag if allowed to reach a preselected timeout. It can be (re)started by software.

A typical application is to select the flag as a reset source. When the Watchdog times out, it sets its flag, which generates reset. Software must restart the timer before it reaches its timeout or the processor is reset.

Software can select one of four timeout values. Then, it restarts the timer and enables the reset function. After enabling the reset function, software must then restart the timer before its expiration or hardware will reset the CPU. Both the Watchdog Reset Enable and the Watchdog Restart control bits are protected by a "Timed Access" circuit. This prevents errant software from accidentally clearing the Watchdog. Timeout values are precise since they are a function of the crystal frequency as shown in Table 7. For reference, the time periods at 33MHz also are shown.

The Watchdog also provides a useful option for systems that do not require a reset circuit. It will set an interrupt flag 512 clocks before setting the reset flag. Software can optionally enable this interrupt source. The interrupt is independent of the reset. A common use of the interrupt is during debug, to show developers where the Watchdog times out. This indicates where the Watchdog must be restarted by software. The interrupt also can serve as a convenient time-base generator or can wake-up the processor from power saving modes.

The Watchdog function is controlled by the Clock Control (CKCON-8Eh), Watchdog Control (WDCON-D8h), and Extended Interrupt Enable (EIE-E8h) SFRs. CKCON.7 and CKCON.6 are WD1 and WD0 respectively and they select the Watchdog timeout period as shown in Table 7.

|     |     | -                      |               |                       |               |
|-----|-----|------------------------|---------------|-----------------------|---------------|
| WD1 | WD2 | INTERRUPT<br>TIMEOUT   | TIME (33 MHz) | RESET TIMEOUT         | TIME (33 MHz) |
| 0   | 0   | 2 <sup>17</sup> clocks | 3.9718 ms     | $2^{17}$ + 512 clocks | 3.9874 ms     |
| 0   | 1   | $2^{20}$ clocks        | 31.77 ms      | $2^{20}$ + 512 clocks | 31.79 ms      |
| 1   | 0   | $2^{23}$ clocks        | 254.20 ms     | $2^{23}$ + 512 clocks | 254.21 ms     |
| 1   | 1   | $2^{26}$ clocks        | 2033.60 ms    | $2^{26}$ + 512 clocks | 2033.62 ms    |

Table 7. Watchdog Timeout Values

As shown in Table 7, the Watchdog Timer uses the crystal frequency as a time base. A user selects one of four counter values to determine the timeout. These clock counter lengths are  $2^{17} = 131,072$  clocks;  $2^{20} = 1,048,576$ ;  $2^{23} = 8,388,608$  clocks; and  $2^{26} = 67,108,864$  clocks. The times shown in Table 7 are with a 33MHz crystal frequency. Once the counter chain has completed a full interrupt count, hardware





# **ROM-SPECIFIC FEATURES**

The DS83C520 supports a subset of the EPROM features found on the DS87C520.

# SECURITY OPTIONS

#### Lock Bits

The DS83C520 employs a lock that restricts viewing of the ROM contents. When set, the lock will prevent MOVC instructions in external memory from reading program bytes in internal memory. When locked, the  $\overline{EA}$  pin is sampled and latched on reset. The lock setting is enabled or disabled when the devices are manufactured according to customer specifications. The lock bit cannot be read in software, and its status can only be determined by observing the operation of the device.

#### **Encryption Array**

The DS83C520 Encryption Array allows an authorized user to verify ROM without allowing the true memory contents to be dumped. During a verify, each byte is Exclusive NORed (XNOR) with a byte in the Encryption Array. This results in a true representation of the ROM while the Encryption is unprogrammed (FFh). Once the Encryption Array is programmed in a non-FFh state, the Encryption Array is programmed (or optionally left unprogrammed) when the devices are manufactured according to customer specifications.

#### **DS83C520 ROM VERIFICATION**

The DS83C520 memory contents can be verified using a standard EPROM programmer. The memory address to be verified is placed on the pins shown in Figure 5, and the programming control pins are set to the levels shown in Table 9. The data at that location is then asserted on port 0.

## **DS83C520 SIGNATURE**

The Signature bytes identify the DS83C520 to EPROM programmers. This information is at programming addresses 30h, 31h, and 60h. Because mask ROM devices are not programmed in device programmers, most designers will find little use for the feature, and it is included only for compatibility.

| ADDRESS | VALUE | MEANING      |
|---------|-------|--------------|
| 30h     | DAh   | Manufacturer |
| 31h     | 21h   | Model        |
| 60h     | 01h   | Extension    |

#### EXTERNAL PROGRAM MEMORY READ CYCLE



#### EXTERNAL DATA MEMORY READ CYCLE



#### EXTERNAL DATA MEMORY WRITE CYCLE



#### DATA MEMORY WRITE WITH STRETCH = 1



#### SERIAL PORT MODE 0 TIMING

