



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PSMC, PWM, WDT                                 |
| Number of I/O              | 24                                                                          |
| Program Memory Size        | 3.5KB (2K x 14)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 256 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 11x12b; D/A 1x8b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                              |
| Supplier Device Package    | 28-SSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1782t-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### FIGURE 6-3:

#### QUARTZ CRYSTAL OPERATION (LP, XT OR HS MODE)



2: Always verify oscillator performance over the VDD and temperature range that is expected for the application.

and recommended application.

- **3:** For oscillator design assistance, reference the following Microchip Applications Notes:
  - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices" (DS00826)
  - AN849, "Basic PIC<sup>®</sup> Oscillator Design" (DS00849)
  - AN943, "Practical PIC<sup>®</sup> Oscillator Analysis and Design" (DS00943)
  - AN949, "Making Your Oscillator Work" (DS00949)

#### FIGURE 6-4: CERAMIC RESONATOR OPERATION

(XT OR HS MODE)



3: An additional parallel feedback resistor (RP) may be required for proper ceramic resonator operation.

### 6.2.1.3 Oscillator Start-up Timer (OST)

If the oscillator module is configured for LP, XT or HS modes, the Oscillator Start-up Timer (OST) counts 1024 oscillations from OSC1. This occurs following a Power-on Reset (POR) and when the Power-up Timer (PWRT) has expired (if configured), or a wake-up from Sleep. During this time, the program counter does not increment and program execution is suspended, unless either FSCM or Two-Speed Start-Up are enabled. In this case, code will continue to execute at the selected INTOSC frequency while the OST is counting. The OST ensures that the oscillator circuit, using a quartz crystal resonator or ceramic resonator, has started and is providing a stable system clock to the oscillator module.

In order to minimize latency between external oscillator start-up and code execution, the Two-Speed Clock Start-up mode can be selected (see Section 6.4 "Two-Speed Clock Start-up Mode").

| R/W-0/0                                                                               | R/W-0/0                              | R-0/0                      | R-0/0            | R/W-0/0                            | R/W-0/0       | R/W-0/0          | R/W-0/0     |  |
|---------------------------------------------------------------------------------------|--------------------------------------|----------------------------|------------------|------------------------------------|---------------|------------------|-------------|--|
| TMR1GIF                                                                               | ADIF                                 | RCIF                       | TXIF             | SSP1IF                             | CCP1IF        | TMR2IF           | TMR1IF      |  |
| bit 7                                                                                 |                                      |                            |                  |                                    |               | I                | bit 0       |  |
|                                                                                       |                                      |                            |                  |                                    |               |                  |             |  |
| Legend:                                                                               |                                      |                            |                  |                                    |               |                  |             |  |
| R = Readable                                                                          | e bit                                | W = Writable               | bit              | U = Unimplemented bit, read as '0' |               |                  |             |  |
| u = Bit is uncl                                                                       | hanged                               | x = Bit is unkr            | nown             | -n/n = Value a                     | at POR and BO | R/Value at all o | ther Resets |  |
| '1' = Bit is set                                                                      |                                      | '0' = Bit is clea          | ared             |                                    |               |                  |             |  |
|                                                                                       |                                      |                            |                  |                                    |               |                  |             |  |
| bit 7                                                                                 | TMR1GIF: In                          | ner1 Gate Inte             | rrupt Flag bit   |                                    |               |                  |             |  |
|                                                                                       | 1 = Interrupt is<br>0 = Interrupt is | s penaing<br>s not pendina |                  |                                    |               |                  |             |  |
| bit 6                                                                                 | ADIF: ADC C                          | onverter Interri           | upt Flag bit     |                                    |               |                  |             |  |
|                                                                                       | 1 = Interrupt is                     | s pending                  |                  |                                    |               |                  |             |  |
|                                                                                       | 0 = Interrupt is                     | s not pending              |                  |                                    |               |                  |             |  |
| bit 5                                                                                 | RCIF: USART                          | Receive Inter              | rupt Flag bit    |                                    |               |                  |             |  |
|                                                                                       | 1 = Interrupt is                     | s pending                  |                  |                                    |               |                  |             |  |
| hit 4                                                                                 | 0 = Interrupt is not pending         |                            |                  |                                    |               |                  |             |  |
| DIL 4                                                                                 | 1 = Interrunt in                     | nansmit mer                | Tupt Flag bit    |                                    |               |                  |             |  |
|                                                                                       | 0 = Interrupt is                     | s not pending              |                  |                                    |               |                  |             |  |
| bit 3                                                                                 | SSP1IF: Sync                         | hronous Seria              | I Port (MSSP)    | Interrupt Flag                     | bit           |                  |             |  |
|                                                                                       | 1 = Interrupt is                     | s pending                  |                  |                                    |               |                  |             |  |
|                                                                                       | 0 = Interrupt is                     | s not pending              |                  |                                    |               |                  |             |  |
| bit 2                                                                                 | CCP1IF: CCF                          | 1 Interrupt Fla            | g bit            |                                    |               |                  |             |  |
|                                                                                       | 1 = Interrupt is                     | s pending                  |                  |                                    |               |                  |             |  |
| bit 1                                                                                 | TMR2IF: Time                         | er2 to PR2 Inte            | rrupt Flag bit   |                                    |               |                  |             |  |
|                                                                                       | 1 = Interrupt is                     | s pendina                  | in up thing bit  |                                    |               |                  |             |  |
|                                                                                       | 0 = Interrupt is                     | s not pending              |                  |                                    |               |                  |             |  |
| bit 0                                                                                 | TMR1IF: Time                         | er1 Overflow In            | iterrupt Flag bi | t                                  |               |                  |             |  |
|                                                                                       | 1 = Interrupt is                     | s pending                  |                  |                                    |               |                  |             |  |
|                                                                                       | 0 = Interrupt is                     | s not pending              |                  |                                    |               |                  |             |  |
| Note: Int                                                                             | terrupt flag bits a                  | re set when an             | interrupt        |                                    |               |                  |             |  |
| condition occurs, regardless of the state of                                          |                                      |                            |                  |                                    |               |                  |             |  |
| its corresponding enable bit or the Global<br>Enable bit, GIE, of the INTCON register |                                      |                            |                  |                                    |               |                  |             |  |
| User software should ensure the                                                       |                                      |                            |                  |                                    |               |                  |             |  |
| appropriate interrupt flag bits are clear                                             |                                      |                            |                  |                                    |               |                  |             |  |
| pri                                                                                   | ior to enabling ar                   | n interrupt.               |                  |                                    |               |                  |             |  |
|                                                                                       |                                      |                            |                  |                                    |               |                  |             |  |

### REGISTER 8-5: PIR1: PERIPHERAL INTERRUPT REQUEST REGISTER 1



#### EXAMPLE 12-4: ERASING ONE ROW OF PROGRAM MEMORY

; This row erase routine assumes the following: ; 1. A valid address within the erase block is loaded in ADDRH:ADDRL ; 2. ADDRH and ADDRL are located in shared data memory 0x70 - 0x7F (common RAM) BCF INTCON, GIE ; Disable ints so required sequences will execute properly BANKSEL EEADRL ADDRL,W MOVE ; Load lower 8 bits of erase address boundary MOVWF EEADRL MOVF ADDRH,W ; Load upper 6 bits of erase address boundary MOVWF EEADRH BSF EECON1, EEPGD ; Point to program memory EECON1,CFGS ; Not configuration space BCF BSF EECON1, FREE ; Specify an erase operation EECON1,WREN ; Enable writes BSF MOVI.W 55h ; Start of required sequence to initiate erase MOVWF EECON2 ; Write 55h Required Sequence MOVLW 0AAh MOVWF EECON2 ; Write AAh BSF EECON1,WR ; Set WR bit to begin erase NOP ; Any instructions here are ignored as processor ; halts to begin erase sequence NOP ; Processor will stop here and wait for erase complete. ; after erase processor continues with 3rd instruction BCF EECON1,WREN ; Disable writes

; Enable interrupts

BSF

INTCON, GIE

### 24.4 Dead-Band Control

The dead-band control provides non-overlapping PWM signals to prevent shoot-through current in series connected power switches. Dead-band control is available only in modes with complementary drive and when changing direction in the ECCP compatible Full-Bridge modes.

The module contains independent 8-bit dead-band counters for rising edge and falling edge dead-band control.

### 24.4.1 DEAD-BAND TYPES

There are two separate dead-band generators available, one for rising edge events and the other for falling edge events.

#### 24.4.1.1 Rising Edge Dead Band

Rising edge dead-band control is used to delay the turn-on of the primary switch driver from when the complementary switch driver is turned off.

Rising edge dead band is initiated with the rising edge event.

Rising edge dead-band time is adjusted with the PSMC Rising Edge Dead-Band Time (PSMCxDBR) register (Register 24-25).

If the PSMCxDBR register value is changed when the PSMC is enabled, the new value does not take effect until the first period event after the PSMCxLD bit is set.

### 24.4.1.2 Falling Edge Dead Band

Falling edge dead-band control is used to delay the turn-on of the complementary switch driver from when the primary switch driver is turned off.

Falling edge dead band is initiated with the falling edge event.

Falling edge dead-band time is adjusted with the PSMC Falling Edge Dead-Band Time (PSMCxDBF) register (Register 24-26).

If the PSMCxDBF register value is changed when the PSMC is enabled, the new value does not take effect until the first period event after the PSMCxLD bit is set.

### 24.4.2 DEAD-BAND ENABLE

When a mode is selected that may use dead-band control, dead-band timing is enabled by setting one of the enable bits in the PSMC Control (PSMCxCON) register (Register 24-1).

Rising edge dead band is enabled with the PxDBRE bit.

Rising edge dead band is enabled with the PxDBFE bit.

Enable changes take effect immediately.

### 24.4.3 DEAD-BAND CLOCK SOURCE

The dead-band counters are incremented on every rising edge of the psmc\_clk signal.

#### 24.4.4 DEAD-BAND UNCERTAINTY

When the rising and falling edge events that trigger the dead-band counters come from asynchronous inputs, there will be uncertainty in the actual dead-band time of each cycle. The maximum uncertainty is equal to one psmc\_clk period. The one clock of uncertainty may still be introduced, even when the dead-band count time is cleared to zero.

### 24.4.5 DEAD-BAND OVERLAP

There are two cases of dead-band overlap and each is treated differently due to system requirements.

#### 24.4.5.1 Rising to Falling Overlap

In this case, the falling edge event occurs while the rising edge dead-band counter is still counting. The following sequence occurs:

- 1. Dead-band rising count is terminated.
- 2. Dead-band falling count is initiated.
- 3. Primary output is suppressed.

### 24.4.5.2 Falling to Rising Overlap

In this case, the rising edge event occurs while the falling edge dead-band counter is still counting. The following sequence occurs:

- 1. Dead-band falling count is terminated.
- 2. Dead-band rising count is initiated.
- 3. Complementary output is suppressed.

### 24.4.5.3 Rising Edge-to-Rising Edge or Falling Edge-to-Falling Edge

In cases where one of the two dead-band counters is set for a short period, or disabled all together, it is possible to get rising-to-rising or falling-to-falling overlap. When this is the case, the following sequence occurs:

- 1. Dead-band count is terminated.
- 2. Dead-band count is restarted.
- 3. Output waveform control freezes in the present state.
- 4. Restarted dead-band count completes.
- 5. Output control resumes normally.

### REGISTER 24-5: PSMCxCLK: PSMC CLOCK CONTROL REGISTER

| U-0                                                    | U-0                          | R/W-0/0          | R/W-0/0        | U-0            | U-0              | R/W-0/0          | R/W-0/0     |
|--------------------------------------------------------|------------------------------|------------------|----------------|----------------|------------------|------------------|-------------|
| _                                                      | —                            | PxCPR            | PxCPRE<1:0>    |                | —                | PxCSR            | C<1:0>      |
| bit 7                                                  |                              |                  |                |                |                  |                  | bit 0       |
|                                                        |                              |                  |                |                |                  |                  |             |
| Legend:                                                |                              |                  |                |                |                  |                  |             |
| R = Readable                                           | bit                          | W = Writable     | bit            | U = Unimpler   | mented bit, read | as '0'           |             |
| u = Bit is uncha                                       | anged                        | x = Bit is unkr  | nown           | -n/n = Value a | at POR and BO    | R/Value at all o | ther Resets |
| '1' = Bit is set                                       |                              | '0' = Bit is cle | ared           |                |                  |                  |             |
|                                                        |                              |                  |                |                |                  |                  |             |
| bit 7-6                                                | Unimplement                  | ted: Read as '   | 0'             |                |                  |                  |             |
| bit 5-4                                                | PxCPRE<1:0                   | >: PSMCx Clo     | ck Prescaler S | Selection bits |                  |                  |             |
|                                                        | 11 = PSMCx                   | Clock frequent   | cy/8           |                |                  |                  |             |
|                                                        | 10 = PSMCx                   | Clock frequend   | cy/4           |                |                  |                  |             |
|                                                        | 01 = PSMCx                   | Clock frequent   | cy/2           |                |                  |                  |             |
| hit 3-2                                                |                              | tod: Pead as '   | -y/ĭ<br>∩'     |                |                  |                  |             |
| bit 3-2                                                |                              |                  |                |                |                  |                  |             |
| bit 1-0 PXCSRC<1:0>: PSMCX Clock Source Selection bits |                              |                  |                |                |                  |                  |             |
| 11 = Reserved                                          |                              |                  |                |                |                  |                  |             |
|                                                        | 10 = PSIVICX(<br>01 = 64 MHz | clock in from F  | 21             |                |                  |                  |             |
|                                                        | 00 = Fosc system             | stem clock       |                |                |                  |                  |             |

### REGISTER 24-6: PSMCxOEN: PSMC OUTPUT ENABLE CONTROL REGISTER

| U-0   | U-0 | R/W-0/0              | R/W-0/0              | R/W-0/0              | R/W-0/0              | R/W-0/0 | R/W-0/0 |
|-------|-----|----------------------|----------------------|----------------------|----------------------|---------|---------|
|       |     | PxOEF <sup>(1)</sup> | PxOEE <sup>(1)</sup> | PxOED <sup>(1)</sup> | PxOEC <sup>(1)</sup> | PxOEB   | PxOEA   |
| bit 7 |     |                      |                      |                      |                      |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-6 Unimplemented: Read as '0'

bit 5-0 **PxOEy:** PSMCx Output y Enable bit<sup>(1)</sup>

- 1 = PWM output is active on PSMCx output y pin
- 0 = PWM output is not active, normal port functions in control of pin
- **Note 1:** These bits are not implemented on PSMC2.

### FIGURE 26-4: SPI MASTER AND MULTIPLE SLAVE CONNECTION



#### 26.2.1 SPI MODE REGISTERS

The MSSP module has five registers for SPI mode operation. These are:

- MSSP STATUS register (SSPSTAT)
- MSSP Control register 1 (SSPCON1)
- MSSP Control register 3 (SSPCON3)
- MSSP Data Buffer register (SSPBUF)
- MSSP Address register (SSPADD)
- MSSP Shift register (SSPSR) (Not directly accessible)

SSPCON1 and SSPSTAT are the control and STATUS registers in SPI mode operation. The SSPCON1 register is readable and writable. The lower 6 bits of the SSPSTAT are read-only. The upper 2 bits of the SSPSTAT are read/write.

In one SPI master mode, SSPADD can be loaded with a value used in the Baud Rate Generator. More information on the Baud Rate Generator is available in Section 26.7 "Baud Rate Generator".

SSPSR is the shift register used for shifting data in and out. SSPBUF provides indirect access to the SSPSR register. SSPBUF is the buffer register to which data bytes are written, and from which data bytes are read.

In receive operations, SSPSR and SSPBUF together create a buffered receiver. When SSPSR receives a complete byte, it is transferred to SSPBUF and the SSP1IF interrupt is set.

During transmission, the SSPBUF is not buffered. A write to SSPBUF will write to both SSPBUF and SSPSR.

### 26.6.7 I<sup>2</sup>C MASTER MODE RECEPTION

Master mode reception is enabled by programming the Receive Enable bit, RCEN bit of the SSPCON2 register.

| Note: | The MSSP module must be in an Idle      |
|-------|-----------------------------------------|
|       | state before the RCEN bit is set or the |
|       | RCEN bit will be disregarded.           |

The Baud Rate Generator begins counting and on each rollover, the state of the SCL pin changes (high-to-low/low-to-high) and data is shifted into the SSPSR. After the falling edge of the eighth clock, the receive enable flag is automatically cleared, the contents of the SSPSR are loaded into the SSPBUF, the BF flag bit is set, the SSP1IF flag bit is set and the Baud Rate Generator is suspended from counting, holding SCL low. The MSSP is now in Idle state awaiting the next command. When the buffer is read by the CPU, the BF flag bit is automatically cleared. The user can then send an Acknowledge bit at the end of reception by setting the Acknowledge Sequence Enable, ACKEN bit of the SSPCON2 register.

### 26.6.7.1 BF Status Flag

In receive operation, the BF bit is set when an address or data byte is loaded into SSPBUF from SSPSR. It is cleared when the SSPBUF register is read.

### 26.6.7.2 SSPOV Status Flag

In receive operation, the SSPOV bit is set when 8 bits are received into the SSPSR and the BF flag bit is already set from a previous reception.

### 26.6.7.3 WCOL Status Flag

If the user writes the SSPBUF when a receive is already in progress (i.e., SSPSR is still shifting in a data byte), the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).

#### 26.6.7.4 Typical Receive Sequence:

- 1. The user generates a Start condition by setting the SEN bit of the SSPCON2 register.
- 2. SSP1IF is set by hardware on completion of the Start.
- 3. SSP1IF is cleared by software.
- 4. User writes SSPBUF with the slave address to transmit and the R/W bit set.
- 5. Address is shifted out the SDA pin until all 8 bits are transmitted. Transmission begins as soon as SSPBUF is written to.
- The MSSP module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit of the SSPCON2 register.
- 7. The MSSP module generates an interrupt at the end of the ninth clock cycle by setting the SSP1IF bit.
- 8. User sets the RCEN bit of the SSPCON2 register and the master clocks in a byte from the slave.
- 9. After the 8th falling edge of SCL, SSP1IF and BF are set.
- 10. User clears the SSP1IF bit and reads the received byte from SSPUF, which clears the BF flag.
- 11. The user either clears the SSPCON2 register's ACKDT bit to receive another byte or sets the ADKDT bit to suppress further data and then initiates the acknowledge sequence by setting the ACKEN bit.
- 12. Master's ACK or ACK is clocked out to the slave and SSP1IF is set.
- 13. User clears SSP1IF.
- 14. Steps 8-13 are repeated for each received byte from the slave.
- 15. If the ACKST bit was set in step 11 then the user can send a STOP to release the bus.

#### 26.6.13.1 Bus Collision During a Start Condition

During a Start condition, a bus collision occurs if:

- a) SDA or SCL are sampled low at the beginning of the Start condition (Figure 26-32).
- b) SCL is sampled low before SDA is asserted low (Figure 26-33).

During a Start condition, both the SDA and the SCL pins are monitored.

If the SDA pin is already low, or the SCL pin is already low, then all of the following occur:

- the Start condition is aborted,
- the BCL1IF flag is set and
- the MSSP module is reset to its Idle state (Figure 26-32).

The Start condition begins with the SDA and SCL pins deasserted. When the SDA pin is sampled high, the Baud Rate Generator is loaded and counts down. If the SCL pin is sampled low while SDA is high, a bus collision occurs because it is assumed that another master is attempting to drive a data '1' during the Start condition.

If the SDA pin is sampled low during this count, the BRG is reset and the SDA line is asserted early (Figure 26-34). If, however, a '1' is sampled on the SDA pin, the SDA pin is asserted low at the end of the BRG count. The Baud Rate Generator is then reloaded and counts down to zero; if the SCL pin is sampled as '0' during this time, a bus collision does not occur. At the end of the BRG count, the SCL pin is asserted low.

Note: The reason that bus collision is not a factor during a Start condition is that no two bus masters can assert a Start condition at the exact same time. Therefore, one master will always assert SDA before the other. This condition does not cause a bus collision because the two masters must be allowed to arbitrate the first address following the Start condition. If the address is the same, arbitration must be allowed to continue into the data portion, Repeated Start or Stop conditions.



### FIGURE 26-33: BUS COLLISION DURING START CONDITION (SDA ONLY)

### 27.3 Register Definitions: EUSART Control

### REGISTER 27-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER

| R/W-/0                                                                                                                                                                                                                                           | R/W-0/0                                                                                                     | R/W-0/0                                             | R/W-0/0               | R/W-0/0        | R/W-0/0          | R-1/1            | R/W-0/0      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------|----------------|------------------|------------------|--------------|
| CSRC                                                                                                                                                                                                                                             | TX9                                                                                                         | TXEN <sup>(1)</sup>                                 | SYNC                  | SENDB          | BRGH             | TRMT             | TX9D         |
| bit 7                                                                                                                                                                                                                                            | bit                                                                                                         |                                                     |                       |                |                  |                  |              |
|                                                                                                                                                                                                                                                  |                                                                                                             |                                                     |                       |                |                  |                  | ,            |
| Legend:                                                                                                                                                                                                                                          |                                                                                                             |                                                     |                       |                |                  |                  |              |
| R = Readable                                                                                                                                                                                                                                     | e bit                                                                                                       | W = Writable                                        | bit                   | U = Unimpler   | mented bit, read | as '0'           |              |
| u = Bit is unch                                                                                                                                                                                                                                  | hanged                                                                                                      | x = Bit is unkr                                     | nown                  | -n/n = Value a | at POR and BOI   | R/Value at all o | other Resets |
| '1' = Bit is set                                                                                                                                                                                                                                 |                                                                                                             | '0' = Bit is cle                                    | ared                  |                |                  |                  |              |
| bit 7 <b>CSRC:</b> Clock Source Select bit<br><u>Asynchronous mode</u> :<br>Don't care<br><u>Synchronous mode</u> :<br>1 = Master mode (clock generated internally from BRG)                                                                     |                                                                                                             |                                                     |                       |                |                  |                  |              |
| bit 6                                                                                                                                                                                                                                            | 6 <b>TX9:</b> 9-bit Transmit Enable bit<br>1 = Selects 9-bit transmission<br>0 = Selects 8-bit transmission |                                                     |                       |                |                  |                  |              |
| bit 5                                                                                                                                                                                                                                            | <b>TXEN:</b> Transi<br>1 = Transmit<br>0 = Transmit                                                         | mit Enable bit <sup>(1</sup><br>enabled<br>disabled | 1)                    |                |                  |                  |              |
| bit 4                                                                                                                                                                                                                                            | SYNC: EUSA<br>1 = Synchror<br>0 = Asynchror                                                                 | ART Mode Sele<br>nous mode<br>onous mode            | ect bit               |                |                  |                  |              |
| bit 3 <b>SENDB:</b> Send Break Character bit<br><u>Asynchronous mode</u> :<br>1 = Send Sync Break on next transmission (cleared by hardware upon completion)<br>0 = Sync Break transmission completed<br><u>Synchronous mode</u> :<br>Don't care |                                                                                                             |                                                     |                       |                |                  |                  |              |
| bit 2 BRGH: High Baud Rate Select bit<br><u>Asynchronous mode</u> :<br>1 = High speed<br>0 = Low speed<br><u>Synchronous mode</u> :<br>Unused in this mode                                                                                       |                                                                                                             |                                                     |                       |                |                  |                  |              |
| bit 1                                                                                                                                                                                                                                            | <b>TRMT:</b> Transmit Shift Register Status bit<br>1 = TSR empty<br>0 = TSR full                            |                                                     |                       |                |                  |                  |              |
| bit 0                                                                                                                                                                                                                                            | <b>TX9D:</b> Ninth b<br>Can be addre                                                                        | bit of Transmit<br>ess/data bit or a                | Data<br>a parity bit. |                |                  |                  |              |
| Note 1: SF                                                                                                                                                                                                                                       | REN/CREN over                                                                                               | rides TXEN in                                       | Sync mode.            |                |                  |                  |              |

### TABLE 27-3: BAUD RATE FORMULAS

| (    | Configuration Bits |      |                     | David Data Farmula |  |
|------|--------------------|------|---------------------|--------------------|--|
| SYNC | BRG16              | BRGH | BRG/EUSART Mode     | Baud Rate Formula  |  |
| 0    | 0                  | 0    | 8-bit/Asynchronous  | Fosc/[64 (n+1)]    |  |
| 0    | 0                  | 1    | 8-bit/Asynchronous  | F000/[16 (n+1)]    |  |
| 0    | 1                  | 0    | 16-bit/Asynchronous | FOSC/[16 (n+1)]    |  |
| 0    | 1                  | 1    | 16-bit/Asynchronous |                    |  |
| 1    | 0                  | х    | 8-bit/Synchronous   | Fosc/[4 (n+1)]     |  |
| 1    | 1                  | х    | 16-bit/Synchronous  |                    |  |

Legend: x = Don't care, n = value of SPBRGH, SPBRGL register pair

### TABLE 27-4: SUMMARY OF REGISTERS ASSOCIATED WITH THE BAUD RATE GENERATOR

| Name    | Bit 7     | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register<br>on Page |
|---------|-----------|-------|-------|-------|-------|-------|-------|-------|---------------------|
| BAUDCON | ABDOVF    | RCIDL |       | SCKP  | BRG16 | _     | WUE   | ABDEN | 322                 |
| RCSTA   | SPEN      | RX9   | SREN  | CREN  | ADDEN | FERR  | OERR  | RX9D  | 321                 |
| SPBRGL  | BRG<7:0>  |       |       |       |       |       | 323   |       |                     |
| SPBRGH  | BRG<15:8> |       |       |       |       | 323   |       |       |                     |
| TXSTA   | CSRC      | TX9   | TXEN  | SYNC  | SENDB | BRGH  | TRMT  | TX9D  | 320                 |

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used for the Baud Rate Generator.

\* Page provides register information.

### 27.4.4 BREAK CHARACTER SEQUENCE

The EUSART module has the capability of sending the special Break character sequences that are required by the LIN bus standard. A Break character consists of a Start bit, followed by 12 '0' bits and a Stop bit.

To send a Break character, set the SENDB and TXEN bits of the TXSTA register. The Break character transmission is then initiated by a write to the TXREG. The value of data written to TXREG will be ignored and all '0's will be transmitted.

The SENDB bit is automatically reset by hardware after the corresponding Stop bit is sent. This allows the user to preload the transmit FIFO with the next transmit byte following the Break character (typically, the Sync character in the LIN specification).

The TRMT bit of the TXSTA register indicates when the transmit operation is active or idle, just as it does during normal transmission. See Figure 27-9 for the timing of the Break character sequence.

### 27.4.4.1 Break and Sync Transmit Sequence

The following sequence will start a message frame header made up of a Break, followed by an auto-baud Sync byte. This sequence is typical of a LIN bus master.

- 1. Configure the EUSART for the desired mode.
- 2. Set the TXEN and SENDB bits to enable the Break sequence.
- 3. Load the TXREG with a dummy character to initiate transmission (the value is ignored).
- 4. Write '55h' to TXREG to load the Sync character into the transmit FIFO buffer.
- 5. After the Break has been sent, the SENDB bit is reset by hardware and the Sync character is then transmitted.

When the TXREG becomes empty, as indicated by the TXIF, the next data byte can be written to TXREG.

#### **FIGURE 27-9:** SEND BREAK CHARACTER SEQUENCE Write to TXREG -Dummy Write **BRG** Output (Shift Clock) TX (pin) Start bit bit 0 bit 1 Stop bit Break TXIF bit (Transmit Interrupt Flag) TRMT bit (Transmit Shift Empty Flag) SENDB Sampled Here Auto Cleared SENDB (send Break control bit)

### 27.4.5 RECEIVING A BREAK CHARACTER

The Enhanced EUSART module can receive a Break character in two ways.

The first method to detect a Break character uses the FERR bit of the RCSTA register and the received data as indicated by RCREG. The Baud Rate Generator is assumed to have been initialized to the expected baud rate.

A Break character has been received when;

- RCIF bit is set
- FERR bit is set
- RCREG = 00h

The second method uses the Auto-Wake-up feature described in **Section 27.4.3** "**Auto-Wake-up on Break**". By enabling this feature, the EUSART will sample the next two transitions on RX/DT, cause an RCIF interrupt, and receive the next data byte followed by another interrupt.

Note that following a Break character, the user will typically want to enable the Auto-Baud Detect feature. For both methods, the user can set the ABDEN bit of the BAUDCON register before placing the EUSART in Sleep mode.

### 27.5.2.3 EUSART Synchronous Slave Reception

The operation of the Synchronous Master and Slave modes is identical (Section 27.5.1.5 "Synchronous Master Reception"), with the following exceptions:

- Sleep
- CREN bit is always set, therefore the receiver is never idle
- SREN bit, which is a "don't care" in Slave mode

A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE enable bit is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector.

- 27.5.2.4 Synchronous Slave Reception Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the ANSEL bit for both the CK and DT pins (if applicable).
- 3. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 4. If 9-bit reception is desired, set the RX9 bit.
- 5. Set the CREN bit to enable reception.
- The RCIF bit will be set when reception is complete. An interrupt will be generated if the RCIE bit was set.
- 7. If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCSTA register.
- 8. Retrieve the eight Least Significant bits from the receive FIFO by reading the RCREG register.
- 9. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.

TMR2IF

OERR

TRISC1

TRMT

TMR1IF

RX9D

TRISC0

TX9D

83

315\*

321

125

320

#### RECEPTION Register Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Name on Page APECON C2OUTSEL CC1PSEL SCKSEL SDISEL CCP2SEL SDOSEL TXSEL RXSFL 111 BAUDCON ABDOVF RCIDL SCKP BRG16 WUE ABDEN 322 \_\_\_ \_\_\_\_ INTCON INTE GIE PEIE TMR0IE IOCIE TMR0IF INTE **IOCIF** 79 PIE1 TMR1GIE ADIE RCIE TXIE SSP1IE CCP1IE TMR2IE TMR1IE 80

TXIF

CREN

TRISC4

SYNC

EUSART Receive Data Register

SSP1IF

ADDEN

TRISC3

SENDB

CCP1IF

FERR

TRISC2

BRGH

### TABLE 27-10: SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for synchronous slave reception.

Page provides register information.

ADIF

RX9

TRISC6

TX9

RCIF

SREN

TRISC5

TXEN

TMR1GIF

SPEN

TRISC7

CSRC

PIR1

RCREG

RCSTA

TRISC

TXSTA

| BCF              | Bit Clear f                                                         |
|------------------|---------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ]BCF f,b                                             |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |
| Operation:       | $0 \rightarrow (f \le b >)$                                         |
| Status Affected: | None                                                                |
| Description:     | Bit 'b' in register 'f' is cleared.                                 |

| BTFSC            | Bit Test f, Skip if Clear                                                                                                                                                                                         |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label]BTFSC f,b                                                                                                                                                                                                  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$                                                                                                                                               |
| Operation:       | skip if (f <b>) = 0</b>                                                                                                                                                                                           |
| Status Affected: | None                                                                                                                                                                                                              |
| Description:     | If bit 'b' in register 'f' is '1', the next instruction is executed.<br>If bit 'b', in register 'f', is '0', the next instruction is discarded, and a NOP is executed instead, making this a 2-cycle instruction. |

| BRA              | Relative Branch                                                                                                                                                                                                               |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ]BRA label<br>[ <i>label</i> ]BRA \$+k                                                                                                                                                                         |
| Operands:        | -256 ≤ label - PC + 1 ≤ 255<br>-256 ≤ k ≤ 255                                                                                                                                                                                 |
| Operation:       | $(PC) + 1 + k \rightarrow PC$                                                                                                                                                                                                 |
| Status Affected: | None                                                                                                                                                                                                                          |
| Description:     | Add the signed 9-bit literal 'k' to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 1 + k. This instruction is a 2-cycle instruction. This branch has a limited range. |

| BTFSS            | Bit Test f, Skip if Set                                                                                                                                                                                         |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ label ] BTFSS f,b                                                                                                                                                                                             |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b < 7 \end{array}$                                                                                                                                                |  |  |  |  |
| Operation:       | skip if (f <b>) = 1</b>                                                                                                                                                                                         |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                            |  |  |  |  |
| Description:     | If bit 'b' in register 'f' is '0', the next<br>instruction is executed.<br>If bit 'b' is '1', then the next<br>instruction is discarded and a NOP is<br>executed instead, making this a<br>2-cycle instruction. |  |  |  |  |

| BRW              | Relative Branch with W                                                                                                                                                                                            |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] BRW                                                                                                                                                                                              |  |  |  |
| Operands:        | None                                                                                                                                                                                                              |  |  |  |
| Operation:       | $(PC) + (W) \to PC$                                                                                                                                                                                               |  |  |  |
| Status Affected: | None                                                                                                                                                                                                              |  |  |  |
| Description:     | Add the contents of W (unsigned) to<br>the PC. Since the PC will have incre-<br>mented to fetch the next instruction,<br>the new address will be PC + 1 + (W).<br>This instruction is a 2-cycle instruc-<br>tion. |  |  |  |

| BSF              | Bit Set f                                                           |  |  |  |
|------------------|---------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ]BSF f,b                                             |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |  |  |  |
| Operation:       | 1 → (f <b>)</b>                                                     |  |  |  |
| Status Affected: | None                                                                |  |  |  |
| Description:     | Bit 'b' in register 'f' is set.                                     |  |  |  |

| RRF              | Rotate Right f through Carry                                                                                                                                                                                       |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                           |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                 |  |  |  |  |  |  |
| Operation:       | See description below                                                                                                                                                                                              |  |  |  |  |  |  |
| Status Affected: | С                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Description:     | The contents of register 'f' are rotated<br>one bit to the right through the Carry<br>flag. If 'd' is '0', the result is placed in<br>the W register. If 'd' is '1', the result is<br>placed back in register 'f'. |  |  |  |  |  |  |
|                  | C Register f                                                                                                                                                                                                       |  |  |  |  |  |  |

| SUBLW            | Subtract W from literal                                                                                                               |                   |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|--|--|
| Syntax:          | [label] Sl                                                                                                                            | JBLW k            |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                                   | $0 \le k \le 255$ |  |  |  |  |
| Operation:       | $k \operatorname{-}(W) \operatorname{\rightarrow}(W$                                                                                  | $k - (W) \to (W)$ |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                              |                   |  |  |  |  |
| Description:     | The W register is subtracted (2's com-<br>plement method) from the 8-bit literal<br>'k'. The result is placed in the W regis-<br>ter. |                   |  |  |  |  |
|                  | <b>C =</b> 0                                                                                                                          | W > k             |  |  |  |  |
|                  | <b>C =</b> 1                                                                                                                          | $W \le k$         |  |  |  |  |
|                  | DC = 0                                                                                                                                | W<3:0> > k<3:0>   |  |  |  |  |
|                  | DC = 1 W<3:0> ≤ k<3:0>                                                                                                                |                   |  |  |  |  |

| SLEEP            | Enter Sleep mode                                                                                                                                                                                                                                   |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] SLEEP                                                                                                                                                                                                                                      |  |  |  |  |  |
| Operands:        | None                                                                                                                                                                                                                                               |  |  |  |  |  |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow \text{WDT,} \\ 0 \rightarrow \text{WDT prescaler,} \\ 1 \rightarrow \overline{\text{TO}}, \\ 0 \rightarrow \overline{\text{PD}} \end{array}$                                                              |  |  |  |  |  |
| Status Affected: | TO, PD                                                                                                                                                                                                                                             |  |  |  |  |  |
| Description:     | The power-down Status bit, $\overline{\text{PD}}$ is<br>cleared. Time-out Status bit, $\overline{\text{TO}}$ is<br>set. Watchdog Timer and its pres-<br>caler are cleared.<br>The processor is put into Sleep mode<br>with the oscillator stopped. |  |  |  |  |  |

| SUBWF            | Subtract W from f                                                                                                                                                                          |             |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] SUBWF f,d                                                                                                                                                                 |             |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in \left[0,1\right] \end{array}$                                                                                                                 |             |  |  |  |  |
| Operation:       | $(f) - (W) \to (d$                                                                                                                                                                         | estination) |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                   |             |  |  |  |  |
| Description:     | Subtract (2's complement method) W<br>register from register 'f'. If 'd' is '0', the<br>result is stored in the W<br>register. If 'd' is '1', the result is stored<br>back in register 'f. |             |  |  |  |  |
|                  | <b>C =</b> 0                                                                                                                                                                               | W > f       |  |  |  |  |
|                  | <b>C =</b> 1                                                                                                                                                                               | $W \leq f$  |  |  |  |  |

W<3:0> > f<3:0>

 $W<3:0> \le f<3:0>$ 

DC = 0

**DC =** 1

| SUBWFB           | Subtract W from f with Borrow                                                                                                                                                                       |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | SUBWFB f {,d}                                                                                                                                                                                       |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                   |
| Operation:       | $(f) - (W) - (\overline{B}) \rightarrow dest$                                                                                                                                                       |
| Status Affected: | C, DC, Z                                                                                                                                                                                            |
| Description:     | Subtract W and the BORROW flag<br>(CARRY) from register 'f' (2's comple-<br>ment method). If 'd' is '0', the result is<br>stored in W. If 'd' is '1', the result is<br>stored back in register 'f'. |

### FIGURE 30-11: CAPTURE/COMPARE/PWM TIMINGS (CCP)



### TABLE 30-12: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP)

| Standard Operating Conditions (unless otherwise stated) |      |                      |                |                       |      |      |       |                                 |
|---------------------------------------------------------|------|----------------------|----------------|-----------------------|------|------|-------|---------------------------------|
| Param<br>No.                                            | Sym. | Characteristic       |                | Min.                  | Тур† | Max. | Units | Conditions                      |
| CC01*                                                   | TccL | CCPx Input Low Time  | No Prescaler   | 0.5Tcy + 20           |      | —    | ns    |                                 |
|                                                         |      |                      | With Prescaler | 20                    |      |      | ns    |                                 |
| CC02*                                                   | TccH | CCPx Input High Time | No Prescaler   | 0.5Tcy + 20           |      |      | ns    |                                 |
|                                                         |      |                      | With Prescaler | 20                    |      | —    | ns    |                                 |
| CC03*                                                   | TccP | CCPx Input Period    |                | <u>3Tcy + 40</u><br>N | —    | —    | ns    | N = prescale value (1, 4 or 16) |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note: Unless otherwise noted, VIN = 5V, Fosc = 300 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



FIGURE 31-7: IDD, EC Oscillator LP Mode, Fosc = 32 kHz, PIC16LF1782/3 Only.



FIGURE 31-8: IDD, EC Oscillator LP Mode, Fosc = 32 kHz, PIC16F1782/3 Only.



FIGURE 31-9: IDD, EC Oscillator LP Mode, Fosc = 500 kHz, PIC16LF1782/3 Only.



FIGURE 31-10: IDD, EC Oscillator LP Mode, Fosc = 500 kHz, PIC16F1782/3 Only.



MP Mode, PIC16LF1782/3 Only.



FIGURE 31-12: IDD Maximum, EC Oscillator MP Mode, PIC16LF1782/3 Only.

Note: Unless otherwise noted, VIN = 5V, Fosc = 300 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



FIGURE 31-13: IDD Typical, EC Oscillator MP Mode, PIC16F1782/3 Only.



FIGURE 31-14: IDD Maximum, EC Oscillator MP Mode, PIC16F1782/3 Only.



FIGURE 31-15: IDD Typical, EC Oscillator HP Mode, PIC16LF1782/3 Only.



FIGURE 31-16: IDD Maximum, EC Oscillator HP Mode, PIC16LF1782/3 Only.



FIGURE 31-17: IDD Typical, EC Oscillator HP Mode, PIC16F1782/3 Only.



FIGURE 31-18: IDD Maximum, EC Oscillator HP Mode, PIC16F1782/3 Only.

Note: Unless otherwise noted, VIN = 5V, Fosc = 300 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



FIGURE 31-19: IDD, LFINTOSC Mode, Fosc = 31 kHz, PIC16LF1782/3 Only.



FIGURE 31-20: IDD, LFINTOSC Mode, Fosc = 31 kHz, PIC16F1782/3 Only.



FIGURE 31-21: IDD, MFINTOSC Mode, Fosc = 500 kHz, PIC16LF1782/3 Only.



FIGURE 31-22: IDD, MFINTOSC Mode, Fosc = 500 kHz, PIC16F1782/3 Only.



FIGURE 31-23: IDD Typical, HFINTOSC Mode, PIC16LF1782/3 Only.



FIGURE 31-24: IDD Maximum, HFINTOSC Mode, PIC16LF1782/3 Only.

Note: Unless otherwise noted, VIN = 5V, Fosc = 300 kHz, CIN = 0.1 µF, TA = 25°C.



FIGURE 31-49: IPD, Comparator, NP Mode (CxSP = 1), PIC16LF1782/3 Only.



FIGURE 31-50: IPD, Comparator, NP Mode (CxSP = 1), PIC16F1782/3 Only.



FIGURE 31-51: Voh vs. Ioh Over Temperature, VDD = 5.0V, PIC16F1782/3 Only.



FIGURE 31-53: Voh vs. Ioh Over Temperature, VDD = 3.0V.



FIGURE 31-52: Vol vs. Iol Over Temperature, VDD = 5.0V, PIC16F1782/3 Only.



FIGURE 31-54: Vol vs. Iol Over Temperature, VDD = 3.0V.

3.5

3.0

2.5

2.0

1.0

0.5

ε

М 1.5

### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support