



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                            |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                                   |
| Core Size                  | 32-Bit Single-Core                                                                |
| Speed                      | 180MHz                                                                            |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, Microwire, SD, SPI, SSI, SSP, UART/USART |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, Motor Control PWM, POR, PWM, WDT   |
| Number of I/O              | 83                                                                                |
| Program Memory Size        | 512KB (512K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | 16К х 8                                                                           |
| RAM Size                   | 104К х 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                                       |
| Data Converters            | A/D 8x10b; D/A 1x10b                                                              |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 144-LQFP                                                                          |
| Supplier Device Package    | -                                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1812jbd144e            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

32-bit ARM Cortex-M3 microcontroller

## 4.1 Ordering options

Table 2.Ordering options

| Type number   | Flash total | Flash bank A | Flash bank B | Total SRAM | ГСD | Ethernet | USB0 (Host, Device, OTG) | USB1 (Host, Device)/<br>ULPI interface | Motor control PWM | QEI | ADC channels | Temperature range <sup>[1]</sup> | GPIO |
|---------------|-------------|--------------|--------------|------------|-----|----------|--------------------------|----------------------------------------|-------------------|-----|--------------|----------------------------------|------|
| LPC1857FET256 | 1 MB        | 512 kB       | 512 kB       | 136 kB     | yes | yes      | yes                      | yes/yes                                | yes               | yes | 8            | F                                | 164  |
| LPC1857JET256 | 1 MB        | 512 kB       | 512 kB       | 136 kB     | yes | yes      | yes                      | yes/yes                                | yes               | yes | 8            | J                                | 164  |
| LPC1857JBD208 | 1 MB        | 512 kB       | 512 kB       | 136 kB     | yes | yes      | yes                      | yes/yes                                | yes               | yes | 8            | J                                | 142  |
| LPC1853FET256 | 512 kB      | 256 kB       | 256 kB       | 136 kB     | yes | yes      | yes                      | yes/yes                                | yes               | yes | 8            | F                                | 164  |
| LPC1853JET256 | 512 kB      | 256 kB       | 256 kB       | 136 kB     | yes | yes      | yes                      | yes/yes                                | yes               | yes | 8            | J                                | 164  |
| LPC1853JBD208 | 512 kB      | 256 kB       | 256 kB       | 136 kB     | yes | yes      | yes                      | yes/yes                                | yes               | yes | 8            | J                                | 142  |
| LPC1837FET256 | 1 MB        | 512 kB       | 512 kB       | 136 kB     | no  | yes      | yes                      | yes/yes                                | yes               | yes | 8            | F                                | 164  |
| LPC1837JET256 | 1 MB        | 512 kB       | 512 kB       | 136 kB     | no  | yes      | yes                      | yes/yes                                | yes               | yes | 8            | J                                | 164  |
| LPC1837JBD144 | 1 MB        | 512 kB       | 512 kB       | 136 kB     | no  | yes      | yes                      | yes/yes                                | yes               | no  | 8            | J                                | 83   |
| LPC1837JET100 | 1 MB        | 512 kB       | 512 kB       | 136 kB     | no  | yes      | yes                      | yes/no                                 | no                | no  | 4            | J                                | 49   |
| LPC1833FET256 | 512 kB      | 256 kB       | 256 kB       | 136 kB     | no  | yes      | yes                      | yes/yes                                | yes               | yes | 8            | F                                | 164  |
| LPC1833JET256 | 512 kB      | 256 kB       | 256 kB       | 136 kB     | no  | yes      | yes                      | yes/yes                                | yes               | yes | 8            | J                                | 164  |
| LPC1833JBD144 | 512 kB      | 256 kB       | 256 kB       | 136 kB     | no  | yes      | yes                      | yes/yes                                | yes               | no  | 8            | J                                | 83   |
| LPC1833JET100 | 512 kB      | 256 kB       | 256 kB       | 136 kB     | no  | yes      | yes                      | yes/no                                 | no                | no  | 4            | J                                | 49   |
| LPC1827JBD144 | 1 MB        | 512 kB       | 512 kB       | 136 kB     | no  | no       | yes                      | no/no                                  | yes               | no  | 8            | J                                | 83   |
| LPC1827JET100 | 1 MB        | 512 kB       | 512 kB       | 136 kB     | no  | no       | yes                      | no/no                                  | no                | no  | 4            | J                                | 49   |
| LPC1825JBD144 | 768 kB      | 384 kB       | 384 kB       | 136 kB     | no  | no       | yes                      | no/no                                  | yes               | no  | 8            | J                                | 83   |
| LPC1825JET100 | 768 kB      | 384 kB       | 384 kB       | 136 kB     | no  | no       | yes                      | no/no                                  | no                | no  | 4            | J                                | 49   |
| LPC1823JBD144 | 512 kB      | 256 kB       | 256 kB       | 104 kB     | no  | no       | yes                      | no/no                                  | yes               | no  | 8            | J                                | 83   |
| LPC1823JET100 | 512 kB      | 256 kB       | 256 kB       | 104 kB     | no  | no       | yes                      | no/no                                  | no                | no  | 4            | J                                | 49   |
| LPC1822JBD144 | 512 kB      | 512 kB       | 0 kB         | 104 kB     | no  | no       | yes                      | no/no                                  | yes               | no  | 8            | J                                | 83   |
| LPC1822JET100 | 512 kB      | 512 kB       | 0 kB         | 104 kB     | no  | no       | yes                      | no/no                                  | no                | no  | 4            | J                                | 49   |
| LPC1817JBD144 | 1 MB        | 512 kB       | 512 kB       | 136 kB     | no  | no       | no                       | no/no                                  | yes               | no  | 8            | J                                | 83   |
| LPC1817JET100 | 1 MB        | 512 kB       | 512 kB       | 136 kB     | no  | no       | no                       | no/no                                  | no                | no  | 4            | J                                | 49   |
| LPC1815JBD144 | 768 kB      | 384 kB       | 384 kB       | 136 kB     | no  | no       | no                       | no/no                                  | yes               | no  | 8            | J                                | 83   |
| LPC1815JET100 | 768 kB      | 384 kB       | 384 kB       | 136 kB     | no  | no       | no                       | no/no                                  | no                | no  | 4            | J                                | 49   |
| LPC1813JBD144 | 512 kB      | 256 kB       | 256 kB       | 104 kB     | no  | no       | no                       | no/no                                  | yes               | no  | 8            | J                                | 83   |
| LPC1813JET100 | 512 kB      | 256 kB       | 256 kB       | 104 kB     | no  | no       | no                       | no/no                                  | no                | no  | 4            | J                                | 49   |
| LPC1812JBD144 | 512 kB      | 512 kB       | 0 kB         | 104 kB     | no  | no       | no                       | no/no                                  | yes               | no  | 8            | J                                | 83   |
| LPC1812JET100 | 512 kB      | 512 kB       | 0 kB         | 104 kB     | no  | no       | no                       | no/no                                  | no                | no  | 4            | J                                | 49   |

[1]  $J = -40 \degree C$  to +105  $\degree C$ ;  $F = -40 \degree C$  to +85  $\degree C$ .

32-bit ARM Cortex-M3 microcontroller

## 5. Block diagram



32-bit ARM Cortex-M3 microcontroller

## 6. Pinning information

### 6.1 Pinning





### 6.2 Pin description

On the LPC185x/3x/2x/1x, digital pins are grouped into 16 ports, named P0 to P9 and PA to PF, with up to 20 pins used per port. Each digital pin can support up to eight different digital functions, including General-Purpose I/O (GPIO), selectable through the SCU registers.

The pin name is not indicative of the GPIO port assigned to it.

The parts contain two 10-bit ADCs (ADC0 and ADC1). The input channels of ADC0 and ADC1 on dedicated pins and multiplexed pins are combined in such a way that all channel 0 inputs (named ADC0\_0 and ADC1\_0) are tied together and connected to both, channel

LPC185X\_3X\_2X\_1X

### 32-bit ARM Cortex-M3 microcontroller

| Pin name | LBGA256 | TFBGA100 | LQFP144 | LQFP208 |     | Reset state | Type | Description                                                                                                                                                                                                                                                                                            |
|----------|---------|----------|---------|---------|-----|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P1_5     | R5      | J4       | 48      | 65      | [2] | N;          | I/O  | GPIO1[8] — General purpose digital input/output pin.                                                                                                                                                                                                                                                   |
|          |         |          |         |         |     | PU          | 0    | <b>CTOUT_10</b> — SCTimer/PWM output 10. Match output 3 of timer 3.                                                                                                                                                                                                                                    |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |         |          |         |         |     |             | 0    | <b>EMC_CS0</b> — LOW active Chip Select 0 signal.                                                                                                                                                                                                                                                      |
|          |         |          |         |         |     |             | I    | <b>USB0_PWR_FAULT</b> — Port power fault signal indicating overcurrent condition; this signal monitors over-current on the USB bus (external circuitry required to detect over-current condition).                                                                                                     |
|          |         |          |         |         |     |             | I/O  | SSP1_SSEL — Slave Select for SSP1.                                                                                                                                                                                                                                                                     |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |         |          |         |         |     |             | 0    | <b>SD_POW</b> — SD/MMC card power monitor output.                                                                                                                                                                                                                                                      |
| P1_6     | T4      | K4       | 49      | 67      | [2] | N;          | I/O  | GPIO1[9] — General purpose digital input/output pin.                                                                                                                                                                                                                                                   |
|          |         |          |         |         |     | PU          | Ι    | <b>CTIN_5</b> — SCTimer/PWM input 5. Capture input 2 of timer 2.                                                                                                                                                                                                                                       |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |         |          |         |         |     |             | 0    | <b>EMC_WE</b> — LOW active Write Enable signal.                                                                                                                                                                                                                                                        |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |         |          |         |         |     |             | 0    | <b>EMC_BLS0</b> — LOW active Byte Lane select signal 0.                                                                                                                                                                                                                                                |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |         |          |         |         |     |             | I/O  | SD_CMD — SD/MMC command signal.                                                                                                                                                                                                                                                                        |
| P1_7     | T5      | G4       | 50      | 69      | [2] | N;          | I/O  | <b>GPIO1[0]</b> — General purpose digital input/output pin.                                                                                                                                                                                                                                            |
|          |         |          |         |         |     | PU          | I    | <b>U1_DSR</b> — Data Set Ready input for UART1.                                                                                                                                                                                                                                                        |
|          |         |          |         |         |     |             | 0    | <b>CTOUT_13</b> — SCTimer/PWM output 13. Match output 3 of timer 3.                                                                                                                                                                                                                                    |
|          |         |          |         |         |     |             | I/O  | <b>EMC_D0</b> — External memory data line 0.                                                                                                                                                                                                                                                           |
|          |         |          |         |         |     |             | 0    | <b>USB0_PPWR</b> — VBUS drive signal (towards external charge pump or power management unit); indicates that VBUS must be driven (active HIGH). Add a pull-down resistor to disable the power switch at reset. This signal has opposite polarity compared to the USB_PPWR used on other NXP LPC parts. |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |

 Table 3.
 Pin description ...continued

## 32-bit ARM Cortex-M3 microcontroller

| Pin name | LBGA256 | TFBGA100 | LQFP144 | LQFP208 |     | Reset state | Type | Description                                                                                                                                                                                                                 |
|----------|---------|----------|---------|---------|-----|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P2_5     | K14     | D10      | 91      | 131     | [3] | N;          | -    | R — Function reserved.                                                                                                                                                                                                      |
|          |         |          |         |         |     | PU          | I    | CTIN_2 — SCTimer/PWM input 2. Capture input 2 of timer 0.                                                                                                                                                                   |
|          |         |          |         |         |     |             | I    | <b>USB1_VBUS</b> — Monitors the presence of USB1 bus power.                                                                                                                                                                 |
|          |         |          |         |         |     |             |      | Note: This signal must be HIGH for USB reset to occur.                                                                                                                                                                      |
|          |         |          |         |         |     |             | I    | ADCTRIG1 — ADC trigger input 1.                                                                                                                                                                                             |
|          |         |          |         |         |     |             | I/O  | <b>GPIO5[5]</b> — General purpose digital input/output pin.                                                                                                                                                                 |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                      |
|          |         |          |         |         |     |             | 0    | T3_MAT2 — Match output 2 of timer 3.                                                                                                                                                                                        |
|          |         |          |         |         |     |             | 0    | <b>USB0_IND0</b> — USB0 port indicator LED control output 0.                                                                                                                                                                |
| P2_6     | K16     | G9       | 95      | 137     | [2] | N;          | -    | R — Function reserved.                                                                                                                                                                                                      |
|          |         |          |         |         |     | PU          | I/O  | <b>U0_DIR</b> — RS-485/EIA-485 output enable/direction control for USART0.                                                                                                                                                  |
|          |         |          |         |         |     |             | I/O  | EMC_A10 — External memory address line 10.                                                                                                                                                                                  |
|          |         |          |         |         |     |             | 0    | <b>USB0_IND0</b> — USB0 port indicator LED control output 0.                                                                                                                                                                |
|          |         |          |         |         |     |             | I/O  | GPIO5[6] — General purpose digital input/output pin.                                                                                                                                                                        |
|          |         |          |         |         |     |             | I    | CTIN_7 — SCTimer/PWM input 7.                                                                                                                                                                                               |
|          |         |          |         |         |     |             | I    | T3_CAP3 — Capture input 3 of timer 3.                                                                                                                                                                                       |
|          |         |          |         |         |     |             | 0    | <b>EMC_BLS1</b> — LOW active Byte Lane select signal 1.                                                                                                                                                                     |
| P2_7     | H14     | C10      | 96      | 138     | [2] | N;<br>PU    | I/O  | <b>GPIO0[7]</b> — General purpose digital input/output pin. ISP<br>entry pin. If this pin is pulled LOW at reset, the part enters ISP<br>mode or boots from an external source (see <u>Table 4</u> and<br><u>Table 5</u> ). |
|          |         |          |         |         |     |             | 0    | <b>CTOUT_1</b> — SCTimer/PWM output 1. Match output 3 of timer 3.                                                                                                                                                           |
|          |         |          |         |         |     |             | I/O  | <b>U3_UCLK</b> — Serial clock input/output for USART3 in synchronous mode.                                                                                                                                                  |
|          |         |          |         |         |     |             | I/O  | EMC_A9 — External memory address line 9.                                                                                                                                                                                    |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                      |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                      |
|          |         |          |         |         |     |             | 0    | T3_MAT3 — Match output 3 of timer 3.                                                                                                                                                                                        |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                      |

 Table 3.
 Pin description ...continued

### 32-bit ARM Cortex-M3 microcontroller

| Pin name | LBGA256 | TFBGA100 | LQFP144 | LQFP208 |     | Reset state | Type | Description                                                                                                                                                                      |
|----------|---------|----------|---------|---------|-----|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P4_6     | C1      | -        | 11      | 17      | [2] | N;          | I/O  | GPIO2[6] — General purpose digital input/output pin.                                                                                                                             |
|          |         |          |         |         |     | PU          | 0    | <b>CTOUT_4</b> — SCTimer/PWM output 4. Match output 3 of timer 3.                                                                                                                |
|          |         |          |         |         |     |             | 0    | <b>LCD_ENAB/LCDM</b> — STN AC bias drive or TFT data enable input.                                                                                                               |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
| P4_7     | H4      | -        | 14      | 21      | [2] | 0;          | 0    | LCD_DCLK — LCD panel clock.                                                                                                                                                      |
|          |         |          |         |         |     | PU          | I    | <b>GP_CLKIN</b> — General-purpose clock input to the CGU.                                                                                                                        |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     |             | I/O  | <b>I2S1_TX_SCK</b> — Transmit Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the <i>I</i> <sup>2</sup> S-bus specification.       |
|          |         |          |         |         |     |             | I/O  | <b>I2S0_TX_SCK</b> — Transmit Clock. It is driven by the master<br>and received by the slave. Corresponds to the signal SCK in<br>the <i>I</i> <sup>2</sup> S-bus specification. |
| P4_8     | E2      | -        | 15      | 23      | [2] | N;          | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     | PU          | I    | CTIN_5 — SCTimer/PWM input 5. Capture input 2 of timer 2.                                                                                                                        |
|          |         |          |         |         |     |             | 0    | LCD_VD9 — LCD data.                                                                                                                                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     |             | I/O  | <b>GPIO5[12]</b> — General purpose digital input/output pin.                                                                                                                     |
|          |         |          |         |         |     |             | 0    | LCD_VD22 — LCD data.                                                                                                                                                             |
|          |         |          |         |         |     |             | 0    | CAN1_TD — CAN1 transmitter output.                                                                                                                                               |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
| P4_9     | L2      | -        | 33      | 48      | [2] | N;          | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     | PU          | I    | <b>CTIN_6</b> — SCTimer/PWM input 6. Capture input 1 of timer 3.                                                                                                                 |
|          |         |          |         |         |     |             | 0    | LCD_VD11 — LCD data.                                                                                                                                                             |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                           |
|          |         |          |         |         |     |             | I/O  | <b>GPIO5[13]</b> — General purpose digital input/output pin.                                                                                                                     |
|          |         |          |         |         |     |             | 0    | LCD_VD15 — LCD data.                                                                                                                                                             |
|          |         |          |         |         |     |             | I    | CAN1_RD — CAN1 receiver input.                                                                                                                                                   |
|          |         |          |         | 1       |     |             | -    | R — Function reserved.                                                                                                                                                           |

 Table 3.
 Pin description ...continued

### 32-bit ARM Cortex-M3 microcontroller

| Pin name              | 56      | 100   | 44    | 08    |             | state     | Description |                                                                                                                                                                                                                         |  |
|-----------------------|---------|-------|-------|-------|-------------|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                       | LBGA2   | TFBGA | LQFP1 | LQFP2 |             | Reset s   | Type        |                                                                                                                                                                                                                         |  |
| WAKEUP0               | <br>A9  | A4    | 130   | 187   | [11]        | I; IA     | 1           | External wake-up input; can raise an interrupt and can cause<br>wake-up from any of the low-power modes. A pulse with a<br>duration of at least 45 ns wakes up the part.                                                |  |
|                       |         |       |       |       |             |           |             | Input 0 of the event monitor. No internal pull-up is enabled when this pin is configured as input.                                                                                                                      |  |
| WAKEUP1               | A10     | -     | -     | -     | <u>[11]</u> | I; IA     | I           | External wake-up input; can raise an interrupt and can cause wake-up from any of the low-power modes. A pulse with a duration of at least 45 ns wakes up the part.                                                      |  |
|                       |         |       |       |       |             |           |             | Input 1 of the event monitor. No internal pull-up is enabled when this pin is configured as input.                                                                                                                      |  |
| WAKEUP2               | C9      | -     | -     | -     | <u>[11]</u> | I; IA     | I           | External wake-up input; can raise an interrupt and can cause wake-up from any of the low-power modes. A pulse with a duration of at least 45 ns wakes up the part.                                                      |  |
|                       |         |       |       |       |             |           |             | Input 2 of the event monitor. This pin does not have an internal pull-up.                                                                                                                                               |  |
| WAKEUP3               | D8      | -     | -     | -     | [11]        | I; IA     | I           | External wake-up input; can raise an interrupt and can cause<br>wake-up from any of the low-power modes. A pulse with a<br>duration of at least 45 ns wakes up the part. This pin does not<br>have an internal pull-up. |  |
| ADC pins              |         |       |       |       |             |           |             |                                                                                                                                                                                                                         |  |
| ADC0_0/<br>ADC1_0/DAC | E3      | A2    | 6     | 8     | [8]         | AI;<br>IA | I           | ADC input channel 0. Shared between 10-bit ADC0/1 and DAC.                                                                                                                                                              |  |
| ADC0_1/<br>ADC1_1     | C3      | A1    | 2     | 4     | [8]         | AI;<br>IA | I           | ADC input channel 1. Shared between 10-bit ADC0/1.                                                                                                                                                                      |  |
| ADC0_2/<br>ADC1_2     | A4      | B3    | 143   | 206   | [8]         | AI;<br>IA | I           | ADC input channel 2. Shared between 10-bit ADC0/1.                                                                                                                                                                      |  |
| ADC0_3/<br>ADC1_3     | B5      | A3    | 139   | 200   | <u>[8]</u>  | AI;<br>IA | I           | ADC input channel 3. Shared between 10-bit ADC0/1.                                                                                                                                                                      |  |
| ADC0_4/<br>ADC1_4     | C6      | -     | 138   | 199   | [8]         | AI;<br>IA | I           | ADC input channel 4. Shared between 10-bit ADC0/1.                                                                                                                                                                      |  |
| ADC0_5/<br>ADC1_5     | B3      | -     | 144   | 208   | [8]         | AI;<br>IA | I           | ADC input channel 5. Shared between 10-bit ADC0/1.                                                                                                                                                                      |  |
| ADC0_6/<br>ADC1_6     | A5      | -     | 142   | 204   | <u>[8]</u>  | AI;<br>IA | I           | ADC input channel 6. Shared between 10-bit ADC0/1.                                                                                                                                                                      |  |
| ADC0_7/<br>ADC1_7     | C5      | -     | 136   | 197   | [8]         | AI;<br>IA | I           | ADC input channel 7. Shared between 10-bit ADC0/1.                                                                                                                                                                      |  |
| RTC pins              |         |       |       |       |             |           |             |                                                                                                                                                                                                                         |  |
| RTC_ALARM             | A11     | C3    | 129   | 186   | <u>[11]</u> | -         | 0           | RTC controlled output.                                                                                                                                                                                                  |  |
| RTCX1                 | A8      | A5    | 125   | 182   | [8]         | -         | I           | Input to the RTC 32 kHz ultra-low power oscillator circuit.                                                                                                                                                             |  |
| RTCX2                 | B8      | B5    | 126   | 183   | [8]         | -         | 0           | Output from the RTC 32 kHz ultra-low power oscillator circuit.                                                                                                                                                          |  |
| SAMPLE                | B9      | -     | -     | -     | [11]        | 0         | 0           | Event monitor sample output.                                                                                                                                                                                            |  |
| Crystal oscillate     | or pins | ;     |       |       |             | ·         |             |                                                                                                                                                                                                                         |  |
| XTAL1                 | D1      | B1    | 12    | 18    | [8]         | -         | I           | Input to the oscillator circuit and internal clock generator circuits.                                                                                                                                                  |  |
| ι                     |         |       |       |       |             |           |             |                                                                                                                                                                                                                         |  |

 Table 3.
 Pin description ...continued

LPC185X\_3X\_2X\_1X
Product data sheet

32-bit ARM Cortex-M3 microcontroller



## 7.4 AHB multilayer matrix

## 7.5 Nested Vectored Interrupt Controller (NVIC)

The NVIC is part of the Cortex-M3. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

## 7.5.1 Features

- Controls system exceptions and peripheral interrupts.
- On the LPC185x/3x/2x/1x, the NVIC supports 53 vectored interrupts.
- Eight programmable interrupt priority levels, with hardware priority level masking.
- Relocatable vector table.

#### 32-bit ARM Cortex-M3 microcontroller

### 7.9 On-chip flash memory

The LPC185x/3x/2x/1x contain up to 1 MB of dual-bank flash program memory. With dual-bank flash memory, the user code can write or erase one flash bank while reading the other flash bank without interruption. A two-port flash accelerator maximizes the flash performance.

In-System Programming (ISP) and In-Application Programming (IAP) routines for programming the flash memory are provided in the Boot ROM.

### 7.10 EEPROM

The LPC185x/3x/2x/1x contain up to 16 kB of on-chip byte-erasable and byte-programmable EEPROM memory.

The EEPROM memory is divided into 128 pages. The user can access pages 1 through 127. Page 128 is protected.

### 7.11 Boot ROM

The internal ROM memory is used to store the boot code of the LPC185x/3x/2x/1x. After a reset, the ARM processor will start its code execution from this memory.

The boot ROM memory includes the following features:

- The ROM memory size is 64 kB.
- Supports booting from external static memory such as NOR flash, SPI flash, quad SPI flash, USB0, and USB1.
- Includes API for OTP programming.
- Includes a flexible USB device stack that supports Human Interface Device (HID), Mass Storage Class (MSC), and Device Firmware Upgrade (DFU) drivers.

The default boot source is the flash memory. Several other boot modes are available if P2\_7 is LOW on reset depending on the values of the OTP bits BOOT\_SRC. If the OTP memory is not programmed or the BOOT\_SRC bits are all zero, the states of the boot pins P2\_9, P2\_8, P1\_2, and P1\_1 determine the boot mode.

 Table 4.
 Boot mode when OTP BOOT\_SRC bits are programmed

| Boot mode  | BOOT_SRC<br>bit 3 | BOOT_SRC<br>bit 2 | BOOT_SRC<br>bit 1 | BOOT_SRC<br>bit 0 | Description                                                                                         |
|------------|-------------------|-------------------|-------------------|-------------------|-----------------------------------------------------------------------------------------------------|
| Pin state  | 0                 | 0                 | 0                 | 0                 | The reset state of P1_1, P1_2, P2_8, and P2_9 pins determines the boot source. See <u>Table 5</u> . |
| USART0     | 0                 | 0                 | 0                 | 1                 | Enter ISP mode using USART0 functions on pins P2_0 and P2_1.                                        |
| SPIFI      | 0                 | 0                 | 1                 | 0                 | Boot from Quad SPI flash connected to the SPIFI interface using pins P3_3 to P3_8.                  |
| EMC 8-bit  | 0                 | 0                 | 1                 | 1                 | Boot from external static memory (such as NOR flash) using CS0 and an 8-bit data bus.               |
| EMC 16-bit | 0                 | 1                 | 0                 | 0                 | Boot from external static memory (such as NOR flash) using CS0 and a 16-bit data bus.               |
| EMC 32-bit | 0                 | 1                 | 0                 | 1                 | Boot from external static memory (such as NOR flash) using CS0 and a 32-bit data bus.               |

LPC185X\_3X\_2X\_1X

© NXP B.V. 2016. All rights reserved.

#### 32-bit ARM Cortex-M3 microcontroller

- Read and write buffers to reduce latency and to improve performance.
- 8/16/32 data and 24 address lines-wide static memory support.
- 16-bit and 32-bit wide chip select SDRAM memory support.
- Static memory features include:
  - Asynchronous page mode read.
  - Programmable Wait States.
  - Bus turnaround delay.
  - Output enable and write enable delays.
  - Extended wait.
- Four chip selects for synchronous memory and four chip selects for static memory devices.
- Power-saving modes dynamically control CKE and CLKOUT to SDRAMs.
- Software-controlled dynamic memory self-refresh mode.
- Controller supports 2048 (A0 to A10), 4096 (A0 to A11), and 8192 (A0 to A12) row address synchronous memory parts. Those are typically 512 MB, 256 MB, and 128 MB parts.
- Separate reset domains allow auto-refresh through a chip reset if desired.

Note: Synchronous static memory devices (synchronous burst mode) are not supported.

### 7.15.6 High-speed USB Host/Device/OTG interface (USB0)

**Remark:** USB0 is available on the following parts: LPC185x, LPC183x, LPC182x. USB0 is not available on the LPC181x parts.

The USB OTG module allows the part to connect directly to a USB host such as a PC (in device mode) or to a USB device in host mode.

#### 7.15.6.1 Features

- On-chip UTMI+ compliant high-speed transceiver (PHY).
- Complies with Universal Serial Bus specification 2.0.
- Complies with USB On-The-Go supplement.
- Complies with Enhanced Host Controller Interface Specification.
- Supports auto USB 2.0 mode discovery.
- Supports all high-speed USB-compliant peripherals.
- Supports all full-speed USB-compliant peripherals.
- Supports software Host Negotiation Protocol (HNP) and Session Request Protocol (SRP) for OTG peripherals.
- Supports interrupts.
- Supports Start Of Frame (SOF) frame length adjust.
- This module has its own, integrated DMA engine.
- USB interface electrical test software included in ROM USB stack.

32-bit ARM Cortex-M3 microcontroller

### 7.17 Counter/timers and motor control

#### 7.17.1 General purpose 32-bit timers/external event counter

**Remark:** The LPC185x/3x/2x/1x include four 32-bit timer/counters.

The timer/counter is designed to count cycles of the system derived clock or an externally supplied clock. It can optionally generate interrupts, generate timed DMA requests, or perform other actions at specified timer values, based on four match registers. Each timer/counter also includes two capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### 7.17.1.1 Features

- A 32-bit timer/counter with a programmable 32-bit prescaler.
- Counter or timer operation.
- Two 32-bit capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event can also generate an interrupt.
- Four 32-bit match registers that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.
- Up to two match registers can be used to generate timed DMA requests.

### 7.17.2 Motor control PWM

The motor control PWM is a specialized PWM supporting 3-phase motors and other combinations. Feedback inputs are provided to automatically sense rotor position and use that information to ramp speed up or down. An abort input causes the PWM to release all motor drive outputs immediately. At the same time, the motor control PWM is highly configurable for other generalized timing, counting, capture, and compare applications.

### 7.17.3 Quadrature Encoder Interface (QEI)

A quadrature encoder, also known as a 2-channel incremental encoder, converts angular displacement into two pulse signals. By monitoring both the number of pulses and the relative phase of the two signals, the user code can track the position, direction of rotation, and velocity. In addition, a third channel, or index signal, can be used to reset the position counter. The quadrature encoder interface decodes the digital pulses from a quadrature encoder wheel to integrate position over time and determine direction of rotation. In addition, the QEI can capture the velocity of the encoder wheel.

#### 7.17.3.1 Features

• Tracks encoder position.

LPC185X 3X 2X 1X

#### 32-bit ARM Cortex-M3 microcontroller

There are three levels of the Code Read Protection:

- In level CRP1, access to the chip via the JTAG is disabled. Partial flash updates are allowed (excluding flash sector 0) using a limited set of the ISP commands. This level is useful when CRP is required and flash field updates are needed. CRP1 does prevent the user code from erasing all sectors.
- In level CRP2, access to the chip via the JTAG is disabled. Only a full flash erase and update using a reduced set of the ISP commands is allowed.
- In level CRP3, any access to the chip via the JTAG pins or the ISP is disabled. This
  mode also disables the ISP override using P2\_7 pin. If necessary, the application
  code must provide a flash update mechanism using the IAP calls or using the
  reinvoke ISP command to enable flash update via USART0. See Table 5.

#### CAUTION



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

## 7.21 Emulation and debugging

Debug and trace functions are integrated into the ARM Cortex-M3. Serial wire debug and trace functions are supported in addition to a standard JTAG debug and parallel trace functions. The ARM Cortex-M3 is configured to support up to eight breakpoints and four watch points.

LPC185X\_3X\_2X\_1X

32-bit ARM Cortex-M3 microcontroller

## 10. Static characteristics

### Table 11. Static characteristics

 $T_{amb} = -40$  °C to +105 °C, unless otherwise specified.

| Symbol                    | Parameter                        | Conditions                                                                                 |               | Min | Typ[1] | Max | Unit |
|---------------------------|----------------------------------|--------------------------------------------------------------------------------------------|---------------|-----|--------|-----|------|
| Supply pins               |                                  |                                                                                            |               |     |        |     |      |
| V <sub>DD(IO)</sub>       | input/output supply voltage      |                                                                                            |               | 2.4 | -      | 3.6 | V    |
| V <sub>DD(REG)(3V3)</sub> | regulator supply voltage (3.3 V) |                                                                                            | [2]           | 2.4 | -      | 3.6 | V    |
| V <sub>DDA(3V3)</sub>     | analog supply voltage            | on pin VDDA                                                                                |               | 2.4 | -      | 3.6 | V    |
|                           | (3.3 V)                          | on pins<br>USB0_VDDA3V3_<br>DRIVER and<br>USB0_VDDA3V3                                     |               | 3.0 | 3.3    | 3.6 | V    |
| V <sub>BAT</sub>          | battery supply voltage           |                                                                                            | [2]           | 2.4 | -      | 3.6 | V    |
| V <sub>prog(pf)</sub>     | polyfuse programming voltage     | on pin VPP (for OTP)                                                                       | [3]           | 2.7 | -      | 3.6 | V    |
| I <sub>prog(pf)</sub>     | polyfuse programming<br>current  | on pin VPP; OTP<br>programming time ≤<br>1.6 ms                                            |               | -   | -      | 30  | mA   |
| I <sub>DD(REG)(3V3)</sub> | regulator supply current         | Active mode; code                                                                          |               |     |        |     |      |
|                           | (3.3 V)                          | while(1){}                                                                                 |               |     |        |     |      |
|                           |                                  | executed from RAM; all<br>peripherals disabled;<br>PLL1 enabled                            |               |     |        |     |      |
|                           |                                  | CCLK = 12 MHz                                                                              | [4]           | -   | 10     | -   | mA   |
|                           |                                  | CCLK = 60 MHz                                                                              | [4]           |     | 28     | -   | mA   |
|                           |                                  | CCLK = 120 MHz                                                                             | [4]           | -   | 51     | -   | mA   |
|                           |                                  | CCLK = 180 MHz                                                                             | [4]           | -   | 74     | -   | mA   |
| I <sub>DD(REG)(3V3)</sub> | regulator supply current         | all peripherals disabled                                                                   |               |     |        |     |      |
|                           | (3.3 V)                          | sleep mode                                                                                 | [4][5]        | -   | 8.8    | -   | mA   |
|                           |                                  | deep-sleep mode                                                                            | [4]           | -   | 145    | -   | μA   |
|                           |                                  | power-down mode                                                                            | [4]           | -   | 23     | -   | μA   |
|                           |                                  | deep power-down<br>mode                                                                    | <u>[4][6]</u> | -   | 0.05   | -   | μΑ   |
|                           |                                  | deep power-down<br>mode; VBAT floating                                                     | [4]           | -   | 3.0    | -   | μΑ   |
| I <sub>BAT</sub>          | battery supply current           | V <sub>BAT</sub> = 3.0 V;<br>V <sub>DD(REG)(3V3)</sub> = 3.3 V                             | [7]           | -   | -      | 0.1 | μΑ   |
| I <sub>BAT</sub>          | battery supply current           | Deep power-down mode;<br>RTC running;<br>$V_{DD(REG)(3V3)}$ floating;<br>$V_{BAT} = 3.3 V$ |               | -   | 3.0    | -   | μΑ   |
|                           |                                  | V <sub>DD(REG)(3V3)</sub> =<br>V <sub>BAT</sub> = 3.3 V                                    |               | -   | 1.5    | -   | μA   |

32-bit ARM Cortex-M3 microcontroller

| Symbol                | Parameter                                                                   | Conditions                                           |      | Min | Typ[1] | Мах  | Unit |
|-----------------------|-----------------------------------------------------------------------------|------------------------------------------------------|------|-----|--------|------|------|
| V <sub>BUS</sub>      | bus supply voltage                                                          |                                                      | [17] | -   | -      | 5.25 | V    |
| V <sub>DI</sub>       | differential input sensitivity voltage                                      | (D+) – (D–)                                          |      | 0.2 | -      | -    | V    |
| V <sub>CM</sub>       | differential common mode voltage range                                      | includes V <sub>DI</sub> range                       |      | 0.8 | -      | 2.5  | V    |
| V <sub>th(rs)se</sub> | single-ended receiver<br>switching threshold<br>voltage                     |                                                      |      | 0.8 | -      | 2.0  | V    |
| V <sub>OL</sub>       | LOW-level output<br>voltage for<br>low-/full-speed                          | $R_L$ of 1.5 k $\Omega$ to 3.6 V                     |      | -   | -      | 0.18 | V    |
| V <sub>OH</sub>       | HIGH-level output<br>voltage (driven) for<br>low-/full-speed                | $R_L$ of 15 k $\Omega$ to GND                        |      | 2.8 | -      | 3.5  | V    |
| C <sub>trans</sub>    | transceiver capacitance                                                     | pin to GND                                           |      | -   | -      | 20   | pF   |
| Z <sub>DRV</sub>      | driver output<br>impedance for driver<br>which is not high-speed<br>capable | with 33 $\Omega$ series resistor; steady state drive | [18] | 36  | -      | 44.1 | Ω    |

#### **Table 11.** Static characteristics ...continued $T_{amb} = -40$ °C to +105 °C, unless otherwise specified.

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

[2] The recommended operating condition for the battery supply is  $V_{DD(REG)(3V3)} > V_{BAT} + 0.2$  V. Special conditions for  $V_{DD(REG)(3V3)}$  apply when writing to the flash and EEPROM. See Table 16 and Table 15.

- [3] Pin VPP should either be not connected (when OTP does not need to be programmed) or tied to pins VDDIO and VDDREG to ensure the same ramp-up time for both supply voltages.
- [4]  $V_{DD(REG)(3V3)} = 3.3 \text{ V}; V_{DD(IO)} = 3.3 \text{ V}; T_{amb} = 25 \text{ °C}.$
- [5] PLL1 disabled; IRC running; CCLK = 12 MHz.

[6]  $V_{BAT} = 3.6$  V.

[7] T<sub>amb</sub> = -40 °C to +105 °C; V<sub>DD(IO)</sub> = V<sub>DDA</sub> = 3.6 V; over entire frequency range CCLK = 12 MHz to 180 MHz; in active mode, sleep mode; deep-sleep mode, power-down mode, and deep power-down mode.

[8] V<sub>ps</sub> corresponds to the output of the power switch (see Figure 9) which is determined by the greater of V<sub>BAT</sub> and V<sub>DD(Reg)(3V3)</sub>.

- [9]  $V_{DDA(3V3)} = 3.3 \text{ V}; \text{ T}_{amb} = 25 \text{ °C}.$
- [10] Allowed as long as the current limit does not exceed the maximum current allowed by the device.
- [11] To V<sub>SS</sub>.
- [12] The values specified are simulated and absolute values.
- [13] The weak pull-up resistor is connected to the  $V_{DD(IO)}$  rail and pulls up the I/O pin to the  $V_{DD(IO)}$  level.
- [14] The input cell disables the weak pull-up resistor when the applied input voltage exceeds  $V_{DD(IO)}$ .
- [15] The parameter value specified is a simulated value excluding bond capacitance.
- [16] For USB operation 3.0 V  $\leq$  V\_{DD((IO)}  $\leq$  3.6 V. Guaranteed by design.
- [17] V<sub>DD(IO)</sub> present.
- [18] Includes external resistors of 33  $\Omega\pm$  1 % on D+ and D–.

32-bit ARM Cortex-M3 microcontroller



### 10.2 Peripheral power consumption

The typical power consumption at T = 25  $^{\circ}$ C for each individual peripheral is measured as follows:

- 1. Enable all branch clocks and measure the current I<sub>DD(REG)(3V3)</sub>.
- 2. Disable the branch clock to the peripheral to be measured and keep all other branch clocks enabled.
- 3. Calculate the difference between measurement 1 and 2. The result is the peripheral power consumption.

| Table 12. | Peripheral | power | consumption |
|-----------|------------|-------|-------------|
|-----------|------------|-------|-------------|

| Peripheral | Branch clock               | I <sub>DD(REG)(3V3)</sub> in mA    |                                    |
|------------|----------------------------|------------------------------------|------------------------------------|
|            |                            | Branch clock<br>frequency = 48 MHz | Branch clock<br>frequency = 96 MHz |
| I2C1       | CLK_APB3_I2C1              | 0.01                               | 0.01                               |
| I2C0       | CLK_APB1_I2C0              | < 0.01                             | 0.02                               |
| DAC        | CLK_APB3_DAC               | 0.01                               | 0.02                               |
| ADC0       | CLK_APB3_ADC0              | 0.07                               | 0.07                               |
| ADC1       | CLK_APB3_ADC1              | 0.07                               | 0.07                               |
| CAN0       | CLK_APB3_CAN0              | 0.17                               | 0.17                               |
| CAN1       | CLK_APB1_CAN1              | 0.16                               | 0.15                               |
| MOTOCON    | CLK_APB1_MOTOCON           | 0.04                               | 0.04                               |
| 12S        | CLK_APB1_I2S               | 0.09                               | 0.08                               |
| SPIFI      | CLK_SPIFI,<br>CLK_M3_SPIFI | 1.14                               | 2.29                               |
| GPIO       | CLK_M3_GPIO                | 0.72                               | 1.43                               |

LPC185X\_3X\_2X\_1X

Product data sheet

© NXP B.V. 2016. All rights reserved.

32-bit ARM Cortex-M3 microcontroller

### 11.14 USB interface

#### Table 31. Dynamic characteristics: USB0 and USB1 pins (full-speed)

 $C_L = 50 \text{ pF}; R_{pu} = 1.5 \text{ k}\Omega \text{ on } D+ \text{ to } V_{DD(IO)}$ , unless otherwise specified;  $3.0 \text{ V} \le V_{DD(IO)} \le 3.6 \text{ V}$ .

| Symbol             | Parameter                                                   | Conditions                              |     | Min   | Тур | Max    | Unit |
|--------------------|-------------------------------------------------------------|-----------------------------------------|-----|-------|-----|--------|------|
| t <sub>r</sub>     | rise time                                                   | 10 % to 90 %                            |     | 4.0   | -   | 20.0   | ns   |
| t <sub>f</sub>     | fall time                                                   | 10 % to 90 %                            |     | 4.0   | -   | 20.0   | ns   |
| t <sub>FRFM</sub>  | differential rise and fall time matching                    | t <sub>r</sub> / t <sub>f</sub>         |     | 90    | -   | 111.11 | %    |
| V <sub>CRS</sub>   | output signal crossover voltage                             |                                         |     | 1.3   | -   | 2.0    | V    |
| t <sub>FEOPT</sub> | source SE0 interval of EOP                                  | see Figure 35                           |     | 160   | -   | 175    | ns   |
| t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | see <u>Figure 35</u>                    |     | -2    | -   | +5     | ns   |
| t <sub>JR1</sub>   | receiver jitter to next transition                          |                                         |     | -18.5 | -   | +18.5  | ns   |
| t <sub>JR2</sub>   | receiver jitter for paired transitions                      | 10 % to 90 %                            |     | -9    | -   | +9     | ns   |
| t <sub>EOPR1</sub> | EOP width at receiver                                       | must reject as<br>EOP; see<br>Figure 35 | [1] | 40    | -   | -      | ns   |
| teopr2             | EOP width at receiver                                       | must accept as<br>EOP; see<br>Figure 35 | [1] | 82    | -   | -      | ns   |

[1] Characterized but not implemented as production test. Guaranteed by design.

**Remark:** If only USB0 (HS USB) is used, the pins VDDREG and VDDIO can be at different voltages within the operating range but should have the same ramp up time. If USB1(FS USB) is used, the pins VDDREG and VDDIO should be a minimum of 3.0 V and be tied together.



### 32-bit ARM Cortex-M3 microcontroller

### 11.18 SPIFI

#### Table 36. Dynamic characteristics: SPIFI

 $T_{amb} = -40 \text{ °C to } +105 \text{ °C}; 2.4 \text{ V} \le V_{DD(REG)(3V3)} \le 3.6 \text{ V}; 2.7 \text{ V} \le V_{DD(IO)} \le 3.6 \text{ V}. C_L = 20 \text{ pF.}$ Sampled at 90 % and 10 % of the signal level. EHS = 1 for all pins. Simulated values.

| Symbol               | Parameter              | Min | Max | Unit |
|----------------------|------------------------|-----|-----|------|
| T <sub>cy(clk)</sub> | clock cycle time       | 9.6 | -   | ns   |
| t <sub>DS</sub>      | data set-up time       | 3.2 | -   | ns   |
| t <sub>DH</sub>      | data hold time         | 0   | -   | ns   |
| t <sub>v(Q)</sub>    | data output valid time | -   | 3.2 | ns   |
| t <sub>h(Q)</sub>    | data output hold time  | 0.6 | -   | ns   |



### 32-bit ARM Cortex-M3 microcontroller

| External pin 4-bit mono STN dual panel |                     | 8-bit mono STN dual panel |                     | Color STN dual panel |                     |                  |
|----------------------------------------|---------------------|---------------------------|---------------------|----------------------|---------------------|------------------|
|                                        | LPC18xx pin<br>used | LCD function              | LPC18xx pin<br>used | LCD function         | LPC18xx pin<br>used | LCD function     |
| LCD_VD2                                | P4_3                | UD[2]                     | P4_3                | UD[2]                | P4_3                | UD[2]            |
| LCD_VD1                                | P4_4                | UD[1]                     | P4_4                | UD[1]                | P4_4                | UD[1]            |
| LCD_VD0                                | P4_1                | UD[0]                     | P4_1                | UD[0]                | P4_1                | UD[0]            |
| LCD_LP                                 | P7_6                | LCDLP                     | P7_6                | LCDLP                | P7_6                | LCDLP            |
| LCD_ENAB/<br>LCDM                      | P4_6                | LCDENAB/<br>LCDM          | P4_6                | LCDENAB/<br>LCDM     | P4_6                | LCDENAB/<br>LCDM |
| LCD_FP                                 | P4_5                | LCDFP                     | P4_5                | LCDFP                | P4_5                | LCDFP            |
| LCD_DCLK                               | P4_7                | LCDDCLK                   | P4_7                | LCDDCLK              | P4_7                | LCDDCLK          |
| LCD_LE                                 | P7_0                | LCDLE                     | P7_0                | LCDLE                | P7_0                | LCDLE            |
| LCD_PWR                                | P7_7                | LCDPWR                    | P7_7                | LCDPWR               | P7_7                | LCDPWR           |
| GP_CLKIN                               | PF_4                | LCDCLKIN                  | PF_4                | LCDCLKIN             | PF_4                | LCDCLKIN         |

## Table 40. LCD panel connections for STN dual panel mode

### Table 41. LCD panel connections for TFT panels

| External pin | TFT 12 bit (4:4:4<br>mode) |                 | TFT 16 bit (5:6:5 mode) |                 | TFT 16 bit (1:5:5:5 mode) |                 | TFT 24 bit          |                 |
|--------------|----------------------------|-----------------|-------------------------|-----------------|---------------------------|-----------------|---------------------|-----------------|
|              | LPC18xx<br>pin used        | LCD<br>function | LPC18xx<br>pin used     | LCD<br>function | LPC18xx pin<br>used       | LCD<br>function | LPC18xx<br>pin used | LCD<br>function |
| LCD_VD23     | PB_0                       | BLUE3           | PB_0                    | BLUE4           | PB_0                      | BLUE4           |                     | BLUE7           |
| LCD_VD22     | PB_1                       | BLUE2           | PB_1                    | BLUE3           | PB_1                      | BLUE3           |                     | BLUE6           |
| LCD_VD21     | PB_2                       | BLUE1           | PB_2                    | BLUE2           | PB_2                      | BLUE2           |                     | BLUE5           |
| LCD_VD20     | PB_3                       | BLUE0           | PB_3                    | BLUE1           | PB_3                      | BLUE1           |                     | BLUE4           |
| LCD_VD19     | -                          | -               | P7_1                    | BLUE0           | P7_1                      | BLUE0           |                     | BLUE3           |
| LCD_VD18     | -                          | -               | -                       | -               | P7_2                      | intensity       |                     | BLUE2           |
| LCD_VD17     | -                          | -               | -                       | -               | -                         | -               | P7_3                | BLUE1           |
| LCD_VD16     | -                          | -               | -                       | -               | -                         | -               | P7_4                | BLUE0           |
| LCD_VD15     | PB_4                       | GREEN3          | PB_4                    | GREEN5          | PB_4                      | GREEN4          | PB_4                | GREEN7          |
| LCD_VD14     | PB_5                       | GREEN2          | PB_5                    | GREEN4          | PB_5                      | GREEN3          | PB_5                | GREEN6          |
| LCD_VD13     | PB_6                       | GREEN1          | PB_6                    | GREEN3          | PB_6                      | GREEN2          | PB_6                | GREEN5          |
| LCD_VD12     | P8_3                       | GREEN0          | P8_3                    | GREEN2          | P8_3                      | GREEN1          | P8_3                | GREEN4          |
| LCD_VD11     | -                          | -               | P4_9                    | GREEN1          | P4_9                      | GREEN0          | P4_9                | GREEN3          |
| LCD_VD10     | -                          | -               | P4_10                   | GREEN0          | P4_10                     | intensity       | P4_10               | GREEN2          |
| LCD_VD9      | -                          | -               | -                       | -               | -                         | -               | P4_8                | GREEN1          |
| LCD_VD8      | -                          | -               | -                       | -               | -                         | -               | P7_5                | GREEN0          |
| LCD_VD7      | P8_4                       | RED3            | P8_4                    | RED4            | P8_4                      | RED4            | P8_4                | RED7            |
| LCD_VD6      | P8_5                       | RED2            | P8_5                    | RED3            | P8_5                      | RED3            | P8_5                | RED6            |
| LCD_VD5      | P8_6                       | RED1            | P8_6                    | RED2            | P8_6                      | RED2            | P8_6                | RED5            |
| LCD_VD4      | P8_7                       | RED0            | P8_7                    | RED1            | P8_7                      | RED1            | P8_7                | RED4            |
| LCD_VD3      | -                          | -               | P4_2                    | RED0            | P4_2                      | RED0            | P4_2                | RED3            |
| LCD_VD2      | -                          | -               | -                       | -               | P4_3                      | intensity       | P4_3                | RED2            |
| LCD_VD1      | -                          | -               | -                       | -               | -                         | -               | P4_4                | RED1            |

LPC185X\_3X\_2X\_1X

32-bit ARM Cortex-M3 microcontroller



Fig 52. Package outline of the LQFP100 package

© NXP B.V. 2016. All rights reserved.

LPC185X 3X 2X 1X

32-bit ARM Cortex-M3 microcontroller

## 16. Abbreviations

| Table 44.   Abbreviations    |                                                        |  |  |  |  |
|------------------------------|--------------------------------------------------------|--|--|--|--|
| Acronym                      | Description                                            |  |  |  |  |
| ADC                          | Analog-to-Digital Converter                            |  |  |  |  |
| AHB                          | Advanced High-performance Bus                          |  |  |  |  |
| APB                          | Advanced Peripheral Bus                                |  |  |  |  |
| API                          | Application Programming Interface                      |  |  |  |  |
| BOD                          | BrownOut Detection                                     |  |  |  |  |
| BGA                          | Ball Grid Array                                        |  |  |  |  |
| CAN                          | Controller Area Network                                |  |  |  |  |
| CMAC                         | Cipher-based Message Authentication Code               |  |  |  |  |
| CSMA/CD                      | Carrier Sense Multiple Access with Collision Detection |  |  |  |  |
| DAC                          | Digital-to-Analog Converter                            |  |  |  |  |
| DMA                          | Direct Memory Access                                   |  |  |  |  |
| EOP                          | End Of Packet                                          |  |  |  |  |
| ETB                          | Embedded Trace Buffer                                  |  |  |  |  |
| ETM                          | Embedded Trace Macrocell                               |  |  |  |  |
| GPIO                         | General-Purpose Input/Output                           |  |  |  |  |
| IRC                          | Internal RC                                            |  |  |  |  |
| IrDA                         | Infrared Data Association                              |  |  |  |  |
| JTAG                         | Joint Test Action Group                                |  |  |  |  |
| LCD                          | Liquid Crystal Display                                 |  |  |  |  |
| LSB                          | Least Significant Bit                                  |  |  |  |  |
| LQFP                         | Low Quad Flat Package                                  |  |  |  |  |
| MAC                          | Media Access Control                                   |  |  |  |  |
| MCU                          | MicroController Unit                                   |  |  |  |  |
| MIIM                         | Media Independent Interface Management                 |  |  |  |  |
| n.c.                         | not connected                                          |  |  |  |  |
| OTG                          | On-The-Go                                              |  |  |  |  |
| PHY                          | PHYsical layer                                         |  |  |  |  |
| PLL                          | ase-Locked Loop                                        |  |  |  |  |
| PWM                          | Pulse Width Modulator                                  |  |  |  |  |
| RMII                         | Reduced Media Independent Interface                    |  |  |  |  |
| SDRAM                        | Synchronous Dynamic Random Access Memory               |  |  |  |  |
| SPI                          | Serial Peripheral Interface                            |  |  |  |  |
| SSI                          | Serial Synchronous Interface                           |  |  |  |  |
| SSP                          | Synchronous Serial Port                                |  |  |  |  |
| TCP/IP                       | Transmission Control Protocol/Internet Protocol        |  |  |  |  |
| TTL                          | Transistor-Transistor Logic                            |  |  |  |  |
| UART                         | Universal Asynchronous Receiver/Transmitter            |  |  |  |  |
| JLPI UTMI+ Low Pin Interface |                                                        |  |  |  |  |