



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                                         |
|----------------------------|------------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                                                |
| Core Size                  | 32-Bit Single-Core                                                                             |
| Speed                      | 150MHz                                                                                         |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, Microwire, SD, SPI, SSI, SSP, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, Motor Control PWM, POR, PWM, WDT                |
| Number of I/O              | 80                                                                                             |
| Program Memory Size        | 1MB (1M × 8)                                                                                   |
| Program Memory Type        | FLASH                                                                                          |
| EEPROM Size                | -                                                                                              |
| RAM Size                   | 136K x 8                                                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                                      |
| Data Converters            | A/D 16x10b; D/A 1x10b                                                                          |
| Oscillator Type            | Internal                                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                              |
| Mounting Type              | Surface Mount                                                                                  |
| Package / Case             | 256-LBGA                                                                                       |
| Supplier Device Package    | 256-LBGA (17x17)                                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1837fet256-551                      |
|                            |                                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M3 microcontroller

| Pin name |         |          | .contini |         |            | Reset state |      | Description                                                                                                                                                |
|----------|---------|----------|----------|---------|------------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | LBGA256 | TFBGA100 | LQFP144  | LQFP208 |            | Reset       | Type |                                                                                                                                                            |
| P1_16    | M7      | H9       | 64       | 90      | [2]        | N;          | I/O  | GPIO0[3] — General purpose digital input/output pin.                                                                                                       |
|          |         |          |          |         |            | PU          | I    | U2_RXD — Receiver input for USART2.                                                                                                                        |
|          |         |          |          |         |            |             | -    | R — Function reserved.                                                                                                                                     |
|          |         |          |          |         |            |             | I    | ENET_CRS — Ethernet Carrier Sense (MII interface).                                                                                                         |
|          |         |          |          |         |            |             | 0    | T0_MAT0 — Match output 0 of timer 0.                                                                                                                       |
|          |         |          |          |         |            |             | -    | R — Function reserved.                                                                                                                                     |
|          |         |          |          |         |            |             | I/O  | EMC_D9 — External memory data line 9.                                                                                                                      |
|          |         |          |          |         |            |             | I    | <b>ENET_RX_DV</b> — Ethernet Receive Data Valid (RMII/MII interface).                                                                                      |
| P1_17    | M8      | H10      | 66       | 93      | <u>[3]</u> | N;          | I/O  | GPIO0[12] — General purpose digital input/output pin.                                                                                                      |
|          |         |          |          |         |            | PU          | I/O  | <b>U2_UCLK</b> — Serial clock input/output for USART2 in synchronous mode.                                                                                 |
|          |         |          |          |         |            |             | -    | R — Function reserved.                                                                                                                                     |
|          |         |          |          |         |            |             | I/O  | ENET_MDIO — Ethernet MIIM data input and output.                                                                                                           |
|          |         |          |          |         |            |             | I    | T0_CAP3 — Capture input 3 of timer 0.                                                                                                                      |
|          |         |          |          |         |            |             | 0    | CAN1_TD — CAN1 transmitter output.                                                                                                                         |
|          |         |          |          |         |            |             | -    | R — Function reserved.                                                                                                                                     |
|          |         |          |          |         |            |             | -    | R — Function reserved.                                                                                                                                     |
| P1_18    | N12     | J10      | 67       | 95      | [2]        | N;          | I/O  | GPIO0[13] — General purpose digital input/output pin.                                                                                                      |
|          |         |          |          |         |            | PU          | I/O  | <b>U2_DIR</b> — RS-485/EIA-485 output enable/direction control for USART2.                                                                                 |
|          |         |          |          |         |            |             | -    | R — Function reserved.                                                                                                                                     |
|          |         |          |          |         |            |             | 0    | <b>ENET_TXD0</b> — Ethernet transmit data 0 (RMII/MII interface).                                                                                          |
|          |         |          |          |         |            |             | 0    | T0_MAT3 — Match output 3 of timer 0.                                                                                                                       |
|          |         |          |          |         |            |             | I    | CAN1_RD — CAN1 receiver input.                                                                                                                             |
|          |         |          |          |         |            |             | -    | R — Function reserved.                                                                                                                                     |
|          |         |          |          |         |            |             | I/O  | <b>EMC_D10</b> — External memory data line 10.                                                                                                             |
| P1_19    | M11     | K9       | 68       | 96      | [2]        | N;<br>PU    | I    | <b>ENET_TX_CLK (ENET_REF_CLK)</b> — Ethernet Transmit<br>Clock (MII interface) or Ethernet Reference Clock (RMII<br>interface).                            |
|          |         |          |          |         |            |             | I/O  | SSP1_SCK — Serial clock for SSP1.                                                                                                                          |
|          |         |          |          |         |            |             | -    | R — Function reserved.                                                                                                                                     |
|          |         |          |          |         |            |             | -    | R — Function reserved.                                                                                                                                     |
|          |         |          |          |         |            |             | 0    | CLKOUT — Clock output pin.                                                                                                                                 |
|          |         |          |          |         |            |             | -    | R — Function reserved.                                                                                                                                     |
|          |         |          |          |         |            |             | 0    | I2S0_RX_MCLK — I <sup>2</sup> S receive master clock.                                                                                                      |
|          |         |          |          |         |            |             | I/O  | <b>I2S1_TX_SCK</b> — Transmit Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the $l^2S$ -bus specification. |

 Table 3.
 Pin description ...continued

### 32-bit ARM Cortex-M3 microcontroller

| Pin name |         | 0        |         |         |     | e           |      | Description                                                                                              |
|----------|---------|----------|---------|---------|-----|-------------|------|----------------------------------------------------------------------------------------------------------|
|          | LBGA256 | TFBGA100 | LQFP144 | LQFP208 |     | Reset state | Type |                                                                                                          |
| P2_8     | J16     | C6       | 98      | 140     | [2] | N;          | -    | <b>R</b> — Function reserved. External boot pin (see <u>Table 5</u> )                                    |
|          |         |          |         |         |     | PU          | 0    | <b>CTOUT_0</b> — SCTimer/PWM output 0. Match output 0 of timer 0.                                        |
|          |         |          |         |         |     |             | I/O  | <b>U3_DIR</b> — RS-485/EIA-485 output enable/direction control for USART3.                               |
|          |         |          |         |         |     |             | I/O  | <b>EMC_A8</b> — External memory address line 8.                                                          |
|          |         |          |         |         |     |             | I/O  | <b>GPIO5[7]</b> — General purpose digital input/output pin.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
| P2_9     | H16     | B10      | 102     | 144     | [2] | N;<br>PU    | I/O  | <b>GPIO1[10]</b> — General purpose digital input/output pin.<br>External boot pin (see <u>Table 5</u> ). |
|          |         |          |         |         |     |             | 0    | <b>CTOUT_3</b> — SCTimer/PWM output 3. Match output 3 of timer 0.                                        |
|          |         |          |         |         |     |             | I/O  | U3_BAUD — Baud pin for USART3.                                                                           |
|          |         |          |         |         |     |             | I/O  | EMC_A0 — External memory address line 0.                                                                 |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
| P2_10    | G16     | E8       | 104     | 146     | [2] | N;          | I/O  | <b>GPIO0[14]</b> — General purpose digital input/output pin.                                             |
|          |         |          |         |         |     | PU          | 0    | <b>CTOUT_2</b> — SCTimer/PWM output 2. Match output 2 of timer 0.                                        |
|          |         |          |         |         |     |             | 0    | U2_TXD — Transmitter output for USART2.                                                                  |
|          |         |          |         |         |     |             | I/O  | EMC_A1 — External memory address line 1.                                                                 |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
| P2_11    | F16     | A9       | 105     | 148     | [2] | N;          | I/O  | GPIO1[11] — General purpose digital input/output pin.                                                    |
|          |         |          |         |         |     | PU          | 0    | <b>CTOUT_5</b> — SCTimer/PWM output 5. Match output 3 of timer 3.                                        |
|          |         |          |         |         |     |             | I    | U2_RXD — Receiver input for USART2.                                                                      |
|          |         |          |         |         |     |             | I/O  | EMC_A2 — External memory address line 2.                                                                 |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                                                                   |

#### Table 3. Pin description ...continued

### 32-bit ARM Cortex-M3 microcontroller

| Pin name  | Pin descrip |          |         |         |     | Ø           |      | Description                                                                                                                                                        |
|-----------|-------------|----------|---------|---------|-----|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T in name | LBGA256     | TFBGA100 | LQFP144 | LQFP208 |     | Reset state | Type |                                                                                                                                                                    |
| P5_7      | R12         | -        | 65      | 91      | [2] | N;          | I/O  | <b>GPIO2[7]</b> — General purpose digital input/output pin.                                                                                                        |
|           |             |          |         |         |     | PU          | 0    | MCOA2 — Motor control PWM channel 2, output A.                                                                                                                     |
|           |             |          |         |         |     |             | I/O  | EMC_D11 — External memory data line 11.                                                                                                                            |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
|           |             |          |         |         |     |             | I    | <b>U1_RXD</b> — Receiver input for UART1.                                                                                                                          |
|           |             |          |         |         |     |             | 0    | T1_MAT3 — Match output 3 of timer 1.                                                                                                                               |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
| P6_0      | M12         | H7       | 73      | 105     | [2] | N;          | -    | R — Function reserved.                                                                                                                                             |
|           |             |          |         |         |     | PU          | 0    | I2S0_RX_MCLK — I <sup>2</sup> S receive master clock.                                                                                                              |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
|           |             |          |         |         |     |             | I/O  | <b>I2S0_RX_SCK</b> — Receive Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the $l^2$ S-bus specification.          |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
| P6_1      | R15         | G5       | 74      | 107     | [2] | N;          | I/O  | GPIO3[0] — General purpose digital input/output pin.                                                                                                               |
|           |             |          |         |         |     | PU          | 0    | EMC_DYCS1 — SDRAM chip select 1.                                                                                                                                   |
|           |             |          |         |         |     |             | I/O  | <b>U0_UCLK</b> — Serial clock input/output for USART0 in synchronous mode.                                                                                         |
|           |             |          |         |         |     |             | I/O  | <b>I2S0_RX_WS</b> — Receive Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the $PS$ -bus specification.        |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
|           |             |          |         |         |     |             | I    | T2_CAP0 — Capture input 2 of timer 2.                                                                                                                              |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
| P6_2      | L13         | J9       | 78      | 111     | [2] | N;          | I/O  | GPIO3[1] — General purpose digital input/output pin.                                                                                                               |
|           |             |          |         |         |     | PU          | 0    | EMC_CKEOUT1 — SDRAM clock enable 1.                                                                                                                                |
|           |             |          |         |         |     |             | I/O  | <b>U0_DIR</b> — RS-485/EIA-485 output enable/direction control for USART0.                                                                                         |
|           |             |          |         |         |     |             | I/O  | <b>I2S0_RX_SDA</b> — $I^2S$ Receive data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the $I^2S$ -bus specification. |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
|           |             |          |         |         |     |             | I    | T2_CAP1 — Capture input 1 of timer 2.                                                                                                                              |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |
|           |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                             |

 Table 3.
 Pin description ...continued

### 32-bit ARM Cortex-M3 microcontroller

| Pin name | LBGA256 | TFBGA100 | LQFP144 | LQFP208 |                                                                                                                                                        | Reset state | Type | Description                                                                                                                                            |
|----------|---------|----------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| P7_5     | A7      | -        | 133     | 191     | [5]                                                                                                                                                    | N;          | I/O  | <b>GPIO3[13]</b> — General purpose digital input/output pin.                                                                                           |
|          |         |          |         |         |                                                                                                                                                        | PU          | 0    | <b>CTOUT_12</b> — SCTimer/PWM output 12. Match output 3 of timer 3.                                                                                    |
|          |         |          |         |         |                                                                                                                                                        |             | -    | R — Function reserved.                                                                                                                                 |
|          |         |          |         |         |                                                                                                                                                        |             | 0    | LCD_VD8 — LCD data.                                                                                                                                    |
|          |         |          |         |         |                                                                                                                                                        |             | 0    | LCD_VD23 — LCD data.                                                                                                                                   |
|          |         |          |         |         |                                                                                                                                                        |             | 0    | TRACEDATA[1] — Trace data, bit 1.                                                                                                                      |
|          |         |          |         |         |                                                                                                                                                        |             | -    | R — Function reserved.                                                                                                                                 |
|          |         |          |         |         |                                                                                                                                                        |             | -    | R — Function reserved.                                                                                                                                 |
|          |         |          |         |         |                                                                                                                                                        |             | AI   | <b>ADC0_3</b> — ADC0 and ADC1, input channel 3. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. |
| P7_6     | C7      | -        | 134     | 194     | [2]                                                                                                                                                    | N;          | I/O  | GPIO3[14] — General purpose digital input/output pin.                                                                                                  |
|          |         |          |         |         |                                                                                                                                                        | PU          | 0    | <b>CTOUT_11</b> — SCTimer/PWM output 1. Match output 3 of timer 2.                                                                                     |
|          |         |          |         |         |                                                                                                                                                        |             | -    | R — Function reserved.                                                                                                                                 |
|          |         |          |         |         |                                                                                                                                                        |             | 0    | <b>LCD_LP</b> — Line synchronization pulse (STN). Horizontal synchronization pulse (TFT).                                                              |
|          |         |          |         |         |                                                                                                                                                        |             | -    | R — Function reserved.                                                                                                                                 |
|          |         |          |         |         |                                                                                                                                                        |             | 0    | TRACEDATA[2] — Trace data, bit 2.                                                                                                                      |
|          |         |          |         |         |                                                                                                                                                        |             | -    | R — Function reserved.                                                                                                                                 |
|          |         |          |         |         |                                                                                                                                                        |             | -    | R — Function reserved.                                                                                                                                 |
| P7_7     | B6      | -        | 140     | 201     | [5]                                                                                                                                                    | N;          | I/O  | GPIO3[15] — General purpose digital input/output pin.                                                                                                  |
|          |         |          |         |         |                                                                                                                                                        | PU          | 0    | <b>CTOUT_8</b> — SCTimer/PWM output 8. Match output 0 of timer 2.                                                                                      |
|          |         |          |         |         |                                                                                                                                                        |             | -    | R — Function reserved.                                                                                                                                 |
|          |         |          |         |         |                                                                                                                                                        |             | 0    | LCD_PWR — LCD panel power enable.                                                                                                                      |
|          |         |          |         |         |                                                                                                                                                        |             | -    | R — Function reserved.                                                                                                                                 |
|          |         |          |         |         |                                                                                                                                                        |             | 0    | TRACEDATA[3] — Trace data, bit 3.                                                                                                                      |
|          |         |          |         |         |                                                                                                                                                        |             | 0    | ENET_MDC — Ethernet MIIM clock.                                                                                                                        |
|          |         |          |         |         |                                                                                                                                                        |             | -    | R — Function reserved.                                                                                                                                 |
|          |         |          |         | AI      | <b>ADC1_6</b> — ADC1 and ADC0, input channel 6. Configure the pin as GPIO input and use the ADC function select register in the SCU to select the ADC. |             |      |                                                                                                                                                        |

 Table 3.
 Pin description ...continued

### 32-bit ARM Cortex-M3 microcontroller

| Pin name | Pin descrip |          |         |         |     | ۵           |      | Description                                                                                                                                                                                                                                                                                            |
|----------|-------------|----------|---------|---------|-----|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | LBGA256     | TFBGA100 | LQFP144 | LQFP208 |     | Reset state | Type |                                                                                                                                                                                                                                                                                                        |
| P9_3     | M6          | -        | -       | 79      | [2] | N;          | I/O  | GPIO4[15] — General purpose digital input/output pin.                                                                                                                                                                                                                                                  |
|          |             |          |         |         |     | PU          | 0    | MCOA0 — Motor control PWM channel 0, output A.                                                                                                                                                                                                                                                         |
|          |             |          |         |         |     |             | 0    | USB1_IND1 — USB1 Port indicator LED control output 1.                                                                                                                                                                                                                                                  |
|          |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     |             | I    | ENET_RXD2 — Ethernet receive data 2 (MII interface).                                                                                                                                                                                                                                                   |
|          |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     |             | 0    | U3_TXD — Transmitter output for USART3.                                                                                                                                                                                                                                                                |
| P9_4     | N10         | -        | -       | 92      | [2] | N;          | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     | PU          | 0    | MCOB0 — Motor control PWM channel 0, output B.                                                                                                                                                                                                                                                         |
|          |             |          |         |         |     |             | 0    | USB1_IND0 — USB1 Port indicator LED control output 0.                                                                                                                                                                                                                                                  |
|          |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     |             | I/O  | GPI05[17] — General purpose digital input/output pin.                                                                                                                                                                                                                                                  |
|          |             |          |         |         |     |             | 0    | ENET_TXD2 — Ethernet transmit data 2 (MII interface).                                                                                                                                                                                                                                                  |
|          |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     |             | I    | U3_RXD — Receiver input for USART3.                                                                                                                                                                                                                                                                    |
| P9_5     | M9          | -        | 69      | 98      | [2] | N;<br>PU    | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     |             | 0    | MCOA1 — Motor control PWM channel 1, output A.                                                                                                                                                                                                                                                         |
|          |             |          |         |         |     |             | 0    | <b>USB1_PPWR</b> — VBUS drive signal (towards external charge pump or power management unit); indicates that VBUS must be driven (active HIGH). Add a pull-down resistor to disable the power switch at reset. This signal has opposite polarity compared to the USB_PPWR used on other NXP LPC parts. |
|          |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     |             | I/O  | GPIO5[18] — General purpose digital input/output pin.                                                                                                                                                                                                                                                  |
|          |             |          |         |         |     |             | 0    | ENET_TXD3 — Ethernet transmit data 3 (MII interface).                                                                                                                                                                                                                                                  |
|          |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     |             | 0    | U0_TXD — Transmitter output for USART0.                                                                                                                                                                                                                                                                |
| P9_6     | L11         | -        | 72      | 103     | [2] | N;          | I/O  | GPIO4[11] — General purpose digital input/output pin.                                                                                                                                                                                                                                                  |
|          |             |          |         |         |     | PU          | 0    | MCOB1 — Motor control PWM channel 1, output B.                                                                                                                                                                                                                                                         |
|          |             |          |         |         |     |             | I    | <b>USB1_PWR_FAULT</b> — USB1 Port power fault signal indicating over-current condition; this signal monitors over-current on the USB1 bus (external circuitry required to detect over-current condition).                                                                                              |
|          |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     |             | I    | <b>ENET_COL</b> — Ethernet Collision detect (MII interface).                                                                                                                                                                                                                                           |
|          |             |          |         |         |     |             | -    | R — Function reserved.                                                                                                                                                                                                                                                                                 |
|          |             |          |         |         |     |             | I    | <b>U0_RXD</b> — Receiver input for USART0.                                                                                                                                                                                                                                                             |

 Table 3.
 Pin description ...continued

### 32-bit ARM Cortex-M3 microcontroller

| Pin name | LBGA256 | TFBGA100 | LQFP144 | LQFP208 |     | Reset state | Type | Description                                                          |
|----------|---------|----------|---------|---------|-----|-------------|------|----------------------------------------------------------------------|
| PD_0     | N2      | -        | -       | -       | [2] | N;          | -    | R — Function reserved.                                               |
|          |         |          |         |         |     | PU          | 0    | <b>CTOUT_15</b> — SCTimer/PWM output 15. Match output 3 of timer 3.  |
|          |         |          |         |         |     |             | 0    | <b>EMC_DQMOUT2</b> — Data mask 2 used with SDRAM and static devices. |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
|          |         |          |         |         |     |             | I/O  | GPIO6[14] — General purpose digital input/output pin.                |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
| PD_1     | P1      | -        | -       | -       | [2] | N;          | -    | R — Function reserved.                                               |
|          |         |          |         |         |     | PU          | -    | R — Function reserved.                                               |
|          |         |          |         |         |     |             | 0    | EMC_CKEOUT2 — SDRAM clock enable 2.                                  |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
|          |         |          |         |         |     |             | I/O  | GPIO6[15] — General purpose digital input/output pin.                |
|          |         |          |         |         |     |             | 0    | <b>SD_POW</b> — SD/MMC power monitor output.                         |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
| PD_2     | R1      | -        | -       | -       | [2] | N;          | -    | R — Function reserved.                                               |
|          |         |          |         |         |     | PU          | 0    | <b>CTOUT_7</b> — SCTimer/PWM output 7. Match output 3 of timer 1.    |
|          |         |          |         |         |     |             | I/O  | EMC_D16 — External memory data line 16.                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
|          |         |          |         |         |     |             | I/O  | GPIO6[16] — General purpose digital input/output pin.                |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
| PD_3     | P4      | -        | -       | -       | [2] | N;          | -    | R — Function reserved.                                               |
|          |         |          |         |         |     | PU          | 0    | <b>CTOUT_6</b> — SCTimer/PWM output 7. Match output 2 of timer 1.    |
|          |         |          |         |         |     |             | I/O  | EMC_D17 — External memory data line 17.                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
|          |         |          |         |         |     |             | I/O  | GPIO6[17] — General purpose digital input/output pin.                |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |
|          |         |          |         |         |     | -           | -    | R — Function reserved.                                               |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                               |

 Table 3.
 Pin description ...continued

### 32-bit ARM Cortex-M3 microcontroller

| Pin name | LBGA256 | TFBGA100 | LQFP144 | LQFP208 |     | Reset state | Type | Description                                                         |
|----------|---------|----------|---------|---------|-----|-------------|------|---------------------------------------------------------------------|
| PD_4     | T2      | -        | -       | -       | [2] | N;          | -    | R — Function reserved.                                              |
|          |         |          |         |         |     | PU          | 0    | <b>CTOUT_8</b> — SCTimer/PWM output 8. Match output 0 of timer 2.   |
|          |         |          |         |         |     |             | I/O  | EMC_D18 — External memory data line 18.                             |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | I/O  | <b>GPIO6[18]</b> — General purpose digital input/output pin.        |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
| PD_5     | P6      | -        | -       | -       | [2] | N;<br>PU    | -    | R — Function reserved.                                              |
|          |         |          |         |         |     | PU          | 0    | <b>CTOUT_9</b> — SCTimer/PWM output 9. Match output 3 of timer 3.   |
|          |         |          |         |         |     |             | I/O  | EMC_D19 — External memory data line 19.                             |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | I/O  | <b>GPIO6[19]</b> — General purpose digital input/output pin.        |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
| PD_6     | R6      | -        | -       | 68      | [2] | N;<br>PU    | -    | R — Function reserved.                                              |
|          |         |          |         |         |     | FU          | 0    | <b>CTOUT_10</b> — SCTimer/PWM output 10. Match output 3 of timer 3. |
|          |         |          |         |         |     |             | I/O  | EMC_D20 — External memory data line 20.                             |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | I/O  | <b>GPIO6[20]</b> — General purpose digital input/output pin.        |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
| PD_7     | Т6      | -        | -       | 72      | [2] | N;<br>PU    | -    | R — Function reserved.                                              |
|          |         |          |         |         |     | FU          | I    | <b>CTIN_5</b> — SCTimer/PWM input 5. Capture input 2 of timer 2.    |
|          |         |          |         |         |     |             | I/O  | EMC_D21 — External memory data line 21.                             |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | I/O  | GPIO6[21] — General purpose digital input/output pin.               |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |

 Table 3.
 Pin description ...continued

### 32-bit ARM Cortex-M3 microcontroller

| Pin name | LBGA256 | TFBGA100 | LQFP144 | LQFP208                                                   |     | Reset state | Type | Description                                                                                     |
|----------|---------|----------|---------|-----------------------------------------------------------|-----|-------------|------|-------------------------------------------------------------------------------------------------|
| PD_8     | P8      | -        | -       | 74                                                        | [2] | N;          | -    | R — Function reserved.                                                                          |
|          | PU I    |          | I       | CTIN_6 — SCTimer/PWM input 6. Capture input 1 of timer 3. |     |             |      |                                                                                                 |
|          |         |          |         |                                                           |     |             | I/O  | EMC_D22 — External memory data line 22.                                                         |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     |             | I/O  | GPIO6[22] — General purpose digital input/output pin.                                           |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
| PD_9     | T11     | -        | -       | 84                                                        | [2] | N;          | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     | PU          | 0    | <b>CTOUT_13</b> — SCTimer/PWM output 13. Match output 3 of timer 3.                             |
|          |         |          |         |                                                           |     |             | I/O  | EMC_D23 — External memory data line 23.                                                         |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     |             | I/O  | GPIO6[23] — General purpose digital input/output pin.                                           |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
| PD_10    | P11     | -        | -       | 86                                                        | [2] | N;          | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     | PU          | I    | <b>CTIN_1</b> — SCTimer/PWM input 1. Capture input 1 of timer 0.<br>Capture input 1 of timer 2. |
|          |         |          |         |                                                           |     |             | 0    | EMC_BLS3 — LOW active Byte Lane select signal 3.                                                |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     |             | I/O  | GPIO6[24] — General purpose digital input/output pin.                                           |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
| PD_11    | N9      | -        | -       | 88                                                        | [2] | N;          | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     | PU          | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     |             | 0    | <b>EMC_CS3</b> — LOW active Chip Select 3 signal.                                               |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |
|          |         |          |         |                                                           |     |             | I/O  | GPIO6[25] — General purpose digital input/output pin.                                           |
|          |         |          |         |                                                           |     |             | I/O  | USB1_ULPI_D0 — ULPI link bidirectional data line 0.                                             |
|          |         |          |         |                                                           |     |             | 0    | <b>CTOUT_14</b> — SCTimer/PWM output 14. Match output 2 of timer 3.                             |
|          |         |          |         |                                                           |     |             | -    | R — Function reserved.                                                                          |

 Table 3.
 Pin description ...continued

### 32-bit ARM Cortex-M3 microcontroller

| Pin name | LBGA256 | TFBGA100 | LQFP144 | LQFP208 |     | Reset state | Type | Description                                                         |
|----------|---------|----------|---------|---------|-----|-------------|------|---------------------------------------------------------------------|
| PD_16    | R14     | -        | -       | 104     | [2] | N;<br>PU    | -    | R — Function reserved.                                              |
|          |         |          |         |         |     | PU          | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | I/O  | <b>EMC_A16</b> — External memory address line 16.                   |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | I/O  | <b>GPIO6[30]</b> — General purpose digital input/output pin.        |
|          |         |          |         |         |     |             | 0    | <b>SD_VOLT2</b> — SD/MMC bus voltage select output 2.               |
|          |         |          |         |         |     |             | 0    | <b>CTOUT_12</b> — SCTimer/PWM output 12. Match output 3 of timer 3. |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
| PE_0     | P14     | -        | -       | 106     | [2] | N;          | -    | R — Function reserved.                                              |
|          |         |          |         |         |     | PU          | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | I/O  | <b>EMC_A18</b> — External memory address line 18.                   |
|          |         |          |         |         |     |             | I/O  | <b>GPIO7[0]</b> — General purpose digital input/output pin.         |
|          |         |          |         |         |     |             | 0    | CAN1_TD — CAN1 transmitter output.                                  |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
| PE_1     | N14     | -        | -       | 112     | [2] | N;          | -    | R — Function reserved.                                              |
|          |         |          |         |         |     | PU          | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | I/O  | <b>EMC_A19</b> — External memory address line 19.                   |
|          |         |          |         |         |     |             | I/O  | <b>GPIO7[1]</b> — General purpose digital input/output pin.         |
|          |         |          |         |         |     |             | I    | CAN1_RD — CAN1 receiver input.                                      |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
| PE_2     | M14     | -        | -       | 115     | [2] | N;          | I    | ADCTRIG0 — ADC trigger input 0.                                     |
|          |         |          |         |         |     | PU          | I    | CAN0_RD — CAN receiver input.                                       |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | I/O  | <b>EMC_A20</b> — External memory address line 20.                   |
|          |         |          |         |         |     |             | I/O  | <b>GPIO7[2]</b> — General purpose digital input/output pin.         |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |
|          |         |          |         |         |     |             | -    | R — Function reserved.                                              |

 Table 3.
 Pin description ...continued

#### 32-bit ARM Cortex-M3 microcontroller



### 7.12 Memory mapping

#### 32-bit ARM Cortex-M3 microcontroller

- Read and write buffers to reduce latency and to improve performance.
- 8/16/32 data and 24 address lines-wide static memory support.
- 16-bit and 32-bit wide chip select SDRAM memory support.
- Static memory features include:
  - Asynchronous page mode read.
  - Programmable Wait States.
  - Bus turnaround delay.
  - Output enable and write enable delays.
  - Extended wait.
- Four chip selects for synchronous memory and four chip selects for static memory devices.
- Power-saving modes dynamically control CKE and CLKOUT to SDRAMs.
- Software-controlled dynamic memory self-refresh mode.
- Controller supports 2048 (A0 to A10), 4096 (A0 to A11), and 8192 (A0 to A12) row address synchronous memory parts. Those are typically 512 MB, 256 MB, and 128 MB parts.
- Separate reset domains allow auto-refresh through a chip reset if desired.

Note: Synchronous static memory devices (synchronous burst mode) are not supported.

#### 7.15.6 High-speed USB Host/Device/OTG interface (USB0)

**Remark:** USB0 is available on the following parts: LPC185x, LPC183x, LPC182x. USB0 is not available on the LPC181x parts.

The USB OTG module allows the part to connect directly to a USB host such as a PC (in device mode) or to a USB device in host mode.

#### 7.15.6.1 Features

- On-chip UTMI+ compliant high-speed transceiver (PHY).
- Complies with Universal Serial Bus specification 2.0.
- Complies with USB On-The-Go supplement.
- Complies with Enhanced Host Controller Interface Specification.
- Supports auto USB 2.0 mode discovery.
- Supports all high-speed USB-compliant peripherals.
- Supports all full-speed USB-compliant peripherals.
- Supports software Host Negotiation Protocol (HNP) and Session Request Protocol (SRP) for OTG peripherals.
- Supports interrupts.
- Supports Start Of Frame (SOF) frame length adjust.
- This module has its own, integrated DMA engine.
- USB interface electrical test software included in ROM USB stack.

### **NXP Semiconductors**

### LPC185x/3x/2x/1x

32-bit ARM Cortex-M3 microcontroller



The LPC185x/3x/2x/1x support four reduced power modes: Sleep, Deep-sleep, Power-down, and Deep power-down.

The LPC185x/3x/2x/1x can wake up from Deep-sleep, Power-down, and Deep power-down modes via the WAKEUP[3:0] pins and interrupts generated by battery powered blocks in the RTC power domain.

#### 7.20.10 Code security (Code Read Protection - CRP)

CRP enables different levels of security so that access to the on-chip flash and use of the JTAG and ISP can be restricted. CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by CRP.

32-bit ARM Cortex-M3 microcontroller

| Symbol              | Parameter                     | Conditions                                                                                     |            | Min                                                        | Typ <u>[1]</u> | Max                         | Unit |
|---------------------|-------------------------------|------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------|----------------|-----------------------------|------|
| I <sub>DD(IO)</sub> | I/O supply current            | deep sleep mode                                                                                |            | -                                                          | < 0.1          | -                           | μA   |
| . ,                 |                               | power-down mode                                                                                |            | -                                                          | < 0.1          | -                           | μA   |
|                     |                               | deep power-down mode                                                                           |            | -                                                          | < 0.1          | -                           | μA   |
| I <sub>DDA</sub>    | Analog supply current         | on pin VDDA;                                                                                   | [9]        | -                                                          | 0.4            | -                           |      |
|                     |                               | deep sleep mode                                                                                |            |                                                            |                |                             | μA   |
|                     |                               | power-down mode                                                                                | [9]        | -                                                          | 0.4            | -                           | μA   |
|                     |                               | deep power-down<br>mode                                                                        | <u>[9]</u> | -                                                          | 0.007          | -                           | μA   |
| RESET pin           |                               | l                                                                                              |            | 1                                                          |                |                             |      |
| V <sub>IH</sub>     | HIGH-level input voltage      |                                                                                                | <u>[8]</u> | $0.8 \times (V_{ps} - 0.35)$                               | -              | 5.5                         | V    |
| V <sub>IL</sub>     | LOW-level input voltage       |                                                                                                | <u>[8]</u> | 0                                                          | -              | $0.3 \times (V_{ps} - 0.1)$ | V    |
| V <sub>hys</sub>    | hysteresis voltage            |                                                                                                | [8]        | $\begin{array}{c} 0.05\times(V_{ps}\\-\ 0.35) \end{array}$ | -              | -                           | V    |
| Standard I/C        | ) pins - normal drive strengt | h                                                                                              | I          |                                                            |                | I                           |      |
| CI                  | input capacitance             |                                                                                                |            | -                                                          | -              | 2                           | pF   |
| ILL                 | LOW-level leakage current     | V <sub>I</sub> = 0 V; on-chip pull-up<br>resistor disabled                                     |            | -                                                          | 3              | -                           | nA   |
| I <sub>LH</sub>     | HIGH-level leakage current    | $V_I = V_{DD(IO)}$ ; on-chip pull-down resistor disabled                                       |            | -                                                          | 3              | -                           | nA   |
|                     |                               | V <sub>I</sub> = 5 V; T <sub>amb</sub> = 25 °C                                                 |            | -                                                          | 0.5            | -                           | nA   |
|                     |                               | V <sub>I</sub> = 5 V; T <sub>amb</sub> = 105 °C                                                |            | -                                                          | 40             | -                           | nA   |
| I <sub>OZ</sub>     | OFF-state output<br>current   | $V_O = 0 V$ to $V_{DD(IO)}$ ;<br>on-chip pull-up/down<br>resistors disabled;<br>absolute value |            | -                                                          | 3              | -                           | nA   |
| VI                  | input voltage                 | pin configured to provide<br>a digital function;<br>$V_{DD(IO)} \ge 2.4 \text{ V}$             |            | 0                                                          | -              | 5.5                         | V    |
|                     |                               | $V_{\text{DD(IO)}} \ge 2.4 \text{ V}$ $V_{\text{DD(IO)}} = 0 \text{ V}$                        |            | 0                                                          | _              | 3.6                         | V    |
| Vo                  | output voltage                | output active                                                                                  |            | 0                                                          |                | V <sub>DD(IO)</sub>         | V    |
| V <sub>IH</sub>     | HIGH-level input              |                                                                                                |            | 0<br>0.7 ×                                                 | -              | • DD(IO)<br>5.5             | V    |
| VIН                 | voltage                       |                                                                                                |            | V <sub>DD(IO)</sub>                                        | -              | 5.5                         | v    |
| V <sub>IL</sub>     | LOW-level input voltage       |                                                                                                |            | 0                                                          | -              | $0.3 \times V_{DD(IO)}$     | V    |
| V <sub>hys</sub>    | hysteresis voltage            |                                                                                                |            | 0.1 ×<br>V <sub>DD(IO)</sub>                               | -              | -                           | V    |
| V <sub>OH</sub>     | HIGH-level output voltage     | I <sub>OH</sub> = -6 mA                                                                        |            | V <sub>DD(IO)</sub> –<br>0.4                               | -              | -                           | V    |
| V <sub>OL</sub>     | LOW-level output voltage      | I <sub>OL</sub> = 6 mA                                                                         |            | -                                                          | -              | 0.4                         | V    |
| I <sub>OH</sub>     | HIGH-level output current     | $V_{OH} = V_{DD(IO)} - 0.4 V$                                                                  |            | -6                                                         | -              | -                           | mA   |

### Table 11. Static characteristics ...continued

Product data sheet

32-bit ARM Cortex-M3 microcontroller

### 11. Dynamic characteristics

### 11.1 Flash/EEPROM memory

#### Table 15. Flash characteristics

 $T_{amb} = -40 \ ^{\circ}C$  to +105  $\ ^{\circ}C$ , unless otherwise specified.  $V_{DD(REG)(3V3)} = 2.4 \ V$  to 3.6 V for read operations;  $V_{DD(REG)(3V3)} = 2.7 \ V$  to 3.6 V for erase/program operations.

| Symbol            | Parameter           | Conditions                                    |            | Min   | Тур | Max | Unit   |
|-------------------|---------------------|-----------------------------------------------|------------|-------|-----|-----|--------|
| N <sub>endu</sub> | endurance           | sector erase/program                          | <u>[1]</u> | 10000 | -   | -   | cycles |
|                   |                     | page erase/program; page<br>in large sector   |            | 1000  | -   | -   | cycles |
|                   |                     | page erase/program; page<br>in small sector   |            | 10000 | -   | -   | cycles |
| t <sub>ret</sub>  | retention time      | powered                                       |            | 10    | -   | -   | years  |
|                   |                     | unpowered                                     |            | 10    | -   | -   | years  |
| t <sub>er</sub>   | erase time          | page, sector, or multiple consecutive sectors |            | -     | 100 | -   | ms     |
| t <sub>prog</sub> | programming<br>time |                                               | [2]        | -     | 1   | -   | ms     |

[1] Number of erase/program cycles.

[2] Programming times are given for writing 512 bytes from RAM to the flash. Data must be written to the flash in blocks of 512 bytes.

#### Table 16. EEPROM characteristics

 $T_{amb} = -40$  °C to +105 °C;  $V_{DD(REG)(3V3)} = 2.7$  V to 3.6 V.

| Symbol            | Parameter                                     | Conditions                                       |     | Min  | Тур  | Max  | Unit   |
|-------------------|-----------------------------------------------|--------------------------------------------------|-----|------|------|------|--------|
| f <sub>clk</sub>  | clock frequency                               |                                                  |     | 800  | 1500 | 1600 | kHz    |
| N <sub>endu</sub> | endurance                                     |                                                  |     |      |      | -    | cycles |
| t <sub>ret</sub>  | retention time                                | $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C$ |     | 20   | -    | -    | years  |
|                   |                                               | $85 \text{ °C} < T_{amb} \le 105 \text{ °C}$     |     | 10   | -    | -    | years  |
| t <sub>a</sub>    | access time read                              |                                                  |     | -    | 120  | -    | ns     |
|                   | erase/program;<br>f <sub>clk</sub> = 1500 kHz |                                                  | -   | 1.99 | -    | ms   |        |
|                   |                                               | erase/program;<br>f <sub>clk</sub> = 1600 kHz    |     | -    | 1.87 | -    | ms     |
| t <sub>wait</sub> | wait time                                     | read; RPHASE1                                    | [1] | 35   | -    | -    | ns     |
|                   |                                               | read; RPHASE2                                    | [1] | 70   | -    | -    | ns     |
|                   |                                               | write; PHASE1                                    | [1] | 20   | -    | -    | ns     |
|                   |                                               | write; PHASE2                                    | [1] | 40   | -    | -    | ns     |
|                   |                                               | write; PHASE3                                    | [1] | 10   | -    | -    | ns     |

[1] See the LPC18xx user manual how to program the wait states for the different read (RPHASEx) and erase/program phases (PHASEx)

#### 32-bit ARM Cortex-M3 microcontroller

#### Table 29. Dynamic characteristics: Dynamic external memory interface

Simulated data over temperature and process range;  $C_L = 10 \text{ pF}$  for  $\overline{EMC_DYCSn}$ ,  $\overline{EMC_RAS}$ ,  $\overline{EMC_CAS}$ ,  $\overline{EMC_WE}$ , EMC\_An;  $C_L = 9 \text{ pF}$  for EMC\_Dn;  $C_L = 5 \text{ pF}$  for EMC\_DQMOUTN, EMC\_CLKN, EMC\_CKEOUTN;  $T_{amb} = -40 \text{ °C}$  to +105 °C;  $2.4 \text{ V} \le V_{DD(REG)(3V3)} \le 3.6 \text{ V}$ ;  $V_{DD(IO)} = 3.3 \text{ V} \pm 10 \text{ %}$ ; RD = 1 (see LPC18xx User manual); EMC\_CLKn delays  $CLK0\_DELAY = CLK1\_DELAY = CLK2\_DELAY = CLK3\_DELAY = 0.$ 

| Symbol                  | Parameter                              | Min                                       | Тур                                     | Мах                                            | Unit |
|-------------------------|----------------------------------------|-------------------------------------------|-----------------------------------------|------------------------------------------------|------|
| T <sub>cy(clk)</sub>    | clock cycle time                       | 8.4                                       | -                                       | -                                              | ns   |
| Common to               | read and write cycles                  |                                           | 1                                       |                                                | -1   |
| t <sub>d(DYCSV)</sub>   | dynamic chip select valid delay time   | -                                         | $3.1 + 0.5 \times T_{cy(clk)}$          | $5.1 + 0.5 \times T_{cy(clk)}$                 | ns   |
| t <sub>h(DYCS)</sub>    | dynamic chip select hold time          | $0.3 + 0.5 \times T_{cy(clk)}$            | $0.9 + 0.5 \times T_{cy(clk)}$          | -                                              | ns   |
| t <sub>d(RASV)</sub>    | row address strobe valid delay time    | -                                         | $3.1 + 0.5 \times T_{cy(clk)}$          | $4.9 + 0.5 \times T_{cy(clk)}$                 | ns   |
| t <sub>h(RAS)</sub>     | row address strobe hold time           | $0.5 + 0.5 \times T_{cy(clk)}$            | $1.1 + 0.5 \times T_{cy(clk)}$          | -                                              | ns   |
| t <sub>d(CASV)</sub>    | column address strobe valid delay time | -                                         | $2.9 + 0.5 \times T_{cy(clk)}$          | $4.6 + 0.5 \times T_{cy(clk)}$                 | ns   |
| t <sub>h(CAS)</sub>     | column address strobe hold time        | $0.3 + 0.5 \times T_{cy(clk)}$            | $0.9 + 0.5 \times T_{cy(clk)}$          | -                                              | ns   |
| t <sub>d(WEV)</sub>     | write enable valid delay time          | -                                         | $3.2 + 0.5 \times T_{cy(clk)}$          | $5.9 \pm 0.5 \times T_{cy(clk)}$               | ns   |
| t <sub>h(WE)</sub>      | write enable hold time                 | $1.3 + 0.5 \times T_{cy(clk)}$            | $1.4 \textbf{+} 0.5 \times T_{cy(clk)}$ | -                                              | ns   |
| t <sub>d(DQMOUTV)</sub> | DQMOUT valid delay time                | -                                         | $3.1 + 0.5 \times T_{cy(clk)}$          | $5.0 + 0.5 \times T_{cy(clk)}$                 | ns   |
| t <sub>h(DQMOUT)</sub>  | DQMOUT hold time                       | $0.2 \textbf{ + } 0.5 \times T_{cy(clk)}$ | $0.8 \textbf{+} 0.5 \times T_{cy(clk)}$ | -                                              | ns   |
| t <sub>d(AV)</sub>      | address valid delay time               | -                                         | $3.8 \textbf{+} 0.5 \times T_{cy(clk)}$ | $6.3 \textbf{+} 0.5 \times T_{\text{cy(clk)}}$ | ns   |
| t <sub>h(A)</sub>       | address hold time                      | $0.3 + 0.5 \times T_{cy(clk)}$            | $0.9 + 0.5 	imes T_{cy(clk)}$           | -                                              | ns   |
| t <sub>d(CKEOUTV)</sub> | CKEOUT valid delay time                | -                                         | $3.1 + 0.5 \times T_{cy(clk)}$          | $5.1 + 0.5 \times T_{cy(clk)}$                 | ns   |
| t <sub>h(CKEOUT)</sub>  | CKEOUT hold time                       | $0.5 \times T_{cy(clk)}$                  | $0.7 \textbf{+} 0.5 \times T_{cy(clk)}$ | -                                              | ns   |
| Read cycle              | parameters                             |                                           |                                         |                                                |      |
| t <sub>su(D)</sub>      | data input set-up time                 | -1.5                                      | -0.5                                    | -                                              | ns   |
| t <sub>h(D)</sub>       | data input hold time                   | 2.2                                       | 0.8                                     | -                                              | ns   |
| Write cycle             | parameters                             |                                           |                                         |                                                |      |
| t <sub>d(QV)</sub>      | data output valid delay time           | -                                         | $3.8 + 0.5 \times T_{cy(clk)}$          | $6.2 + 0.5 \times T_{cy(clk)}$                 | ns   |
| t <sub>h(Q)</sub>       | data output hold time                  | $0.5 \times T_{cy(clk)}$                  | $0.7 + 0.5 \times T_{cy(clk)}$          | -                                              | ns   |

Table 30. Dynamic characteristics: Dynamic external memory interface; EMC\_CLK[3:0] delay values  $T_{amb} = -40 \text{ °C to } 105 \text{ °C}; V_{DD/D} = 3.3 \text{ V} \pm 10 \text{ %}; 2.4 \text{ V} \leq V_{DD/REGV3V3} \leq 3.6 \text{ V}.$ 

| Symbol         | Parameter  | Conditions       |     | Min | Тур | Max | Unit |
|----------------|------------|------------------|-----|-----|-----|-----|------|
| t <sub>d</sub> | delay time | delay value      | [1] |     |     |     |      |
|                |            | $CLKn_DELAY = 0$ |     | 0.0 | 0.0 | 0.0 | ns   |
|                |            | CLKn_DELAY = 1   | [1] | 0.4 | 0.5 | 0.8 | ns   |
|                |            | CLKn_DELAY = 2   | [1] | 0.7 | 1.0 | 1.7 | ns   |
|                |            | CLKn_DELAY = 3   | [1] | 1.1 | 1.6 | 2.5 | ns   |
|                |            | CLKn_DELAY = 4   | [1] | 1.4 | 2.0 | 3.3 | ns   |
|                |            | CLKn_DELAY = 5   | [1] | 1.7 | 2.6 | 4.1 | ns   |
|                |            | CLKn_DELAY = 6   | [1] | 2.1 | 3.1 | 4.9 | ns   |
|                |            | CLKn_DELAY = 7   | [1] | 2.5 | 3.6 | 5.8 | ns   |

[1] Program the EMC\_CLKn delay values in the EMCDELAYCLK register (see the LPC18xx User manual). The delay values must be the same for all SDRAM clocks EMC\_CLKn: CLK0\_DELAY = CLK1\_DELAY = CLK2\_DELAY = CLK3\_DELAY.

32-bit ARM Cortex-M3 microcontroller

### 11.14 USB interface

#### Table 31. Dynamic characteristics: USB0 and USB1 pins (full-speed)

 $C_L = 50 \text{ pF}; R_{pu} = 1.5 \text{ k}\Omega \text{ on } D+ \text{ to } V_{DD(IO)}$ , unless otherwise specified;  $3.0 \text{ V} \le V_{DD(IO)} \le 3.6 \text{ V}$ .

| Symbol             | Parameter                                                   | Conditions                              |     | Min   | Тур | Max    | Unit |
|--------------------|-------------------------------------------------------------|-----------------------------------------|-----|-------|-----|--------|------|
| t <sub>r</sub>     | rise time                                                   | 10 % to 90 %                            |     | 4.0   | -   | 20.0   | ns   |
| t <sub>f</sub>     | fall time                                                   | 10 % to 90 %                            |     | 4.0   | -   | 20.0   | ns   |
| t <sub>FRFM</sub>  | differential rise and fall time matching                    | t <sub>r</sub> / t <sub>f</sub>         |     | 90    | -   | 111.11 | %    |
| V <sub>CRS</sub>   | output signal crossover voltage                             |                                         |     | 1.3   | -   | 2.0    | V    |
| t <sub>FEOPT</sub> | source SE0 interval of EOP                                  | see Figure 35                           |     | 160   | -   | 175    | ns   |
| t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | see <u>Figure 35</u>                    |     | -2    | -   | +5     | ns   |
| t <sub>JR1</sub>   | receiver jitter to next transition                          |                                         |     | -18.5 | -   | +18.5  | ns   |
| t <sub>JR2</sub>   | receiver jitter for paired transitions                      | 10 % to 90 %                            |     | -9    | -   | +9     | ns   |
| t <sub>EOPR1</sub> | EOP width at receiver                                       | must reject as<br>EOP; see<br>Figure 35 | [1] | 40    | -   | -      | ns   |
| t <sub>EOPR2</sub> | EOP width at receiver                                       | must accept as<br>EOP; see<br>Figure 35 | [1] | 82    | -   | -      | ns   |

[1] Characterized but not implemented as production test. Guaranteed by design.

**Remark:** If only USB0 (HS USB) is used, the pins VDDREG and VDDIO can be at different voltages within the operating range but should have the same ramp up time. If USB1(FS USB) is used, the pins VDDREG and VDDIO should be a minimum of 3.0 V and be tied together.



### 32-bit ARM Cortex-M3 microcontroller

| External pin      | 4-bit mono STN      | l dual panel     | 8-bit mono STN c    | lual panel       | Color STN dual p    | anel             |
|-------------------|---------------------|------------------|---------------------|------------------|---------------------|------------------|
|                   | LPC18xx pin<br>used | LCD function     | LPC18xx pin<br>used | LCD function     | LPC18xx pin<br>used | LCD function     |
| LCD_VD2           | P4_3                | UD[2]            | P4_3                | UD[2]            | P4_3                | UD[2]            |
| LCD_VD1           | P4_4                | UD[1]            | P4_4                | UD[1]            | P4_4                | UD[1]            |
| LCD_VD0           | P4_1                | UD[0]            | P4_1                | UD[0]            | P4_1                | UD[0]            |
| LCD_LP            | P7_6                | LCDLP            | P7_6                | LCDLP            | P7_6                | LCDLP            |
| LCD_ENAB/<br>LCDM | P4_6                | LCDENAB/<br>LCDM | P4_6                | LCDENAB/<br>LCDM | P4_6                | LCDENAB/<br>LCDM |
| LCD_FP            | P4_5                | LCDFP            | P4_5                | LCDFP            | P4_5                | LCDFP            |
| LCD_DCLK          | P4_7                | LCDDCLK          | P4_7                | LCDDCLK          | P4_7                | LCDDCLK          |
| LCD_LE            | P7_0                | LCDLE            | P7_0                | LCDLE            | P7_0                | LCDLE            |
| LCD_PWR           | P7_7                | LCDPWR           | P7_7                | LCDPWR           | P7_7                | LCDPWR           |
| GP_CLKIN          | PF_4                | LCDCLKIN         | PF_4                | LCDCLKIN         | PF_4                | LCDCLKIN         |

### Table 40. LCD panel connections for STN dual panel mode

#### Table 41. LCD panel connections for TFT panels

| External pin | TFT 12 bit (4:4:4<br>mode) |                 | TFT 16 bit (5:      | 6:5 mode)       | TFT 16 bit (1:5:5:5 mode) |                 | TFT 24 bit          |                 |
|--------------|----------------------------|-----------------|---------------------|-----------------|---------------------------|-----------------|---------------------|-----------------|
|              | LPC18xx<br>pin used        | LCD<br>function | LPC18xx<br>pin used | LCD<br>function | LPC18xx pin<br>used       | LCD<br>function | LPC18xx<br>pin used | LCD<br>function |
| LCD_VD23     | PB_0                       | BLUE3           | PB_0                | BLUE4           | PB_0                      | BLUE4           |                     | BLUE7           |
| LCD_VD22     | PB_1                       | BLUE2           | PB_1                | BLUE3           | PB_1                      | BLUE3           |                     | BLUE6           |
| LCD_VD21     | PB_2                       | BLUE1           | PB_2                | BLUE2           | PB_2                      | BLUE2           |                     | BLUE5           |
| LCD_VD20     | PB_3                       | BLUE0           | PB_3                | BLUE1           | PB_3                      | BLUE1           |                     | BLUE4           |
| LCD_VD19     | -                          | -               | P7_1                | BLUE0           | P7_1                      | BLUE0           |                     | BLUE3           |
| LCD_VD18     | -                          | -               | -                   | -               | P7_2                      | intensity       |                     | BLUE2           |
| LCD_VD17     | -                          | -               | -                   | -               | -                         | -               | P7_3                | BLUE1           |
| LCD_VD16     | -                          | -               | -                   | -               | -                         | -               | P7_4                | BLUE0           |
| LCD_VD15     | PB_4                       | GREEN3          | PB_4                | GREEN5          | PB_4                      | GREEN4          | PB_4                | GREEN7          |
| LCD_VD14     | PB_5                       | GREEN2          | PB_5                | GREEN4          | PB_5                      | GREEN3          | PB_5                | GREEN6          |
| LCD_VD13     | PB_6                       | GREEN1          | PB_6                | GREEN3          | PB_6                      | GREEN2          | PB_6                | GREEN5          |
| LCD_VD12     | P8_3                       | GREEN0          | P8_3                | GREEN2          | P8_3                      | GREEN1          | P8_3                | GREEN4          |
| LCD_VD11     | -                          | -               | P4_9                | GREEN1          | P4_9                      | GREEN0          | P4_9                | GREEN3          |
| LCD_VD10     | -                          | -               | P4_10               | GREEN0          | P4_10                     | intensity       | P4_10               | GREEN2          |
| LCD_VD9      | -                          | -               | -                   | -               | -                         | -               | P4_8                | GREEN1          |
| LCD_VD8      | -                          | -               | -                   | -               | -                         | -               | P7_5                | GREEN0          |
| LCD_VD7      | P8_4                       | RED3            | P8_4                | RED4            | P8_4                      | RED4            | P8_4                | RED7            |
| LCD_VD6      | P8_5                       | RED2            | P8_5                | RED3            | P8_5                      | RED3            | P8_5                | RED6            |
| LCD_VD5      | P8_6                       | RED1            | P8_6                | RED2            | P8_6                      | RED2            | P8_6                | RED5            |
| LCD_VD4      | P8_7                       | RED0            | P8_7                | RED1            | P8_7                      | RED1            | P8_7                | RED4            |
| LCD_VD3      | -                          | -               | P4_2                | RED0            | P4_2                      | RED0            | P4_2                | RED3            |
| LCD_VD2      | -                          | -               | -                   | -               | P4_3                      | intensity       | P4_3                | RED2            |
| LCD_VD1      | -                          | -               | -                   | -               | -                         | -               | P4_4                | RED1            |

32-bit ARM Cortex-M3 microcontroller

### 16. Abbreviations

| Table 44.                      | Abbreviations                                          |  |  |  |
|--------------------------------|--------------------------------------------------------|--|--|--|
| Acronym                        | Description                                            |  |  |  |
| ADC                            | Analog-to-Digital Converter                            |  |  |  |
| AHB                            | Advanced High-performance Bus                          |  |  |  |
| APB                            | Advanced Peripheral Bus                                |  |  |  |
| API                            | Application Programming Interface                      |  |  |  |
| BOD                            | BrownOut Detection                                     |  |  |  |
| BGA                            | Ball Grid Array                                        |  |  |  |
| CAN                            | Controller Area Network                                |  |  |  |
| CMAC                           | Cipher-based Message Authentication Code               |  |  |  |
| CSMA/CD                        | Carrier Sense Multiple Access with Collision Detection |  |  |  |
| DAC                            | Digital-to-Analog Converter                            |  |  |  |
| DMA                            | Direct Memory Access                                   |  |  |  |
| EOP                            | End Of Packet                                          |  |  |  |
| ETB                            | Embedded Trace Buffer                                  |  |  |  |
| ETM                            | ETM Embedded Trace Macrocell                           |  |  |  |
| GPIO                           | PIO General-Purpose Input/Output                       |  |  |  |
| IRC                            | Internal RC                                            |  |  |  |
| IrDA Infrared Data Association |                                                        |  |  |  |
| JTAG                           | Joint Test Action Group                                |  |  |  |
| LCD                            | Liquid Crystal Display                                 |  |  |  |
| LSB                            | Least Significant Bit                                  |  |  |  |
| LQFP                           | Low Quad Flat Package                                  |  |  |  |
| MAC                            | Media Access Control                                   |  |  |  |
| MCU                            | MicroController Unit                                   |  |  |  |
| MIIM                           | Media Independent Interface Management                 |  |  |  |
| n.c.                           | not connected                                          |  |  |  |
| OTG                            | On-The-Go                                              |  |  |  |
| PHY                            | PHYsical layer                                         |  |  |  |
| PLL                            | Phase-Locked Loop                                      |  |  |  |
| PWM                            | Pulse Width Modulator                                  |  |  |  |
| RMII                           | Reduced Media Independent Interface                    |  |  |  |
| SDRAM                          | Synchronous Dynamic Random Access Memory               |  |  |  |
| SPI                            | Serial Peripheral Interface                            |  |  |  |
| SSI                            | Serial Synchronous Interface                           |  |  |  |
| SSP                            | Synchronous Serial Port                                |  |  |  |
| TCP/IP                         | Transmission Control Protocol/Internet Protocol        |  |  |  |
| TTL                            | Transistor-Transistor Logic                            |  |  |  |
| UART                           | Universal Asynchronous Receiver/Transmitter            |  |  |  |
| ULPI                           | UTMI+ Low Pin Interface                                |  |  |  |

### **NXP Semiconductors**

# LPC185x/3x/2x/1x

### 32-bit ARM Cortex-M3 microcontroller

| Document ID            | continued Release date                                                                                       | Data sheet status                                                                                               | Change notice                                                                                                                                      | Supersedes                  |  |  |  |  |
|------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|--|--|--|
| Modifications:         | Minimum                                                                                                      | operating voltage changed fro<br>V <sub>BAT</sub> in Table 11.                                                  | _                                                                                                                                                  | -                           |  |  |  |  |
|                        |                                                                                                              | Dynamic characteristics: SSP                                                                                    | nins in SPI mode                                                                                                                                   | See Table 27                |  |  |  |  |
|                        |                                                                                                              | Dynamic characteristics: SD/N                                                                                   |                                                                                                                                                    |                             |  |  |  |  |
|                        | -                                                                                                            | • SPIFI timing data restated for CL = 20 pF in Table 36 "Dynamic characteristics:                               |                                                                                                                                                    |                             |  |  |  |  |
|                        | <ul> <li>SPIFI timing diagram corrected and specified for mode 0. See Table 36 and<br/>Figure 38.</li> </ul> |                                                                                                                 |                                                                                                                                                    |                             |  |  |  |  |
|                        | • Table 23 "                                                                                                 | Dynamic characteristic: I/O pi                                                                                  | ins[1]" added.                                                                                                                                     |                             |  |  |  |  |
|                        | Paramete     Table 11.                                                                                       | <ul> <li>Parameter CI corrected for high-drive pins (changed from 2 pF to 5.2 pF). See<br/>Table 11.</li> </ul> |                                                                                                                                                    |                             |  |  |  |  |
|                        |                                                                                                              | <ul> <li>Internal pull-up resistor configuration added for RESET, WAKEUP<br/>pins. See Table 3.</li> </ul>      |                                                                                                                                                    |                             |  |  |  |  |
|                        | <ul> <li>Description</li> </ul>                                                                              | <ul> <li>Description of DEBUG pin updated.</li> </ul>                                                           |                                                                                                                                                    |                             |  |  |  |  |
|                        | <ul> <li>Input rang</li> </ul>                                                                               | • Input range for PLL1 corrected: 1 MHz to 25 MHz. See Section 7.20.7 "System PLL                               |                                                                                                                                                    |                             |  |  |  |  |
|                        | <ul> <li>Signal pol<br/>are active</li> </ul>                                                                | arity corrected for pins EMC_<br>HIGH.                                                                          | CKEOUT and EM                                                                                                                                      | IC_DQMOUT. Both signals     |  |  |  |  |
|                        | Updated l                                                                                                    | <ul> <li>Updated USART timing figure. See Figure 29 "USART timing".</li> </ul>                                  |                                                                                                                                                    |                             |  |  |  |  |
|                        | <ul> <li>Updated I</li> </ul>                                                                                | le 26.                                                                                                          |                                                                                                                                                    |                             |  |  |  |  |
|                        | <ul> <li>USB0_VB</li> </ul>                                                                                  | VBUS changed to input only. See Table 3 "Pin description"                                                       |                                                                                                                                                    |                             |  |  |  |  |
|                        | <ul> <li>SPIFI output</li> </ul>                                                                             | PIFI output timing parameters in Table 36 corrected to apply to Mode 0:                                         |                                                                                                                                                    |                             |  |  |  |  |
|                        | <ul> <li>t<sub>v(Q)</sub> ch</li> </ul>                                                                      | nanged to 3.2 ns.                                                                                               |                                                                                                                                                    |                             |  |  |  |  |
|                        | <ul> <li>t<sub>h(Q)</sub> changed to 0.6 ns,</li> </ul>                                                      |                                                                                                                 |                                                                                                                                                    |                             |  |  |  |  |
|                        |                                                                                                              | ITWEN + 1) × T <sub>cy(clk)</sub> added.<br>ous external memory                                                 |                                                                                                                                                    |                             |  |  |  |  |
|                        |                                                                                                              | 28 "Dynamic characteristics:                                                                                    | $T_{CSLBLSL}$ with condition PB = 0 corrected: (WAITWEN + 1) × $T_{cy(clk)}$ added 8 "Dynamic characteristics: Static asynchronous external memory |                             |  |  |  |  |
|                        | <ul> <li>Removed</li> </ul>                                                                                  | restriction on C_CAN bus us                                                                                     | age. See CAN.1 e                                                                                                                                   | errata in Ref. 2.           |  |  |  |  |
|                        | <ul> <li>Updated F<br/>in SPI mo</li> </ul>                                                                  |                                                                                                                 | in SPI mode and Figure 31, SSP slave timing                                                                                                        |                             |  |  |  |  |
|                        | <ul> <li>Changed the flash erase time (t<sub>er</sub>) to 100ms. See Table 15.</li> </ul>                    |                                                                                                                 |                                                                                                                                                    |                             |  |  |  |  |
|                        | Updated [                                                                                                    | Dynamic characteristics: USB                                                                                    | 0 and USB1 pins                                                                                                                                    | (full-speed). See Table 31. |  |  |  |  |
|                        | <ul> <li>Updated Dynamic characteristics: SD/MMC table. See Table 34.</li> </ul>                             |                                                                                                                 |                                                                                                                                                    |                             |  |  |  |  |
|                        | Updated T                                                                                                    | Table 2: Motor control PWM ir                                                                                   | stead of PWM.                                                                                                                                      |                             |  |  |  |  |
|                        | Added a r                                                                                                    | emark to Table 31.                                                                                              |                                                                                                                                                    |                             |  |  |  |  |
|                        |                                                                                                              | Table 13 "BOD static characte         noved Reset levels 0 and 1. T                                             |                                                                                                                                                    |                             |  |  |  |  |
| LPC185X_3X_2X_1X v.4.1 | <tbd></tbd>                                                                                                  | Product data sheet                                                                                              | -                                                                                                                                                  | LPC185X_3X_2X_1X v.4        |  |  |  |  |

#### Table 45. Revision history ...continued

32-bit ARM Cortex-M3 microcontroller

### **19. Legal information**

#### 19.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions"

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status [3] information is available on the Internet at URL http://www.nxp.com.

### 19.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for guick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification - The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer. unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers** 19.3

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use - NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values - Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.