



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                  |
| Number of I/O              | 24                                                                          |
| Program Memory Size        | 14KB (8K x 14)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 1K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 20x12b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                          |
| Mounting Type              | Through Hole                                                                |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                     |
| Supplier Device Package    | 28-SPDIP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf19155-e-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### TABLE 4-12: SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-63 PIC16(L)F19155/56/75/76/85/86 (CONTINUED)

| Address    | Name                | Bit 7 | Bit 6         | Bit 5 | Bit 4    | Bit 3  | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR, BOR | V <u>alue o</u> n:<br>MCLR |  |
|------------|---------------------|-------|---------------|-------|----------|--------|-------|-------|-------|-----------------------|----------------------------|--|
| Bank 63 (C | Jank 63 (Continued) |       |               |       |          |        |       |       |       |                       |                            |  |
| 1FA1h      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FA2h      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FA3h      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FA4h      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FA5h      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FA6h      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FA7h      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FA8h      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FA9h      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FAAh      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FABh      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FACh      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FADh      | —                   |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FAEh      | —                   |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FAFh      | —                   |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FB0h      | —                   |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FB1h      | —                   |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FB2h      |                     |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FB3h      | —                   |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FB4h      | _                   |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |
| 1FB5h      | _                   |       | Unimplemented |       |          |        |       |       |       |                       |                            |  |
| 1FB6h      | _                   |       | Unimplemented |       |          |        |       |       |       |                       |                            |  |
| 1FB7h      | _                   |       |               |       | Unimpler | mented |       |       |       |                       |                            |  |

Legend: x = unknown, u = unchanged, q = depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

**Note 1:** Unimplemented data memory locations, read as '0'.

### 8.2 Power-on Reset (POR)

The POR circuit holds the device in Reset until VDD has reached an acceptable level for minimum operation. Slow rising VDD, fast operating speeds or analog performance may require greater than minimum VDD. The PWRT, BOR or MCLR features can be used to extend the start-up period until all device operation conditions have been met.

### 8.3 Brown-out Reset (BOR)

The BOR circuit holds the device in Reset when VDD reaches a selectable minimum level. Between the POR and BOR, complete voltage range coverage for execution protection can be implemented.

The Brown-out Reset module has four operating modes controlled by the BOREN<1:0> bits in Configuration Words. The four operating modes are:

- · BOR is always on
- · BOR is off when in Sleep
- BOR is controlled by software
- BOR is always off

Refer to Table 8-1 for more information.

The Brown-out Reset voltage level is selectable by configuring the BORV bit in Configuration Words.

A VDD noise rejection filter prevents the BOR from triggering on small events. If VDD falls below VBOR for a duration greater than parameter TBORDC, the device will reset. See Figure 8-2 for more information.

### TABLE 8-1: BOR OPERATING MODES

### 8.3.1 BOR IS ALWAYS ON

When the BOREN bits of Configuration Words are programmed to '11', the BOR is always on. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold.

BOR protection is active during Sleep. The BOR does not delay wake-up from Sleep.

### 8.3.2 BOR IS OFF IN SLEEP

When the BOREN bits of Configuration Words are programmed to '10', the BOR is on, except in Sleep. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold.

BOR protection is not active during Sleep. The device wake-up will be delayed until the BOR is ready.

| BOREN<1:0> | SBOREN | Device Mode | BOR Mode | Instruction Execution upon:<br>Release of POR or Wake-up from Sleep |
|------------|--------|-------------|----------|---------------------------------------------------------------------|
| 11         | Х      | Х           | Active   | Wait for release of $BOR^{(1)}$ (BORRDY = 1)                        |
| 1.0        |        | Awake       | Active   | Waits for release of BOR (BORRDY = 1)                               |
| 10         | X      | Sleep       | Disabled | Waits for BOR Reset release                                         |
| 01         | 1      | Х           | Active   | Waits for BOR Reset release (BORRDY = 1)                            |
| ÛĹ         | 0      | х           | Disabled | Paging immediately (POPPDV =)                                       |
| 00         | х      | х           | Disabled | Begins inimediately (BORRDY = x)                                    |

**Note 1:** In this specific case, "Release of POR" and "Wake-up from Sleep", there is no delay in start-up. The BOR ready flag, (BORRDY = 1), will be set before the CPU is ready to execute instructions because the BOR circuit is forced on by the BOREN<1:0> bits.

| Name    | Bit 7   | Bit 6   | Bit 5     | Bit 4 | Bit 3     | Bit 2     | Bit 1     | Bit 0 | Register<br>on Page |  |
|---------|---------|---------|-----------|-------|-----------|-----------|-----------|-------|---------------------|--|
| OSCCON1 | —       |         | NOSC<2:0> |       |           | NDIV<3:0> |           |       |                     |  |
| OSCCON2 | —       |         | COSC<2:0> |       | CDIV<3:0> |           |           |       | 152                 |  |
| OSCCON3 | CWSHOLD | SOSCPWR | -         | ORDY  | NOSCR     | —         | _         |       | 154                 |  |
| OSCFRQ  | —       | —       | _         | _     | —         | Н         | FFRQ<2:0> |       | 157                 |  |
| OSCSTAT | EXTOR   | HFOR    | MFOR      | LFOR  | SOR       | ADOR      | —         | PLLR  | 155                 |  |
| OSCTUNE | —       | —       |           |       | HFTUN     | <5:0>     |           |       | 157                 |  |
| OSCEN   | EXTOEN  | HFOEN   | MFOEN     | LFOEN | SOSCEN    | ADOEN     | _         | _     | 156                 |  |
| ACTCON  | ACTEN   | ACTUD   | -         | -     | ACTLOCK   | —         | ACTORS    |       | 158                 |  |

### TABLE 9-3: SUMMARY OF REGISTERS ASSOCIATED WITH CLOCK SOURCES

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by clock sources.

### TABLE 9-4:SUMMARY OF CONFIGURATION WORD WITH CLOCK SOURCES

| Name    | Bits | Bit -/7 | Bit -/6 | Bit 13/5   | Bit 12/4 | Bit 11/3 | Bit 10/2 | Bit 9/1    | Bit 8/0  | Register<br>on Page |
|---------|------|---------|---------|------------|----------|----------|----------|------------|----------|---------------------|
|         | 13:8 | —       | _       | FCMEN      | _        | CSWEN    | LCDPEN   | VBATEN     | CLKOUTEN | 100                 |
| CONFIGT | 7:0  | _       | F       | RSTOSC<2:0 | >        | _        | ł        | EXTOSC<2:0 | >        | 120                 |

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by clock sources.

| U-0              | U-0            | R/W-0/0           | U-0            | U-0            | U-0              | U-0              | R/W-0/0     |
|------------------|----------------|-------------------|----------------|----------------|------------------|------------------|-------------|
|                  |                | NVMIE             | —              |                |                  | <u> </u>         | CWG1IE      |
| bit 7            |                |                   |                |                |                  |                  | bit 0       |
|                  |                |                   |                |                |                  |                  |             |
| Legend:          |                |                   |                |                |                  |                  |             |
| R = Readable     | bit            | W = Writable      | bit            | U = Unimpler   | mented bit, read | as '0'           |             |
| u = Bit is unch  | anged          | x = Bit is unkr   | nown           | -n/n = Value a | at POR and BOI   | R/Value at all o | ther Resets |
| '1' = Bit is set |                | '0' = Bit is clea | ared           | HS = Hardwa    | are set          |                  |             |
|                  |                |                   |                |                |                  |                  |             |
| bit 7-6          | Unimplemen     | ted: Read as '    | o'.            |                |                  |                  |             |
| bit 5            | NVMIE: NVM     | Interrupt Enab    | le bit         |                |                  |                  |             |
|                  | 1 = NVM tas    | sk complete inte  | errupt enabled | t              |                  |                  |             |
|                  | 0 = NVM int    | errupt not enab   | bied           |                |                  |                  |             |
| bit 4-1          | Unimplemen     | ted: Read as '    | Ο'.            |                |                  |                  |             |
| bit 0            | CWG1IE: Cor    | mplementary W     | /aveform Gen   | erator (CWG)   | Interrupt Enable | bit              |             |
|                  | 1 = CWG1 i     | nterrupt is enat  | bled           |                |                  |                  |             |
|                  | 0 = CWG1 ir    | nterrupt disable  | d              |                |                  |                  |             |
|                  |                |                   |                |                |                  |                  |             |
| Note: Bit        | PEIE of the IN | TCON register     | must be        |                |                  |                  |             |
| set              | to enable ar   | ny peripheral     | interrupt      |                |                  |                  |             |

REGISTER 10-9: PIE7: PERIPHERAL INTERRUPT ENABLE REGISTER 7

controlled by registers PIE1-PIE8.

## PIC16(L)F19155/56/75/76/85/86

### 13.4.3 NVMREG WRITE TO EEPROM

Writing to the EEPROM is accomplished by the following steps:

- 1. Set the NVMREGS and WREN bits of the NVMCON1 register.
- Write the desired address (address + 7000h) into the NVMADRH:NVMADRL register pair (Table 13-2).
- 3. Perform the unlock sequence as described in Section 13.4.2 "NVM Unlock Sequence".

A single EEPROM word is written with NVMDATA. The operation includes an implicit erase cycle for that word (it is not necessary to set the FREE bit), and requires many instruction cycles to finish. CPU execution continues in parallel and, when complete, WR is cleared by hardware, NVMIF is set, and an interrupt will occur if NVMIE is also set. Software must poll the WR bit to determine when writing is complete, or wait for the interrupt to occur. WREN will remain unchanged. Once the EEPROM write operation begins, clearing the WR bit will have no effect; the operation will continue to run to completion.

### 13.4.4 NVMREG ERASE OF PFM

Before writing to PFM, the word(s) to be written must be erased or previously unwritten. PFM can only be erased one row at a time. No automatic erase occurs upon the initiation of the write to PFM.

To erase a PFM row:

- Clear the NVMREGS bit of the NVMCON1 register to erase PFM locations, or set the NMVREGS bit to erase User ID locations.
- Write the desired address into the NVMADRH:NVMADRL register pair (Table 13-2).
- 3. Set the FREE and WREN bits of the NVMCON1 register.
- 4. Perform the unlock sequence as described in Section 13.4.2 "NVM Unlock Sequence".

If the PFM address is write-protected, the WR bit will be cleared and the erase operation will not take place.

While erasing PFM, CPU operation is suspended, and resumes when the operation is complete. Upon completion, the NVMIF is set, and an interrupt will occur if the NVMIE bit is also set.

Write latch data is not affected by erase operations, and WREN will remain unchanged.



### FLOWCHART



| R/W-x/u          | R/W-x/u      | R/W-x/u           | R/W-x/u        | R/W-x/u             | U-0              | R/W-x/u          | R/W-x/u     |
|------------------|--------------|-------------------|----------------|---------------------|------------------|------------------|-------------|
| LATE7            | LATE6        | LATE5             | LATE4          | LATE3               | —                | LATE1            | LATE0       |
| bit 7            |              |                   |                |                     |                  |                  | bit 0       |
|                  |              |                   |                |                     |                  |                  |             |
| Legend:          |              |                   |                |                     |                  |                  |             |
| R = Readable     | bit          | W = Writable      | bit            | U = Unimpler        | mented bit, read | as '0'           |             |
| u = Bit is unch  | anged        | x = Bit is unkn   | iown           | -n/n = Value        | at POR and BO    | R/Value at all o | ther Resets |
| '1' = Bit is set |              | '0' = Bit is clea | ared           |                     |                  |                  |             |
|                  |              |                   |                |                     |                  |                  |             |
| bit 7-3          | LATE<7:3>: F | RE<7:3> Outpu     | it Latch Value | bits <sup>(1)</sup> |                  |                  |             |
| bit 2            | Unimplemen   | ted: Read as 'd   | כ'             |                     |                  |                  |             |
| bit 1-0          | LATE<1:0>: F | RE<1:0> Outpu     | t Latch Value  | bits <sup>(1)</sup> |                  |                  |             |

### **REGISTER 14-35: LATE: PORTE DATA LATCH REGISTER**

Note 1: Writes to PORTE are actually written to corresponding LATE register. Reads from PORTE register is return of actual I/O pin values.

### **REGISTER 14-36: ANSELE: PORTE ANALOG SELECT REGISTER**

allow external control of the voltage on the pin.

| R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | U-0 | R/W-1/1 | R/W-1/1 |
|---------|---------|---------|---------|---------|-----|---------|---------|
| ANSE7   | ANSE6   | ANSE5   | ANSE4   | ANSE3   | —   | ANSE1   | ANSE0   |
| bit 7   |         |         |         |         |     |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-3 | <ul> <li>ANSE&lt;7:3&gt;: Analog Select between Analog or Digital Function on pins RE&lt;7:3&gt;, respectively</li> <li>1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.</li> <li>0 = Digital I/O. Pin is assigned to port or digital special function.</li> </ul> |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 2   | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                        |
| bit 1-0 | <ul> <li>ANSE&lt;1:0&gt;: Analog Select between Analog or Digital Function on pins RE&lt;1:0&gt;, respectively</li> <li>1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.</li> <li>0 = Digital I/O. Pin is assigned to port or digital special function.</li> </ul> |
| Note 1: | When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to                                                                                                                                                                                                           |

© 2017 Microchip Technology Inc.

### 15.0 PERIPHERAL PIN SELECT (PPS) MODULE

The Peripheral Pin Select (PPS) module connects peripheral inputs and outputs to the device I/O pins. Only digital signals are included in the selections.

All analog inputs and outputs remain fixed to their assigned pins. Input and output selections are independent as shown in the simplified block diagram Figure 15-1.

### FIGURE 15-1: SIMPLIFIED PPS BLOCK DIAGRAM



### 15.1 PPS Inputs

Each peripheral has a PPS register with which the inputs to the peripheral are selected. Inputs include the device pins.

Although every peripheral has its own PPS input selection register, the selections are identical for every peripheral as shown in Register 15-1.

| Note: | The notation "xxx" in the register name is    |
|-------|-----------------------------------------------|
|       | a place holder for the peripheral identifier. |
|       | For example, CLC1PPS.                         |

### 15.2 PPS Outputs

Each I/O pin has a PPS register with which the pin output source is selected. With few exceptions, the port TRIS control associated with that pin retains control over the pin output driver. Peripherals that control the pin output driver as part of the peripheral operation will override the TRIS control as needed. These peripherals are (See Section 15.3 "Bidirectional Pins"):

- EUSART (synchronous operation)
- MSSP (I<sup>2</sup>C)
- CWG

Although every pin has its own PPS peripheral selection register, the selections are identical for every pin as shown in Register 15-2.

**Note:** The notation "Rxy" is a place holder for the pin port and bit identifiers. For example, x and y for PORTA bit 0 would be A and 0, respectively, resulting in the pin PPS output selection register RA0PPS.

### 19.4 Capacitive Voltage Divider (CVD) Features

The ADC module contains several features that allow the user to perform a relative capacitance measurement on any ADC channel using the internal ADC sample and hold capacitance as a reference. This relative capacitance measurement can be used to implement capacitive touch or proximity sensing applications. Figure 19-6 shows the basic block diagram of the CVD portion of the ADC module.

### FIGURE 19-6: HARDWARE CAPACITIVE VOLTAGE DIVIDER BLOCK DIAGRAM



### 19.5.1 DIGITAL FILTER/AVERAGE

The digital filter/average module consists of an accumulator with data feedback options, and control logic to determine when threshold tests need to be applied. The accumulator is a 24-bit wide register with sign extension which can be accessed through the ADACCU:H:L register triple.

Upon each trigger event (the GO bit set or external event trigger), the ADC conversion result is added to the accumulator. If the accumulated result exceeds  $2^{(accumulator_width)}-1 = 18 = 262143$ , the overflow bit OV in the ADSTAT register is set.

The number of samples to be accumulated is determined by the RPT (A/D Repeat Setting) register. Each time a sample is added to the accumulator, the ADCNT register is incremented. Once RPT samples are accumulated (CNT = RPT), an accumulator clear command can be issued by the software by setting the ADACLR bit in the ADCON2 register. Setting the ADACLR bit will also clear the OV (Accumulator overflow) bit in the ADSTAT register, as well as the

ADCNT register. The ADACLR bit is cleared by the hardware when accumulator clearing action is complete.

# Note: When ADC is operating from FRC, five FRC clock cycles are required to execute the ACC clearing operation.

The ADCRS <2:0> bits in the ADCON2 register control the data shift on the accumulator result, which effectively divides the value in accumulator (ADACCU:ADACCH:ADACCL) register triple For the Accumulate mode of the digital filter, the shift provides a simple scaling operation. For the Average/Burst Average modes, the shift bits are used to determine the number of arithmetic right shifts to be performed on the accumulated result. For the Low-Pass Filter mode, the shift is an integral part of the filter, and determines the cut-off frequency of the filter. Table 19-3 shows the -3 dB cut-off frequency in  $\omega$ T (radians) and the highest signal attenuation obtained by this filter at nyquist frequency ( $\omega$ T =  $\pi$ ).

| TARI E 19-3. | I OW-DASS FILTER | -3 dB CU |  |
|--------------|------------------|----------|--|
| IADLE 19-3.  | LUW-PASS FILLER  | -3 UD UU |  |

| ADCRS | ωT (radians) @ -3 dB Frequency | dB @ F <sub>nyquist</sub> =1/(2T) |
|-------|--------------------------------|-----------------------------------|
| 1     | 0.72                           | -9.5                              |
| 2     | 0.284                          | -16.9                             |
| 3     | 0.134                          | -23.5                             |
| 4     | 0.065                          | -29.8                             |
| 5     | 0.032                          | -36.0                             |
| 6     | 0.016                          | -42.0                             |
| 7     | 0.0078                         | -48.1                             |

### 19.5.2 BASIC MODE

Basic mode (ADMD = 000) disables all additional computation features. In this mode, no accumulation occurs but threshold error comparison is performed. Double sampling, Continuous mode, and all CVD features are still available, but no features involving the digital filter/average features are used.

### 19.5.3 ACCUMULATE MODE

In Accumulate mode (ADMD = 001), after every conversion, the ADC result is added to the ADACC register. The ADACC register is right-shifted by the value of the ADCRS bits in the ADCON2 register. This right-shifted value is copied in to the ADFLT register. The Formatting mode does not affect the right-justification of the ACC value. Upon each sample, CNT is also incremented, incrementing the number of samples accumulated. After each sample and accumulation, the ACC value has a threshold comparison performed on it (see **Section 19.5.7 "Threshold Comparison**") and the ADTIF interrupt may trigger.

### 19.5.4 AVERAGE MODE

In Average mode (ADMD = 010), the ADACC registers accumulate with each ADC sample, much as in Accumulate mode, and the ADCNT register increments with each sample. The ADFLT register is also updated with the right-shifted value of the ADACC register. The value of the ADCRS bits governs the number of right shifts. However, in Average mode, the threshold comparison is performed upon CNT being greater than or equal to a user-defined RPT value. In this mode when RPT =  $2^A$ ADCRS-the shift distance, then the final accumulated value will be divided by number of samples, allowing for a threshold comparison operation on the average of all gathered samples.

# PIC16(L)F19155/56/75/76/85/86

| FIGURE 26-4:           | TIMER1 GATE TOGGLE MODE                   |
|------------------------|-------------------------------------------|
| TMRxGE                 |                                           |
| TxGPOL                 |                                           |
| TxGTM                  |                                           |
| selected<br>gate input |                                           |
| ТхСКІ                  |                                           |
| TxGVAL                 |                                           |
| TMRxH:TMRxL N<br>Count | X + 1 + 2 + 3 + 3 + 4 + 5 + 5 + 6 + 7 + 8 |

### FIGURE 26-5: TIMER1 GATE SINGLE-PULSE MODE



### 27.5.2 HARDWARE GATE MODE

The Hardware Gate modes operate the same as the Software Gate mode except the TMRx\_ers external signal gates the timer. When used with the CCP the gating extends the PWM period. If the timer is stopped when the PWM output is high then the duty cycle is also extended.

When MODE<4:0> = 00001 then the timer is stopped when the external signal is high. When MODE<4:0> = 00010 then the timer is stopped when the external signal is low.

Figure 27-5 illustrates the Hardware Gating mode for MODE<4:0> = 00001 in which a high input level starts the counter.

| FIGURE 27-5: | HARDWARE GATE MODE TIMING DIAGRAM ( | (MODE = 00001) |  |
|--------------|-------------------------------------|----------------|--|
|              |                                     |                |  |

|                                 | Rev. 10.001988<br>500/2014                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MODE                            | 0b00001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| TMRx_clk                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| TMRx_ers_                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| PRx                             | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| TMRx                            | $0 \qquad \begin{pmatrix} 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 2 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 0 \\ 1 \\ 1 \\ 2 \\ 3 \\ 1 \\ 1 \\ 2 \\ 1 \\ 1 \\ 1 \\ 2 \\ 1 \\ 1 \\ 1$ |  |
| TMRx_postscaled_                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| PWM Duty<br>Cycle<br>PWM Output | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |

### 27.5.4 LEVEL-TRIGGERED HARDWARE LIMIT MODE

In the Level-Triggered Hardware Limit Timer modes the counter is reset by high or low levels of the external signal TMRx\_ers, as shown in Figure 27-7. Selecting MODE<4:0> = 00110 will cause the timer to reset on a low level external signal. Selecting MODE<4:0> = 00111 will cause the timer to reset on a high level external signal. In the example, the counter is reset while TMRx\_ers = 1. ON is controlled by BSF and BCF instructions. When ON = 0 the external signal is ignored.

When the CCP uses the timer as the PWM time base then the PWM output will be set high when the timer starts counting and then set low only when the timer count matches the CCPRx value. The timer is reset when either the timer count matches the PRx value or two clock periods after the external Reset signal goes true and stays true.

The timer starts counting, and the PWM output is set high, on either the clock following the PRx match or two clocks after the external Reset signal relinquishes the Reset. The PWM output will remain high until the timer counts up to match the CCPRx pulse width value. If the external Reset signal goes true while the PWM output is high then the PWM output will remain high until the Reset signal is released allowing the timer to count up to match the CCPRx value.







Note 1: BSF and BCF represent Bit-Set File and Bit-Clear File instructions executed by the CPU to set or clear the ON bit of TxCON. CPU execution is asynchronous to the timer clock input.

PIC16(L)F19155/56/75/76/85/86

**PWM Output** 

### 29.1.2 TIMER1 MODE RESOURCE

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work.

See Section 26.0 "Timer1 Module with Gate Control" for more information on configuring Timer1.

### 29.1.3 SOFTWARE INTERRUPT MODE

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep the CCPxIE interrupt enable bit of the PIE6 register clear to avoid false interrupts. Additionally, the user should clear the CCPxIF interrupt flag bit of the PIR6 register following any change in Operating mode.

| Note: | Clocking Timer1 from the system clock   |
|-------|-----------------------------------------|
|       | (Fosc) should not be used in Capture    |
|       | mode. In order for Capture mode to      |
|       | recognize the trigger event on the CCPx |
|       | pin, Timer1 must be clocked from the    |
|       | instruction clock (Fosc/4) or from an   |
|       | external clock source.                  |

### 29.1.4 CCP PRESCALER

There are four prescaler settings specified by the CCPxMODE<3:0> bits of the CCPxCON register. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any Reset will clear the prescaler counter.

Switching from one capture prescaler to another does not clear the prescaler and may generate a false interrupt. To avoid this unexpected operation, turn the module off by clearing the CCPxCON register before changing the prescaler. Example 29-1 demonstrates the code to perform this function.

### EXAMPLE 29-1: CHANGING BETWEEN CAPTURE PRESCALERS

| BANKSEI | CCPxCON     | ;Set Bank bits to point |
|---------|-------------|-------------------------|
|         |             | TO CERCON               |
| CLRF    | CCPxCON     | ;Turn CCP module off    |
| MOVLW   | NEW_CAPT_PS | ;Load the W reg with    |
|         |             | ;the new prescaler      |
|         |             | ;move value and CCP ON  |
| MOVWF   | CCPxCON     | ;Load CCPxCON with this |
|         |             | ;value                  |
|         |             |                         |

### 29.1.5 CAPTURE DURING SLEEP

Capture mode depends upon the Timer1 module for proper operation. There are two options for driving the Timer1 module in Capture mode. It can be driven by the instruction clock (FOSC/4), or by an external clock source.

When Timer1 is clocked by Fosc/4, Timer1 will not increment during Sleep. When the device wakes from Sleep, Timer1 will continue from its previous state.

Capture mode will operate during Sleep when Timer1 is clocked by an external clock source.

### 29.2 Compare Mode

Compare mode makes use of the 16-bit Timer1 resource. The 16-bit value of the CCPRxH:CCPRxL register pair is constantly compared against the 16-bit value of the TMR1H:TMR1L register pair. When a match occurs, one of the following events can occur:

- Toggle the CCPx output
- Set the CCPx output
- Clear the CCPx output
- · Generate an Auto-conversion Trigger
- · Generate a Software Interrupt

The action on the pin is based on the value of the CCPxMODE<3:0> control bits of the CCPxCON register. At the same time, the interrupt flag CCPxIF bit is set, and an ADC conversion can be triggered, if selected.

All Compare modes can generate an interrupt and trigger and ADC conversion.

Figure 29-2 shows a simplified diagram of the compare operation.







# © 2017 Microchip Technology Inc.

Preliminary

PIC16(L)F19155/56/75/76/85/86

### 34.6 Register Definitions: EUSART Control

### REGISTER 34-1: TXxSTA: TRANSMIT STATUS AND CONTROL REGISTER

|                  |                    |                        |                |                 |                  | •                |                |
|------------------|--------------------|------------------------|----------------|-----------------|------------------|------------------|----------------|
| R/W-/0           | R/W-0/0            | R/W-0/0                | R/W-0/0        | R/W-0/0         | R/W-0/0          | R-1/1            | R/W-0/0        |
| CSRC             | TX9                | TXEN <sup>(1)</sup>    | SYNC           | SENDB           | BRGH             | TRMT             | TX9D           |
| bit 7            |                    |                        |                |                 |                  |                  | bit 0          |
|                  |                    |                        |                |                 |                  |                  |                |
| Legend:          |                    |                        |                |                 |                  |                  |                |
| R = Readable     | e bit              | W = Writable           | bit            | U = Unimpler    | mented bit, read | as '0'           |                |
| u = Bit is unc   | hanged             | x = Bit is unkr        | nown           | -n/n = Value a  | at POR and BO    | R/Value at all o | other Resets   |
| '1' = Bit is set | t                  | '0' = Bit is clea      | ared           |                 |                  |                  |                |
|                  |                    |                        |                |                 |                  |                  |                |
| bit 7            | CSRC: Clock        | Source Select          | bit            |                 |                  |                  |                |
|                  | <u>Asynchronou</u> | <u>s mode</u> :        |                |                 |                  |                  |                |
|                  | Unused in thi      | is mode – value        | ignored        |                 |                  |                  |                |
|                  | Synchronous        | <u>mode</u> :          |                |                 |                  |                  |                |
|                  | 1 = Master r       | mode (clock ge         | nerated intern | ally from BRG   | )                |                  |                |
|                  | 0 = Slave m        | ode (clock from        | n external sou | rce)            |                  |                  |                |
| bit 6            | TX9: 9-bit Tra     | ansmit Enable b        | bit            |                 |                  |                  |                |
|                  | 1 = Selects        | 9-bit transmissi       | on             |                 |                  |                  |                |
|                  |                    |                        | ion            |                 |                  |                  |                |
| bit 5            | TXEN: Trans        | mit Enable bit         | ,              |                 |                  |                  |                |
|                  | 1 = Transmit       | cenabled               |                |                 |                  |                  |                |
| bit 4            |                    | NDT Mode Sole          | at hit         |                 |                  |                  |                |
| DIL 4            | 1 = Synchron       | nous mode              |                |                 |                  |                  |                |
|                  | 0 = Asynchro       | onous mode             |                |                 |                  |                  |                |
| bit 3            | SENDB: Sen         | nd Break Chara         | cter bit       |                 |                  |                  |                |
|                  | Asvnchronou        | is mode:               |                |                 |                  |                  |                |
|                  | 1 = Send SY        | NCH BREAK              | on next transr | nission – Start | bit, followed by | 12 '0' bits, fo  | llowed by Stop |
|                  | bit; clear         | ed by hardware         | e upon comple  | etion           | , j              | ,                | , ,            |
|                  | 0 = SYNCH          | BREAK transm           | ission disable | d or completed  | ł                |                  |                |
|                  | Synchronous        | <u>mode</u> :          |                |                 |                  |                  |                |
|                  | Unused in thi      | s mode – value         | eignored       |                 |                  |                  |                |
| bit 2            | BRGH: High         | Baud Rate Sel          | ect bit        |                 |                  |                  |                |
|                  | Asynchronou        | <u>is mode</u> :       |                |                 |                  |                  |                |
|                  | 1 = High spe       | ed                     |                |                 |                  |                  |                |
|                  | 0 = Low spec       | ea<br>mode:            |                |                 |                  |                  |                |
|                  | Unused in thi      | <u>is mode – value</u> | ianored        |                 |                  |                  |                |
| hit 1            |                    | mit Shift Dogiot       | or Status hit  |                 |                  |                  |                |
|                  | 1 = TQR emi        | ntv                    | GI GIAIUS DIL  |                 |                  |                  |                |
|                  | 0 = TSR full       | Pr <b>y</b>            |                |                 |                  |                  |                |
| bit 0            | TX9D: Ninth        | bit of Transmit        | Data           |                 |                  |                  |                |
|                  | Can be addre       | ess/data bit or a      | parity bit.    |                 |                  |                  |                |
| Note 1: Si       | REN/CREN over      | rrides TXEN in         | Sync mode.     |                 |                  |                  |                |

### 37.3 Instruction Descriptions

| ADDFSR           | Add Literal to FSRn                                                                              |
|------------------|--------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] ADDFSR FSRn, k                                                                         |
| Operands:        | $-32 \le k \le 31$<br>n $\in$ [ 0, 1]                                                            |
| Operation:       | $FSR(n) + k \rightarrow FSR(n)$                                                                  |
| Status Affected: | None                                                                                             |
| Description:     | The signed 6-bit literal 'k' is added to<br>the contents of the FSRnH:FSRnL<br>register pair.    |
|                  | FSRn is limited to the range<br>0000h-FFFFh. Moving beyond these<br>bounds will cause the FSR to |

| ANDLW            | AND literal with W                                                                                              |
|------------------|-----------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] ANDLW k                                                                                        |
| Operands:        | $0 \leq k \leq 255$                                                                                             |
| Operation:       | (W) .AND. (k) $\rightarrow$ (W)                                                                                 |
| Status Affected: | Z                                                                                                               |
| Description:     | The contents of W register are<br>AND'ed with the 8-bit literal 'k'. The<br>result is placed in the W register. |

| ADDLW            | Add literal and W                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] ADDLW k                                                                                      |
| Operands:        | $0 \leq k \leq 255$                                                                                           |
| Operation:       | $(W) + k \to (W)$                                                                                             |
| Status Affected: | C, DC, Z                                                                                                      |
| Description:     | The contents of the W register are added to the 8-bit literal 'k' and the result is placed in the W register. |

wrap-around.

| ANDWF            | AND W with f                                                                                                                                                    |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Syntax:          | [ <i>label</i> ] ANDWF f,d                                                                                                                                      |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                 |  |
| Operation:       | (W) .AND. (f) $\rightarrow$ (destination)                                                                                                                       |  |
| Status Affected: | Z                                                                                                                                                               |  |
| Description:     | AND the W register with register 'f'. If<br>'d' is '0', the result is stored in the W<br>register. If 'd' is '1', the result is stored<br>back in register 'f'. |  |

| ADDWF            | Add W and f                                                                                                                                                                     |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] ADDWF f,d                                                                                                                                                      |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                 |
| Operation:       | (W) + (f) $\rightarrow$ (destination)                                                                                                                                           |
| Status Affected: | C, DC, Z                                                                                                                                                                        |
| Description:     | Add the contents of the W register<br>with register 'f'. If 'd' is '0', the result is<br>stored in the W register. If 'd' is '1', the<br>result is stored back in register 'f'. |

| ASRF             | Arithmetic Right Shift                                                                                                                                                                                                              |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] ASRF f {,d}                                                                                                                                                                                                        |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                   |
| Operation:       | $(f<7>) \rightarrow dest<7>$<br>$(f<7:1>) \rightarrow dest<6:0>,$<br>$(f<0>) \rightarrow C,$                                                                                                                                        |
| Status Affected: | C, Z                                                                                                                                                                                                                                |
| Description:     | The contents of register 'f' are shifted<br>one bit to the right through the Carry<br>flag. The MSb remains unchanged. If<br>'d' is '0', the result is placed in W. If 'd'<br>is '1', the result is stored back in<br>register 'f'. |



| ADDWFC | ADD W and CARRY bit to f |
|--------|--------------------------|
|        |                          |

| Syntax:          | [ <i>label</i> ] ADDWFC f {,d}                                                                                                                                            |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                         |  |  |  |  |
| Operation:       | $(W) + (f) + (C) \rightarrow dest$                                                                                                                                        |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                  |  |  |  |  |
| Description:     | Add W, the Carry flag and data mem-<br>ory location 'f'. If 'd' is '0', the result is<br>placed in W. If 'd' is '1', the result is<br>placed in data memory location 'f'. |  |  |  |  |

# PIC16(L)F19155/56/75/76/85/86

| BCF              | Bit Clear f                                                         |  |  |  |
|------------------|---------------------------------------------------------------------|--|--|--|
| Syntax:          | [label]BCF f,b                                                      |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |  |  |  |
| Operation:       | $0 \rightarrow (f \le b >)$                                         |  |  |  |
| Status Affected: | None                                                                |  |  |  |
| Description:     | Bit 'b' in register 'f' is cleared.                                 |  |  |  |

| BTFSC            | Bit Test f, Skip if Clear                                                                                                                                                                                                     |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] BTFSC f,b                                                                                                                                                                                                           |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$                                                                                                                                                           |
| Operation:       | skip if (f <b>) = 0</b>                                                                                                                                                                                                       |
| Status Affected: | None                                                                                                                                                                                                                          |
| Description:     | If bit 'b' in register 'f' is '1', the next<br>instruction is executed.<br>If bit 'b', in register 'f', is '0', the next<br>instruction is discarded, and a NOP is<br>executed instead, making this a<br>2-cycle instruction. |

| BRA              | Relative Branch                                                                                                                                                                                                                                 | В |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Syntax:          | [ <i>label</i> ]BRA label<br>[ <i>label</i> ]BRA \$+k                                                                                                                                                                                           | S |
| Operands:        | -256 ≤ label - PC + 1 ≤ 255<br>-256 ≤ k ≤ 255                                                                                                                                                                                                   | 0 |
| Operation:       | $(PC) + 1 + k \rightarrow PC$                                                                                                                                                                                                                   | S |
| Status Affected: | None                                                                                                                                                                                                                                            | D |
| Description:     | Add the signed 9-bit literal 'k' to the<br>PC. Since the PC will have<br>incremented to fetch the next<br>instruction, the new address will be<br>PC + 1 + k. This instruction is a<br>2-cycle instruction. This branch has a<br>limited range. |   |

| BTFSS            | Bit Test f, Skip if Set                                                                                                                                                                                         |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] BTFSS f,b                                                                                                                                                                                      |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b < 7 \end{array}$                                                                                                                                                |  |  |  |  |
| Operation:       | skip if (f <b>) = 1</b>                                                                                                                                                                                         |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                            |  |  |  |  |
| Description:     | If bit 'b' in register 'f' is '0', the next<br>instruction is executed.<br>If bit 'b' is '1', then the next instruction<br>is discarded and a NOP is executed<br>instead, making this a 2-cycle<br>instruction. |  |  |  |  |

### BRW Relative Branch with W

| Syntax:          | [ label ] BRW                                                                                                                                                                                                 |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Operands:        | None                                                                                                                                                                                                          |  |  |  |
| Operation:       | $(PC) + (W) \to PC$                                                                                                                                                                                           |  |  |  |
| Status Affected: | None                                                                                                                                                                                                          |  |  |  |
| Description:     | Add the contents of W (unsigned) to<br>the PC. Since the PC will have<br>incremented to fetch the next<br>instruction, the new address will be<br>PC + 1 + (W). This instruction is a<br>2-cycle instruction. |  |  |  |

| BSF              | Bit Set f                                                           |  |  |  |  |
|------------------|---------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ label ] BSF f,b                                                   |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |  |  |  |  |
| Operation:       | $1 \rightarrow (f \le b >)$                                         |  |  |  |  |
| Status Affected: | None                                                                |  |  |  |  |
| Description:     | Bit 'b' in register 'f' is set.                                     |  |  |  |  |

| TABLE 39-8: | INTERNAL OSCILLATOR PARAMETERS <sup>(1)</sup> |
|-------------|-----------------------------------------------|
|             |                                               |

| Standard Operating Conditions (unless otherwise stated) |          |                                                 |                              |                          |            |            |                          |
|---------------------------------------------------------|----------|-------------------------------------------------|------------------------------|--------------------------|------------|------------|--------------------------|
| Param.<br>No.                                           | Sym.     | Characteristic                                  | Min.                         | Тур†                     | Max.       | Units      | Conditions               |
| OS50                                                    | FHFOSC   | Precision Calibrated HFINTOSC<br>Frequency      |                              | 4<br>8<br>12<br>16<br>32 |            | MHz        | (Note 2)                 |
| OS51                                                    | FHFOSCLP | Low-Power Optimized HFINTOSC<br>Frequency       |                              | 1<br>2                   |            | MHz<br>MHz |                          |
| OS52                                                    | FMFOSC   | Internal Calibrated MFINTOSC<br>Frequency       | _                            | 500                      | _          | кня        | 7/~                      |
| OS53                                                    | FLFOSC   | Internal LFINTOSC Frequency                     |                              | 31                       | $\searrow$ | kHž        |                          |
| OS54                                                    | THFOSCST | HFINTOSC<br>Wake-up from Sleep Start-up<br>Time | _                            | 11<br>50                 | 20         | μs<br>μs   | VREGPM = 0<br>VREGPM = 1 |
| OS56                                                    | TLFOSCST | LFINTOSC<br>Wake-up from Sleep Start-up Time    | $\left\langle \right\rangle$ | 0.2                      | X          | ms         |                          |

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** To ensure these oscillator frequency tolerances, Vop and Vss must be capacitively decoupled as close to the device as possible. 0.1 µF and 0.01 µF values in parallel are recommended.

2: See Figure 39-6: Precision Calibrated HFINTOSC Frequency Accuracy Over Device VDD and Temperature.





© 2017 Microchip Technology Inc.

### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







Microchip Technology Drawing C04-052C Sheet 1 of 2