Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® microAptiv™ | | Core Size | 32-Bit Single-Core | | Speed | 25MHz | | Connectivity | IrDA, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, HLVD, I2S, POR, PWM, WDT | | Number of I/O | 16 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 11x10/12b; D/A 1x5b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-VFQFN Exposed Pad | | Supplier Device Package | 20-QFN (4x4) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology/pic32mm0064gpl020t-i-mloudy-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technology-detail/microchip-technolog | ### **Pin Diagrams** #### TABLE 2: COMPLETE PIN FUNCTION DESCRIPTIONS FOR 20-PIN SSOP DEVICES | Pin | Function | Pin | Function | |-----|--------------------------------------------------|-----|--------------------------------------------------------------------------------| | 1 | MCLR | 11 | RP11/RB7 | | 2 | PGEC2/VREF+/AN0/RP1/OCM1E/INT3/RA0 | 12 | TCK/RP7/U1CTS/SCK1/OCM1A/RB8 <sup>(1)</sup> | | 3 | PGED2/VREF-/AN1/RP2/OCM1F/RA1 | 13 | TMS/REFCLKI/RP8/T1CK/T1G/U1RTS/U1BCLK/SDO1/C2OUT/OCM1B/INT2/RB9 <sup>(1)</sup> | | 4 | PGED1/AN2/C1IND/C2INB/ <b>RP14</b> /RB0 | 14 | VCAP | | 5 | PGEC1/AN3/C1INC/C2INA/RP15/RB1 | 15 | TDO/AN7/LVDIN/ <b>RP12</b> /RB12 | | 6 | AN4/ <b>RP16</b> /RB2 | 16 | TDI/AN8/ <b>RP13</b> /RB13 | | 7 | OSC1/CLKI/AN5/C1INB/RP3/OCM1C/RA2 | 17 | CDAC1/AN9/RP9/RTCC/U1TX/SDI1/C1OUT/INT1/RB14 | | 8 | OSC2/CLKO/AN6/C1INA/RP4/OCM1D/RA3 <sup>(1)</sup> | 18 | AN10/REFCLKO/ <b>RP10</b> /U1RX/SS1/FSYNC1/INT0/RB15 <sup>(1)</sup> | | 9 | PGED3/SOSCI/ <b>RP5</b> /RB4 | 19 | AVss/Vss | | 10 | PGEC3/SOSCO/SCLKI/RP6/PWRLCLK/RA4 | 20 | AVDD/VDD | Note 1: Pin has an increased current drive strength. TABLE 1-1: PIC32MM0064GPL036 FAMILY PINOUT DESCRIPTION (CONTINUED) | | | | Pin | Number | | | | | | |----------|---------------|----------------|------------------------|-------------------------------|----------------|----------------|-------------|----------------|-------------------------------------------| | Pin Name | 20-Pin<br>QFN | 20-Pin<br>SSOP | 28-Pin<br>QFN/<br>UQFN | 28-Pin<br>SPDIP/<br>SSOP/SOIC | 36-Pin<br>VQFN | 40-Pin<br>UQFN | Pin<br>Type | Buffer<br>Type | Description | | RP1 | 19 | 2 | 27 | 2 | 33 | 36 | I/O | ST/DIG | Remappable peripherals (input or output) | | RP2 | 20 | 3 | 28 | 3 | 34 | 37 | I/O | ST/DIG | | | RP3 | 4 | 7 | 6 | 9 | 7 | 7 | I/O | ST/DIG | | | RP4 | 5 | 8 | 7 | 10 | 8 | 8 | I/O | ST/DIG | | | RP5 | 6 | 9 | 8 | 11 | 9 | 9 | I/O | ST/DIG | | | RP6 | 7 | 10 | 9 | 12 | 10 | 10 | I/O | ST/DIG | | | RP7 | 9 | 12 | 14 | 17 | 18 | 18 | I/O | ST/DIG | | | RP8 | 10 | 13 | 15 | 18 | 19 | 20 | I/O | ST/DIG | | | RP9 | 14 | 17 | 22 | 25 | 28 | 31 | I/O | ST/DIG | | | RP10 | 15 | 18 | 23 | 26 | 29 | 32 | I/O | ST/DIG | | | RP11 | 8 | 11 | 13 | 16 | 17 | 17 | I/O | ST/DIG | | | RP12 | 12 | 15 | 20 | 23 | 26 | 29 | I/O | ST/DIG | | | RP13 | 13 | 16 | 21 | 24 | 27 | 30 | I/O | ST/DIG | | | RP14 | 1 | 4 | 1 | 4 | 35 | 38 | I/O | ST/DIG | | | RP15 | 2 | 5 | 2 | 5 | 36 | 39 | I/O | ST/DIG | | | RP16 | 3 | 6 | 3 | 6 | 1 | 1 | I/O | ST/DIG | | | RP17 | _ | _ | 18 | 21 | 24 | 27 | I/O | ST/DIG | | | RP18 | _ | _ | 19 | 22 | 25 | 28 | I/O | ST/DIG | | | RP19 | _ | _ | 16 | 19 | 21 | 22 | I/O | ST/DIG | | | RP20 | _ | _ | _ | _ | 11 | 11 | I/O | ST/DIG | | | RTCC | 14 | 17 | 22 | 25 | 28 | 31 | 0 | DIG | Real-Time Clock alarm/seconds output | | SCK1 | 9 | 12 | 14 | 17 | 18 | 18 | I/O | ST/DIG | SPI1 clock (input or output) | | SCLKI | 7 | 10 | 9 | 12 | 10 | 10 | I | ST | Secondary Oscillator external clock input | | SDI1 | 14 | 17 | 22 | 25 | 28 | 31 | I | ST | SPI1 data input | | SDO1 | 10 | 13 | 15 | 18 | 19 | 20 | 0 | DIG | SPI1 data output | | SOSCI | 6 | 9 | 8 | 11 | 9 | 9 | _ | _ | Secondary Oscillator crystal | | SOSCO | 7 | 10 | 9 | 12 | 10 | 10 | _ | _ | Secondary Oscillator crystal | | SS1 | 15 | 18 | 23 | 26 | 29 | 32 | I | ST | SPI1 slave select input | | T1CK | 10 | 13 | 15 | 18 | 19 | 20 | ı | ST | Timer1 external clock input | | T1G | 10 | 13 | 15 | 18 | 19 | 20 | I | ST | Timer1 clock gate input | | TCK | 9 | 12 | 14 | 17 | 18 | 18 | ı | ST | JTAG clock input | | TDI | 13 | 16 | 19 | 22 | 25 | 28 | I | ST | JTAG data input | | TDO | 12 | 15 | 18 | 21 | 24 | 27 | 0 | DIG | JTAG data output | | TMS | 10 | 13 | 15 | 18 | 19 | 20 | I | ST | JTAG mode select input | | U1BCLK | 10 | 13 | 15 | 18 | 19 | 20 | 0 | DIG | UART1 IrDA® 16x baud clock output | | U1CTS | 9 | 12 | 14 | 17 | 18 | 18 | I | ST | UART1 transmission control input | | U1RTS | 10 | 13 | 15 | 18 | 19 | 20 | 0 | DIG | UART1 reception control output | | U1RX | 15 | 18 | 23 | 26 | 29 | 32 | I | ST | UART1 receive data input | | U1TX | 14 | 17 | 22 | 25 | 28 | 31 | 0 | DIG | UART1 transmit data output | **Legend:** ST = Schmitt Trigger input buffer DIG = Digital input/output ANA = Analog level input/output ### REGISTER 6-3: RNMICON: NON-MASKABLE INTERRUPT (NMI) CONTROL REGISTER<sup>(1)</sup> | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|--|--|--| | 24.24 | U-0 R/W-0 | | | | | | | | | | 31:24 | _ | _ | - | _ | _ | | _ | WDTR | | | | | | | | | | 00:40 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | | | | | | | | | 23:16 | SWNMI | _ | _ | _ | GNMI | _ | CF | WDTS | | | | | | | | | | 45.0 | R/W-0 | | | | | | | | | 15:8 | NMICNT<15:8> | | | | | | | | | | | | | | | | | 7:0 | R/W-0 | | | | | | | | | 7:0 | | | | NMICI | NMICNT<7:0> | | | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-25 Unimplemented: Read as '0' bit 24 WDTR: Watchdog Timer Time-out in Run Mode Flag bit 1 = A Run mode WDT time-out has occurred and caused an NMI 0 = WDT time-out has not occurred Setting this bit will cause a WDT NMI event and NMICNT<15:0> will begin counting. bit 23 SWNMI: Software NMI Trigger bit 1 = An NMI has been generated 0 = An NMI was not generated bit 22-20 Unimplemented: Read as '0' bit 19 **GNMI:** Software General NMI Trigger bit 1 = A general NMI has been generated 0 = A general NMI was not generated bit 18 Unimplemented: Read as '0' 1 = FSCM has detected clock failure and caused an NMI 0 = FSCM has not detected clock failure Setting this bit will cause a CF NMI event, but will not cause a clock switch to the FRC. bit 16 WDTS: Watchdog Timer Time-out in Sleep Mode Flag bit 1 = WDT time-out has occurred during Sleep mode and caused a wake-up from Sleep 0 = WDT time-out has not occurred during Sleep mode Setting this bit will cause a WDT NMI. bit 15-0 NMICNT<15:0>: NMI Reset Counter Value bits These bits specify the reload value used by the NMI Reset counter. FFFFh-0001h = Number of SYSCLK cycles before a device Reset occurs (2) 0000h = No delay between NMI assertion and device Reset event Note 1: Writes to this register require an unlock sequence. Refer to Section 23.4 "System Registers Write Protection" for details. 2: If a Watchdog Timer NMI event (when not in Sleep mode) is cleared before this counter reaches '0', no device Reset is asserted. This NMI Reset counter is only applicable to the Watchdog Timer NMI event. ### TABLE 7-3: INTERRUPT REGISTER MAP (CONTINUED) | lress<br>#) | <b>k</b> 0 | ge | | | | | | | | Bits | S | | | | | | | | ets | |----------------------------|------------|----------|-------|-------|-------|-------|--------------|-------|--------|-------------|------|------|------|------|-------------|------|-------------|--------|----------| | Virtual Addres<br>(BF80_#) | · <u></u> | Bit Ranç | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Rese | | F1C0 | IDC0 | 31:16 | _ | ı | _ | _ | _ | _ | _ | _ | _ | _ | | ( | CCT3IP<2:0> | • | CCT3IS | <1:0> | 0000 | | FICU | IPC8 | 15:0 | _ | 1 | _ | | CCP3IP<2:0> | | CCP3IS | CCP3IS<1:0> | | _ | - | ( | CCT2IP<2:0> | • | CCT2IS<1:0> | | 0000 | | E4D0 | IDOO | 31:16 | | 1 | _ | | SPI2RXIP<2:0 | )> | SPI2RX | IS<1:0> | _ | _ | - | S | PI2TXIP<2:0 | > | SPI2TXI | S<1:0> | 0000 | | F1D0 | IPC9 | 15:0 | _ | _ | _ | | SPI2EIP<2:0 | > | SPI2EI | S<1:0> | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | F1E0 | IPC10 | 31:16 | _ | 1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | U2EIP<2:0> | | U2EIS | <1:0> | 0000 | | FIEU | IPC10 | 15:0 | | 1 | _ | | U2TXIP<2:0> | > | U2TXIS | S<1:0> | _ | _ | 1 | l | J2RXIP<2:0> | | U2RXIS | <1:0> | 0000 | | F1F0 | IPC11 | 31:16 | _ | - | _ | | CPCIP<2:0> | • | CPCIS | S<1:0> | _ | _ | - | | NVMIP<2:0> | | NVMIS | <1:0> | 0000 | | FIFU | IFCII | 15:0 | _ | 1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | **Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. 2: These bits are not available on 20-pin devices. ### REGISTER 8-2: SPLLCON: SYSTEM PLL CONTROL REGISTER<sup>(1)</sup> | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--| | 24.24 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 R/W-0 | | R/W-0 | | | | | | 31:24 | _ | _ | _ | - | _ | PLLODIV<2:0> | | | | | | | | 22:46 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | | | | | | 23:16 | _ | PLLMULT<6:0> | | | | | | | | | | | | 45.0 | U-0 | | | | | 15:8 | _ | | - | - | - | - | _ | _ | | | | | | 7:0 | R/W-y | U-0 | | | | | 7:0 | PLLICLK | _ | _ | _ | _ | _ | _ | _ | | | | | **Legend:** y = Values set from Configuration bits on Reset R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-27 Unimplemented: Read as '0' bit 26-24 PLLODIV<2:0>: System PLL Output Clock Divider bits 111 = PLL divide-by-256 110 = PLL divide-by-64 101 = PLL divide-by-32 100 = PLL divide-by-16 011 = PLL divide-by-8 010 = PLL divide-by-4 001 = PLL divide-by-2 000 = PLL divide-by-1 (default setting) bit 23 Unimplemented: Read as '0' bit 22-16 PLLMULT<6:0>: System PLL Multiplier bits 111111-0000111 = Reserved 0000110 = 24x 0000101 = 12x 0000100 = 8x 0000011 = 6x 0000010 = 4x 0000001 = 3x (default setting) 0000000 = 2x bit 15-8 Unimplemented: Read as '0' bit 7 PLLICLK: System PLL Input Clock Source bit 1 = FRC is selected as the input to the system PLL (not divided) 0 = POSC is selected as the input to the system PLL The POR default value is specified by the PLLSRC Configuration bit in the FOSCSEL register. Refer to Register 23-9 in **Section 23.0 "Special Features"** for more information. bit 6-0 Unimplemented: Read as '0' Note 1: Writes to this register require an unlock sequence. Refer to Section 23.4 "System Registers Write Protection" for details. All bits in this register must be modified only if the PLL is not used. | TABLE 9-5: | PORTB | REGISTER | MAP | |------------|-------|----------|-----| |------------|-------|----------|-----| | ess | | | | | | | | | | Bits | | | | | | | | | | |-----------------------------|---------------------------------|---------------------------------|--------------------------------|-------|--------|-------|---------|-------|------|-----------|---------------------|------|------|------|------|-------|---------------------|------|---------------| | Virtual Address<br>(BF80_#) | Register<br>Name <sup>(2)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All<br>Resets | | 2700 | ANSELB | 31:16 | _ | _ | _ | _ | _ | _ | 1 | 1 | 1 | _ | _ | 1 | _ | _ | | _ | 0000 | | 2700 | ANSELD | 15:0 | | ANSB< | 15:12> | | _ | _ | | - | | _ | _ | - | | ANSB< | 3:0> <sup>(1)</sup> | | FOOF | | 2710 | TRISB | 31:16 | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0000 | | 2710 | TRIOD | 15:0 TRISB<15:0> <sup>(1)</sup> | | | | | | | | | | FFFF | | | | | | | | | 2720 | PORTB | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 2,20 | TOTAL | 15:0 | | | | | | | | RB<15:0 | )>(1) | | | | | | | | 0000 | | 2730 | LATB | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 2700 | 2,112 | 15:0 | LATB<15:0> <sup>(1)</sup> | | | | | | | | | | | 0000 | | | | | | | 2740 | ODCB | 31:16 | _ | _ | _ | _ | _ | | _ | _ | | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | 15:0 ODCB<15:0> <sup>(1)</sup> | | | | | | | | | 0000 | | | | | | | | | 2750 | CNPUB | 31:16 | _ | _ | _ | _ | _ | _ | | _ | | _ | _ | _ | _ | _ | _ | | 0000 | | | | 15:0 | | 1 | 1 | ı | | | | CNPUB<1 | 5:0> <sup>(1)</sup> | ı | ı | | ı | | | | 0000 | | 2760 | CNPDB | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | 1 | 1 | | | | | CNPDB<1 | 5:0> <sup>(1)</sup> | | | | | | | | 0000 | | 2770 | CNCONB | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0000 | | | | 15:0 | ON | _ | _ | | CNSTYLE | | | | _ | _ | _ | | _ | _ | _ | | 0000 | | 2780 | CNEN0B | 31:16 | | _ | _ | _ | _ | | | | <u> </u> | _ | _ | | _ | _ | _ | | 0000 | | | | 15:0 | | | | | | | | CNIEB<15 | 5:0>(1) | | | | | | | | 0000 | | 2790 | CNSTATB | 31:16 | _ | _ | _ | _ | _ | _ | _ | | - (1) | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | ( | CNSTATB< | 15:0>(1) | | | | | | | | 0000 | | 27A0 | CNEN1B | 31:16 | _ | | | | _ | | | CNIE4D :4 | | _ | | | | _ | | | 0000 | | | | 15:0 | | | | | _ | | | CNIE1B<1 | | | | | | _ | _ | | 0000 | | 27B0 | CNFB | 31:16 | | | | | | | | | | | 0000 | | | | | | | | | | 15:0 | CNFB<15:0> <sup>(1)</sup> | | | | | | | | | | | | | | | | | **Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal. **Note 1:** Bits<11:10,6:5,3> are not implemented in 20-pin devices. 2: All registers in this table have corresponding CLR, SET and INV registers at their virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. #### REGISTER 9-1: CNCONx: CHANGE NOTIFICATION CONTROL FOR PORTX REGISTER (x = A-C) | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31:24 | _ | _ | - | _ | _ | | _ | _ | | 22:46 | U-0 | 23:16 | _ | _ | - | _ | _ | - | - | _ | | 45.0 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | | 15:8 | ON | _ | - | _ | CNSTYLE | | - | _ | | 7:0 | U-0 | 7:0 | _ | _ | | _ | _ | | | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** Change Notification (CN) Control On bit 1 = CN is enabled 0 = CN is disabled bit 14-12 Unimplemented: Read as '0' bit 11 CNSTYLE: Change Notification Style Selection bit 1 = Edge style (detects edge transitions, CNFx bits are used for a Change Notice event) 0 = Mismatch style (detects change from last PORTx read, CNSTATx bits are used for a Change Notification event) bit 10-0 Unimplemented: Read as '0' #### REGISTER 10-1: T1CON: TIMER1 CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.04 | U-0 | 31:24 | _ | _ | _ | - | _ | _ | - | _ | | 23:16 | U-0 | 23.16 | _ | _ | _ | - | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R-0 | U-0 | R/W-0 | R/W-0 | | 15:8 | ON | _ | SIDL | TWDIS | TWIP | _ | TECS | S<1:0> | | 7.0 | R/W-0 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | U-0 | | 7:0 | TGATE | _ | TCKPS | S<1:0> | _ | TSYNC | TCS | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ON: Timer1 On bit 1 = Timer1 is enabled 0 = Timer1 is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Timer1 Stop in Idle Mode bit 1 = Discontinues operation when device enters Idle mode 0 = Continues operation even in Idle mode bit 12 TWDIS: Asynchronous Timer1 Write Disable bit 1 = Writes to TMR1 are ignored until pending write operation completes 0 = Back-to-back writes are enabled (Legacy Asynchronous Timer mode functionality) bit 11 **TWIP:** Asynchronous Timer1 Write in Progress bit In Asynchronous Timer1 mode: 1 = Asynchronous write to TMR1 register is in progress 0 = Asynchronous write to TMR1 register is complete In Synchronous Timer1 mode: This bit is read as '0'. bit 10 Unimplemented: Read as '0' bit 9-8 **TECS<1:0>:** Timer1 External Clock Selection bits 11 = Reserved 10 = External clock comes from the LPRC 01 = External clock comes from the T1CK Pin 00 = External clock comes from the Secondary Oscillator (SOSC) bit 7 TGATE: Timer1 Gated Time Accumulation Enable bit When TCS = 1: This bit is ignored. When TCS = 0: 1 = Gated time accumulation is enabled 0 = Gated time accumulation is disabled bit 6 Unimplemented: Read as '0' bit 5-4 TCKPS<1:0>: Timer1 Input Clock Prescale Select bits 11 = 1:256 prescale value 10 = 1:64 prescale value 01 = 1:8 prescale value 00 = 1:1 prescale value #### REGISTER 16-1: AD1CON1: ADC CONTROL REGISTER 1 (CONTINUED) - bit 7-4 SSRC<3:0>: Conversion Trigger Source Select bits - 1111-1101 = Reserved - 1100 = CLC2 module event ends sampling and starts conversion - 1011 = CLC1 module event ends sampling and starts conversion - 1010 = SCCP3 module event ends sampling and starts conversion - 1001 = SCCP2 module event ends sampling and starts conversion - 1000 = MCCP1 module event ends sampling and starts conversion - 0111 = Internal counter ends sampling and starts conversion (auto-convert) - 0110 = Timer1 period match ends sampling and starts conversion (can trigger during Sleep mode) - 0101 = Timer1 period match ends sampling and starts conversion (will not trigger during Sleep mode) - 0100-0010 = Reserved - 0001 = Active transition on INTO pin ends sampling and starts conversion - 0000 = Clearing the SAMP bit ends sampling and starts conversion - bit 3 **MODE12:** 12-Bit Operation Mode bit - 1 = 12-bit ADC operation - 0 = 10-bit ADC operation - bit 2 ASAM: ADC Sample Auto-Start bit - 1 = Sampling begins immediately after last conversion completes; SAMP bit is automatically set - 0 = Sampling begins when SAMP bit is set - bit 1 SAMP: ADC Sample Enable bit<sup>(1)</sup> - 1 = The ADC Sample-and-Hold Amplifier (SHA) is sampling - 0 = The ADC Sample-and-Hold Amplifier is holding - bit 0 **DONE**: ADC Conversion Status bit<sup>(2)</sup> - 1 = Analog-to-Digital conversion is done - 0 = Analog-to-Digital conversion is not done or has not started - Clearing this bit will not affect any operation in progress. - Note 1: The SAMP bit is cleared and cannot be written if the ADC is disabled (ON bit = 0). - 2: The DONE bit is not persistent in Automatic modes; it is cleared by hardware at the beginning of the next sample. #### REGISTER 16-4: AD1CON5: ADC CONTROL REGISTER 5 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|---------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|----------------------| | 24.24 | U-0 | 31:24 | _ | - | - | _ | _ | _ | _ | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | | 15:8 | ASEN <sup>(1)</sup> | LPEN | _ | BGREQ | _ | _ | ASINT | <1:0> <sup>(2)</sup> | | 7.0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | | | | | WM< | <1:0> | CM< | <1:0> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ASEN: Auto-Scan Enable bit(1) 1 = Auto-scan is enabled 0 = Auto-scan is disabled bit 14 LPEN: Low-Power Enable bit > 1 = Low power is enabled after scan 0 = Full power is enabled after scan bit 13 Unimplemented: Read as '0' bit 12 **BGREQ:** Band Gap Request bit 1 = Band gap is enabled when the ADC is enabled and active 0 = Band gap is not enabled by the ADC bit 11-10 **Unimplemented:** Read as '0' ASINT<1:0>: Auto-Scan (Threshold Detect) Interrupt Mode bits(2) bit 9-8 - 11 = Interrupt after Threshold Detect sequence has completed and a valid compare has occurred - 10 = Interrupt after valid compare has occurred - 01 = Interrupt after Threshold Detect sequence has completed 00 = No interrupt bit 7-4 Unimplemented: Read as '0' bit 3-2 WM<1:0>: Write Mode bits - 11 = Reserved - 10 = Auto-compare only (conversion results are not saved, but interrupts are generated when a valid match occurs, as defined by the CM<1:0> and ASINT<1:0> bits) - 01 = Convert and save (conversion results saved to ADC1BUFx registers when a match occurs, as defined by the CM<1:0> bits) - 00 = Threshold (Comparison) mode is disabled, legacy operation (conversion data saved to ADC1BUFx registers) - Note 1: When auto-scan is enabled (ASEN (AD1CON5<15>) = 1), the CSCNA (AD1CON2<10>) and SMPI<3:0> (AD1CON2<5:2>) bits are ignored. - 2: The ASINT<1:0> bits setting only takes effect when ASEN (AD1CON5<15>) = 1. Interrupt generation is governed by the SMPI<3:0> bits field. #### REGISTER 16-5: AD1CHS: ADC INPUT SELECT REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|---------------------------|-------------------|-------------------|------------------|------------------|--| | 24.04 | U-0 | | 31:24 | _ | _ | - | - | _ | _ | _ | - | | | 23:16 | U-0 | | 23:10 | _ | _ | _ | _ | _ | _ | _ | _ | | | 45.0 | U-0 | | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | | 7.0 | R/W-0 R/W-0 | | R/W-0 | R/W-0 | R/W-0 R/W-0 | | R/W-0 | R/W-0 | | | 7:0 | | CH0NA<2:0> | | CH0SA<4:0> <sup>(1)</sup> | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7-5 CH0NA<2:0>: Negative Input Select bits 111-001 **= Reserved** 000 = Negative input is AVss bit 4-0 CH0SA<4:0>: Positive Input Select bits<sup>(1)</sup> 11111 = Reserved 11110 = Positive input is AVDD 11101 = Positive input is AVss 11100 = Positive input is Band Gap Reference (VBG) 11011-01110 = Reserved 01101 = Positive input is AN13<sup>(2,3)</sup> 01100 = Positive input is AN12<sup>(2,3)</sup> 01011 = Positive input is $AN11^{(2)}$ 01010 = Positive input is AN10 01001 = Positive input is AN9 01000 = Positive input is AN8 00111 = Positive input is AN7 00110 = Positive input is AN6 00101 = Positive input is AN5 00100 = Positive input is AN4 00011 = Positive input is AN3 00010 = Positive input is AN2 00001 = Positive input is AN1 00000 = Positive input is AN0 - Note 1: The CH0SA<4:0> positive input selection is only used when CSCNA (AD1CON2<10>) = 0 and ASEN (AD1CON5<15>) = 0. The AD1CSS bits specify the positive inputs when CSCNA = 1 or ASEN = 1. - 2: This option is not implemented in the 20-pin devices. - 3: This option is not implemented in the 28-pin devices. #### REGISTER 17-1: CRCCON: CRC CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 24.24 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | 31:24 | _ | _ | | DWIDTH<4:0> | | | | | | | 22.40 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | 23:16 | _ | _ | | PLEN<4:0> | | | | | | | 45.0 | R/W-0 | U-0 | R/W-0 | R-0, HS, HC | R-0, HS, HC | R-0, HS, HC | R-0, HS, HC | R-0, HS, HC | | | 15:8 | ON | _ | SIDL | VWORD<4:0> | | | | | | | 7.0 | R-0, HS, HC | R-1, HS, HC | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | | | 7:0 | CRCFUL | CRCMPT | CRCISEL | CRCGO | LENDIAN | MOD | _ | _ | | Legend:HC = Hardware Clearable bitHS = Hardware Settable bitR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown bit 31-29 Unimplemented: Read as '0' bit 28-24 DWIDTH<4:0>: Data Word Width Configuration bits Configures the width of the data word (Data Word Width - 1). bit 23-21 Unimplemented: Read as '0' bit 20-16 PLEN<4:0>: Polynomial Length Configuration bits Configures the length of the polynomial (Polynomial Length – 1). bit 15 ON: CRC Enable bit 1 = Enables module 0 = Disables module bit 14 Unimplemented: Read as '0' bit 13 SIDL: CRC Stop in Idle Mode bit 1 = Discontinues module operation when device enters Idle mode 0 = Continues module operation in Idle mode bit 12-8 VWORD<4:0>: Counter Value bits Indicates the number of valid words in the FIFO. Has a maximum value of 16 when DWIDTH $<4:0> \le$ (data words, 8-bit wide or less). Has a maximum value of 8 when DWIDTH $<4:0> \le$ 15 (data words from 9 to 16-bit wide). Has a maximum value of 4 when DWIDTH<4:0> < 31 (data words from 17 to 32-bit wide). bit 7 CRCFUL: CRC FIFO Full bit 1 = FIFO is full 0 = FIFO is not full bit 6 CRCMPT: CRC FIFO Empty bit 1 = FIFO is empty 0 = FIFO is not empty bit 5 CRCISEL: CRC Interrupt Selection bit 1 = Interrupt on FIFO is empty; final word of data is still shifted through CRC 0 = Interrupt on shift is complete (FIFO is empty and no data is shifted from the shift buffer) bit 4 CRCGO: Start CRC bit 1 = Starts CRC serial shifter; clearing the bit aborts shifting 0 = CRC serial shifter is turned off bit 3 **LENDIAN:** Data Word Little-Endian Configuration bit 1 = Data word is shifted into the CRC, starting with the LSb (little-endian); reflected input data 0 = Data word is shifted into the CRC, starting with the MSb (big-endian); non-reflected input data ### 23.9 Configuration Words and System Registers TABLE 23-3: CONFIGURATION WORDS SUMMARY | sse | | | | Bits | | | | | | | | | | | | | | | |-----------------------------|------------------|-----------|--------|--------------|---------|---------|-------|------------|-------|---------|--------|---------|---------|--------|---------|-----------|----------|--------| | Virtual Address<br>(BFC0_#) | Register<br>Name | Bit Range | 31\15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | | 17C0 | RESERVED | 31:16 | r-1 | 1700 | RESERVED | 15:0 | r-1 | 17C4 | FDEVOPT | 31:16 | | USERID<15:0> | | | | | | | | | | | | | | | | 1704 | FDEVOFI | 15:0 | r-1 SOSCHP | r-1 | r-1 | r-1 | | 17C8 | FICD | 31:16 | r-1 | 1700 | TIOD | 15:0 | r-1 ICS• | <1:0> | JTAGEN | r-1 | r-1 | | 17CC | FPOR | 31:16 | r-1 | 1700 | TTOK | 15:0 | r-1 LPBOREN | RETVR | BOREN | N<1:0> | | 17D0 | FWDT | 31:16 | r-1 | 1750 | | 15:0 | FWDTEN | RCLKS | EL<1:0> | | RV | VDTPS<4:0> | | | WINDIS | FWDTWIN | SZ<1:0> | | SWI | OTPS<4:0> | • | | | 17D4 | FOSCSEL | 31:16 | r-1 | | 1000022 | 15:0 | FCKSM | <1:0> | r-1 | SOSCSEL | r-1 | OSCIOFNC | POSCM | OD<1:0> | IESO | SOSCEN | r-1 | PLLSRC | r-1 | FN | NOSC<2:0 | > | | 17D8 | FSEC | 31:16 | CP | r-1 | 1750 | 1020 | 15:0 | r-1 | 17DC | RESERVED | 31:16 | r-1 | 1750 | TREGETTAL | 15:0 | r-1 | 17E0 | RESERVED | 31:16 | r-0 | r-1 | 17.20 | TALOLITALD | 15:0 | r-1 | 17E4 | RESERVED | 31:16 | r-1 | | TESETTED | 15:0 | r-1 **Legend:** r-0 = Reserved bit, must be programmed as '0'; r-1 = Reserved bit, must be programmed as '1'. #### REGISTER 23-7: CFGCON: CONFIGURATION CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.04 | U-0 | U-0 | U-0 | U-0 | r-0 | U-0 | r-0 | r-0 | | 31:24 | _ | _ | - | _ | _ | - | _ | _ | | 22.40 | R/W-0 | 23:16 | | | | EXECADE | )R<7:0> | | | | | 45.0 | U-0 | 15:8 | _ | _ | - | _ | _ | _ | _ | _ | | 7:0 | U-0 | U-0 | U-0 | U-0 | R/W-y | U-0 | r-1 | r-1 | | | _ | _ | _ | | JTAGEN | _ | _ | _ | | Legend: | r = Reserved bit | y = Value set from Configuration bits on Reset | |-------------------|------------------|------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared x = Bit is unknown | bit 31-28 **Unimplemented:** Read as '0' bit 27 **Reserved:** Must be written as '0' bit 26 **Unimplemented:** Read as '0' bit 25-24 **Reserved:** Must be written as '0' bit 23-16 EXECADDR<7:0>: RAM Program Space Start Address bits 11111111 = RAM program space starts at the 255-Kbyte boundary (from 0xA003FC00) • 00000010 = RAM program space starts at the 2-Kbyte boundary (from 0xA0000800) 00000001 = RAM program space starts at the 1-Kbyte boundary (from 0xA0000400) 00000000 = All data RAM is allocated to program space (from 0xA0000000) bit 15-4 **Unimplemented:** Read as '0' bit 3 **JTAGEN:** JTAG Enable bit 1 = JTAG port is enabled The Reset value of this bit is the value of the JTAGEN (FICD<2>) Configuration bit. bit 2 **Unimplemented:** Read as '0' bit 1-0 **Reserved:** Must be written as '1' 0 = JTAG port is disabled TABLE 26-5: IDLE CURRENT (IIDLE)(2) | Operating Condit | ions: -40°C < TA | 4 < +85°C (unles | ss otherwise state | d) | | |------------------|------------------------|------------------|--------------------|------|-----------------| | Parameter No. | Typical <sup>(1)</sup> | Max | Units | VDD | Conditions | | DC40 | 0.26 | 0.46 | mA | 2.0V | Fovo - 4 MHz | | DC40 | 0.26 | 0.46 | mA | 3.3V | Fsys = 1 MHz | | DC41 | 0.85 | 1.5 | mA | 2.0V | Fsys = 8 MHz | | DC41 | 0.85 | 1.5 | mA | 3.3V | FSYS = 6 IVINZ | | DC42 | 2.3 | 3.7 | mA | 2.0V | - Fsys = 25 MHz | | DC42 | 2.3 | 3.7 | mA | 3.3V | FSYS = 25 IVIAZ | | DC44 | 0.18 | 0.34 | mA | 2.0V | Fsys = 32 kHz | | DC44 | 0.18 | 0.34 | mA | 3.3V | 1 515 - 32 NIZ | - **Note 1:** Data in the "Typical" column is at +25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - **2:** Base IIDLE current is measured with: - Oscillator is configured in EC mode without PLL (FNOSC<2:0> (FOSCSEL<2:0>) = 010 and POSCMOD<1:0> (FOSCSEL<9:8>) = 00) - OSC1 pin is driven with external square wave with levels from 0.3V to VDD 0.3V - OSC2 is configured as I/O in Configuration Words (OSCIOFNC (FOSCSEL<10>) = 1) - FSCM is disabled (FCKSM<1:0> (FOSCSEL<15:14>) = 00) - Secondary Oscillator circuits are disabled (SOSCEN (FOSCSEL<6>) = 0 and SOSCSEL (FOSCSEL<12>) = 0) - Main and low-power BOR circuits are disabled (BOREN<1:0> (FPOR<1:0>) = 00 and LPBOREN (FPOR<3>) = 0) - Watchdog Timer is disabled (FWDTEN (FWDT<15>) = 0) - All I/O pins (excepting OSC1) are configured as outputs and driving low - No peripheral modules are operating or being clocked (defined PMDx bits are all ones) FIGURE 26-3: EXTERNAL CLOCK TIMING **TABLE 26-17: EXTERNAL CLOCK TIMING REQUIREMENTS** | Operat | <b>Operating Conditions:</b> $2.0V \le VDD \le 3.6V$ , $-40^{\circ}C \le TA \le +85^{\circ}C$ (unless otherwise stated) | | | | | | | | | |--------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------|--------------------|----------------------------|---------------------------------|------------------------------------------------------------------|--|--| | Param<br>No. | Symbol | Characteristic | Min | Typ <sup>(1)</sup> | Max | Units | Conditions | | | | OS10 | Fosc | External CLKI Frequency | DC<br>2 | _ | 25<br>12.5 | MHz<br>MHz | EC<br>ECPLL <sup>(2)</sup> | | | | | | Oscillator Frequency | 3.5<br>3.5<br>10<br>10<br>31 | <br> -<br> -<br> - | 10<br>10<br>25<br>25<br>50 | MHz<br>MHz<br>MHz<br>MHz<br>kHz | XT<br>XTPLL <sup>(2)</sup><br>HS<br>HSPLL <sup>(2)</sup><br>SOSC | | | | OS30 | TosL,<br>TosH | External Clock in (OSC1)<br>High or Low Time | 0.45 x Tosc | _ | 0.55 x Tosc | ns | EC | | | | OS31 | TosR,<br>TosF | External Clock in (OSC1)<br>Rise or Fall Time | _ | _ | 20 | ns | EC | | | | OS40 | TckR | CLKO Rise Time <sup>(3)</sup> | _ | 15 | 20 | ns | | | | | OS41 | TckF | CLKO Fall Time <sup>(3)</sup> | _ | 15 | 20 | ns | | | | **Note 1:** Data in the "Typ" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested. **<sup>2:</sup>** PLL dividers and postscalers must be configured so that the system clock frequency does not exceed the maximum operating frequency. <sup>3:</sup> Measurements are taken in EC mode. The CLKO signal is measured on the OSC2 pin. #### 27.2 Package Details The following sections give the technical details of the packages. ### 20-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |--------------------------|-----------|------|-------------|------| | Dimensio | on Limits | MIN | NOM | MAX | | Number of Pins | N | | 20 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | _ | _ | 2.00 | | Molded Package Thickness | A2 | 1.65 | 1.75 | 1.85 | | Standoff | A1 | 0.05 | _ | _ | | Overall Width | Е | 7.40 | 7.80 | 8.20 | | Molded Package Width | E1 | 5.00 | 5.30 | 5.60 | | Overall Length | D | 6.90 | 7.20 | 7.50 | | Foot Length | L | 0.55 | 0.75 | 0.95 | | Footprint | L1 | | 1.25 REF | | | Lead Thickness | С | 0.09 | _ | 0.25 | | Foot Angle | ф | 0° | 4° | 8° | | Lead Width | b | 0.22 | _ | 0.38 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-072B ### 20-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |--------------------------|-------------|------|----------|------| | Dimension | MIN | NOM | MAX | | | Contact Pitch | E | | 0.65 BSC | | | Contact Pad Spacing | С | | 7.20 | | | Contact Pad Width (X20) | X1 | | | 0.45 | | Contact Pad Length (X20) | Y1 | | | 1.75 | | Distance Between Pads | G | 0.20 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M $\,$ BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2072B | INDEX | С | | |------------------------------------------------|------------------------------------------------|-----| | Α | C Compilers | 000 | | | MPLAB XC Compilers | 200 | | AC Characteristics | Capture/Compare/PWM/Timer Modules | | | 10-Bit ADC Accuracy and Conversion | (MCCP, SCCP) | 95 | | Requirements | CLC | | | 12-Bit ADC Accuracy and Conversion | Control Registers | | | Requirements229 | CLR, SET and INV Registers | 78 | | ADC Inputs Specifications229 | Code Examples | | | and Timing Parameters217 | UART2 RX Input Assignment to RP9/RB14 Pin | 80 | | Capacitive Loading on Output Pins217 | UART2 TX Output Assignment to | | | CLKO and I/O Timing Requirements220 | RP13/RB13 Pin | | | EJTAG Requirements231 | Code Execution from RAM | 181 | | External Clock Timing Requirements218 | Comparator | | | Internal Oscillator Accuracy219 | Configurable Logic Cell (CLC) | 151 | | Internal Oscillator Start-up Time219 | Configurable Logic Cell. See CLC. | | | Load Conditions for Device Timing217 | Configuration Bits | | | MCCP/SCCP Input Capture x Mode | Control Digital-to-Analog Converter (CDAC) | 169 | | Requirements224 | Control Digital-to-Analog Converter. See CDAC. | | | MCCP/SCCP Output Compare x Mode | CP0 Register 16, Select 1) | 30 | | Requirements224 | CP0 Register 16, Select 3) | 31 | | MCCP/SCCP PWM Mode Requirements225 | CP0 Register 16, Select 5) | 32 | | MCCP/SCCP Timer1 External Clock Timing 222 | CPU | | | MCCP/SCCP Timing Requirements223 | Architecture Overview | 25 | | PLL Clock Timing Specifications219 | Coprocessor 0 Registers | 27 | | Reset, Brown-out Reset and Sleep Modes | Core Exception Types | 52 | | Timing Specifications221 | EJTAG Debug Support | | | SPIx Master Mode Requirements227 | Power Management | | | SPIx Module Slave Mode Timing Requirements 228 | CPU Module | | | ADC Converter | Customer Change Notification Service | 262 | | Control Registers134 | Customer Notification Service | | | Introduction | Customer Support | 262 | | Assembler | Cyclic Redundancy Check. See CRC. | | | MPASM Assembler200 | D | | | В | DC Characteristics | | | Band Gap Voltage Reference | Comparator Specifications | 216 | | Block Diagrams | High/Low-Voltage Detect | | | ADC Module133 | I/O Pin Input Injection Current Specifications | | | CDAC Module | I/O Pin Input Specifications | | | CLCx Input Source Selection | I/O Pin Output Specifications | | | CLCx Logic Function Combinatorial Options 152 | Idle Current (IDLE) | | | CLCx Module | Incremental Peripheral ∆ Current (BOR, WDT, | 200 | | CPU Exceptions and Interrupt Controller51 | HLVD, RTCC, ADC, FRC, PLL, DAC, | | | CRC Module | LPBOR, CMP) | 211 | | Dual Comparator Module | Internal Voltage Regulator Specifications | | | High/Low-Voltage Detect (HLVD) | Operating Current (IDD) | | | MCCP/SCCP Module96 | Operating Voltage Specifications | | | MCLR Pin Connections | Power-Down Current (IPD) | | | Microprocessor Core | Program Flash Memory Specifications | | | Multiplexing Remappable Output for RP181 | Thermal Operating Conditions | | | Oscillator Circuit Placement | Voltage Reference Specifications | | | Oscillator System | Demo/Development Boards, Evaluation and | 210 | | | Starter Kits | 202 | | PIC32MM0064GPL036 Family | Development Support | | | Recommended Minimum Connection | Third-Party Tools | | | Reset System45 | Device IDs | | | RTCC Module | DEVICE IDS | 101 | | SPI/I <sup>2</sup> S Module | E | | | Timer1 Module | Electrical Characteristics | 205 | | Typical Shared Port Structure | Absolute Maximum Ratings | | | UARTx Module117 | V/F Graph (Industrial) | | | Watchdon Timor (WDT) | Frrata | 10 |