



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                  |
|----------------------------|------------------------------------------------------------------|
| Product Status             | Active                                                           |
| Core Processor             | 8051                                                             |
| Core Size                  | 8-Bit                                                            |
| Speed                      | 25MHz                                                            |
| Connectivity               | SPI, UART/USART                                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT               |
| Number of I/O              | 16                                                               |
| Program Memory Size        | 4KB (4K x 8)                                                     |
| Program Memory Type        | FLASH                                                            |
| EEPROM Size                | -                                                                |
| RAM Size                   | 256 x 8                                                          |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.25V                                                       |
| Data Converters            | A/D 16x12b                                                       |
| Oscillator Type            | Internal                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                               |
| Mounting Type              | Surface Mount                                                    |
| Package / Case             | 20-VFQFN Exposed Pad                                             |
| Supplier Device Package    | 20-QFN (4x4)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f534-c-im |
|                            |                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of Registers

| SFR | Definition | 4.4. ADC0MX: ADC0 Channel Select                | 64 |
|-----|------------|-------------------------------------------------|----|
| SFR | Definition | 4.5. ADC0CF: ADC0 Configuration                 | 65 |
| SFR | Definition | 4.6. ADC0H: ADC0 Data Word MSB                  | 66 |
| SFR | Definition | 4.7. ADC0L: ADC0 Data Word LSB                  | 66 |
| SFR | Definition | 4.8. ADC0CN: ADC0 Control                       | 67 |
| SFR | Definition | 4.9. ADC0TK: ADC0 Tracking Mode Select          | 68 |
|     |            | 4.10. ADC0GTH: ADC0 Greater-Than Data High Byte |    |
| SFR | Definition | 4.11. ADC0GTL: ADC0 Greater-Than Data Low Byte  | 69 |
|     |            | 4.12. ADC0LTH: ADC0 Less-Than Data High Byte    |    |
| SFR | Definition | 4.13. ADC0LTL: ADC0 Less-Than Data Low Byte     | 70 |
| SFR | Definition | 5.1. REF0CN: Reference Control                  | 73 |
| SFR | Definition | 6.1. REG0CN: Regulator Control                  | 75 |
| SFR | Definition | 7.1. CPT0CN: Comparator0 Control                | 78 |
| SFR | Definition | 7.2. CPT0MX: Comparator0 MUX Selection          | 79 |
|     |            | 7.3. CPT0MD: Comparator0 Mode Selection         |    |
| SFR | Definition | 8.1. SP: Stack Pointer                          | 87 |
| SFR | Definition | 8.2. DPL: Data Pointer Low Byte                 | 87 |
| SFR | Definition | 8.3. DPH: Data Pointer High Byte                | 87 |
| SFR | Definition | 8.4. PSW: Program Status Word                   | 88 |
| SFR | Definition | 8.5. ACC: Accumulator                           | 89 |
|     |            | 8.6. B: B Register                              |    |
| SFR | Definition | 8.7. PCON: Power Control                        | 91 |
| SFR | Definition | 10.1. IE: Interrupt Enable 1                    | 00 |
|     |            | 10.2. IP: Interrupt Priority 1                  |    |
|     |            | 10.3. EIE1: Extended Interrupt Enable 1 1       |    |
| SFR | Definition | 10.4. EIP1: Extended Interrupt Priority 1 1     | 03 |
| SFR | Definition | 10.5. IT01CF: INT0/INT1 Configuration 1         | 05 |
|     |            | 11.1. VDDMON: VDD Monitor Control 1             |    |
|     |            | 11.2. RSTSRC: Reset Source 1                    |    |
|     |            | 12.1. PSCTL: Program Store R/W Control 1        |    |
|     |            | 12.2. FLKEY: Flash Lock and Key 1               |    |
|     |            | 13.1. XBR0: Port I/O Crossbar Register 0 1      |    |
|     |            | 13.2. XBR1: Port I/O Crossbar Register 1 1      |    |
|     |            | 13.3. P0: Port0 1                               |    |
|     |            | 13.4. POMDIN: Port0 Input Mode 1                |    |
|     |            | 13.5. P0MDOUT: Port0 Output Mode 1              |    |
|     |            | 13.6. P0SKIP: Port0 Skip 1                      |    |
|     |            | 13.7. POMAT: Port0 Match 1                      |    |
|     |            | 13.8. P0MASK: Port0 Mask 1                      |    |
|     |            | 13.9. P1: Port1 1                               |    |
| SFR | Definition | 13.10. P1MDIN: Port1 Input Mode 1               | 32 |
|     |            | 13.11. P1MDOUT: Port1 Output Mode 1             |    |
| SFR | Definition | 13.12. P1SKIP: Port1 Skip 1                     | 33 |



| Ordering Part Number | Flash Memory (kB) | Port I/Os | LIN          | Package | Ordering Part Number | Flash Memory (kB) | Port I/Os | LIN          | Package  |
|----------------------|-------------------|-----------|--------------|---------|----------------------|-------------------|-----------|--------------|----------|
| C8051F520-IM         | 8                 | 6         | $\checkmark$ | DFN-10  | C8051F534-IM         | 4                 | 16        | _            | QFN-20   |
| C8051F520A-IM        |                   |           |              |         | C8051F534A-IM        |                   |           |              |          |
| C8051F521-IM         | 8                 | 6         | —            | DFN-10  | C8051F536-IM         | 2                 | 16        | $\checkmark$ | QFN-20   |
| C8051F521A-IM        |                   |           |              |         | C8051F536A-IM        |                   |           |              |          |
| C8051F523-IM         | 4                 | 6         | $\checkmark$ | DFN-10  | C8051F537-IM         | 2                 | 16        | -            | QFN-20   |
| C8051F523A-IM        |                   |           |              |         | C8051F537A-IM        |                   |           |              |          |
| C8051F524-IM         | 4                 | 6         | _            | DFN-10  | C8051F530-IT         | 8                 | 16        | $\checkmark$ | TSSOP-20 |
| C8051F524A-IM        |                   |           |              |         | C8051F530A-IT        |                   |           |              |          |
| C8051F526-IM         | 2                 | 6         | $\checkmark$ | DFN-10  | C8051F531-IT         | 8                 | 16        | —            | TSSOP-20 |
| C8051F526A-IM        |                   |           |              |         | C8051F531A-IT        |                   |           |              |          |
| C8051F527-IM         | 2                 | 6         | _            | DFN-10  | C8051F533-IT         | 4                 | 16        | $\checkmark$ | TSSOP-20 |
| C8051F527A-IM        |                   |           |              |         | C8051F533A-IT        |                   |           |              |          |
| C8051F530-IM         | 8                 | 16        | $\checkmark$ | QFN-20  | C8051F534-IT         | 4                 | 16        | —            | TSSOP-20 |
| C8051F530A-IM        |                   |           |              |         | C8051F534A-IT        |                   |           |              |          |
| C8051F531-IM         | 8                 | 16        | —            | QFN-20  | C8051F536-IT         | 2                 | 16        | $\checkmark$ | TSSOP-20 |
| C8051F531A-IM        |                   |           |              |         | C8051F536A-IT        |                   |           |              |          |
| C8051F533-IM         | 4                 | 16        | $\checkmark$ | QFN-20  | C8051F537-IT         | 2                 | 16        |              | TSSOP-20 |
| C8051F533A-IM        |                   |           |              |         | C8051F537A-IT        |                   |           |              |          |

Table 1.2. Product Selection Guide (Not Recommended for New Designs)

The part numbers in Table 1.2 are not recommended for new designs. Instead, select the corresponding part number from Table 1.1 (silicon revision C) for your design. In Table 1.2, the part numbers in the format similar to C8051F520-IM are silicon revision A devices. The part numbers in the format similar to C8051F520A-IM are silicon revision B devices.



# C8051F52x/F52xA/F53x/F53xA



Figure 1.3. C8051F53x Block Diagram (Silicon Revision A)



Figure 1.4. C8051F52x Block Diagram (Silicon Revision A)



# 1.3. On-Chip Memory

The CIP-51 has a standard 8051 program and data address configuration. It includes 256 bytes of data RAM, with the upper 128 bytes dual-mapped. Indirect addressing accesses the upper 128 bytes of general purpose RAM, and direct addressing accesses the 128 byte SFR address space. The lower 128 bytes of RAM are accessible via direct and indirect addressing. The first 32 bytes are addressable as four banks of general purpose registers, and the next 16 bytes can be byte addressable or bit addressable.

Program memory consists of 7680 bytes ('F520/0A/1/1A and 'F530/0A/1/1A), 4 kB ('F523/3A/4/4A and C8051F53x/53xA), or 2 kB ('F526/6A/7/7A and 'F536/6A/7/7A) of Flash. This memory is byte writable and erased in 512-byte sectors, and requires no special off-chip programming voltage.



Figure 1.6. Memory Map



# 2. Electrical Characteristics

# 2.1. Absolute Maximum Ratings

# Table 2.1. Absolute Maximum Ratings

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                     | Conditions | Min  | Тур | Мах                      | Units |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|-----|--------------------------|-------|--|--|--|
| Ambient temperature under Bias                                                                                                                                                                                                                                                                                                                                                                                |            | -55  | —   | 135                      | °C    |  |  |  |
| Storage Temperature                                                                                                                                                                                                                                                                                                                                                                                           |            | -65  | —   | 150                      | °C    |  |  |  |
| Voltage on V <sub>REGIN</sub> with Respect to GND                                                                                                                                                                                                                                                                                                                                                             |            | -0.3 | —   | 5.5                      | V     |  |  |  |
| Voltage on V <sub>DD</sub> with Respect to GND                                                                                                                                                                                                                                                                                                                                                                |            | -0.3 | —   | 2.8                      | V     |  |  |  |
| Voltage on XTAL1 with Respect to GND                                                                                                                                                                                                                                                                                                                                                                          |            | -0.3 | —   | $V_{REGIN} + 0.3$        | V     |  |  |  |
| Voltage on XTAL2 with Respect to GND                                                                                                                                                                                                                                                                                                                                                                          |            | -0.3 | —   | V <sub>REGIN</sub> + 0.3 | V     |  |  |  |
| Voltage on any Port I/O Pin or RST with Respect to GND                                                                                                                                                                                                                                                                                                                                                        |            | -0.3 | —   | V <sub>REGIN</sub> + 0.3 | V     |  |  |  |
| Maximum Output Current Sunk by any Port Pin                                                                                                                                                                                                                                                                                                                                                                   |            | _    | —   | 100                      | mA    |  |  |  |
| Maximum Output Current Sourced by any Port Pin                                                                                                                                                                                                                                                                                                                                                                |            | _    | —   | 100                      | mA    |  |  |  |
| Maximum Total Current through V <sub>REGIN</sub> , and GND                                                                                                                                                                                                                                                                                                                                                    |            |      | —   | 500                      | mA    |  |  |  |
| Note:         Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device.<br>This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. |            |      |     |                          |       |  |  |  |



#### **Table 2.4. Temperature Sensor Electrical Characteristics**

 $V_{DD}$  = 2.1 V,  $V_{REF}$  = 1.5 V (REFSL=0), -40 to +125 °C unless otherwise specified.

| Parameter                           | Conditions                     | Min | Тур  | Max | Units |
|-------------------------------------|--------------------------------|-----|------|-----|-------|
| Linearity <sup>1</sup>              |                                | —   | 0.1  |     | °C    |
| Gain <sup>1</sup>                   |                                | —   | 3.33 | —   | mV/°C |
| Gain Error <sup>2</sup>             |                                | _   | ±100 | —   | µV/°C |
| Offset <sup>1</sup>                 | Temp = 0 °C                    | —   | 890  | —   | mV    |
| Offset Error <sup>2</sup>           | Temp = 0 °C                    | —   | ±15  | —   | mV    |
| Tracking Time                       |                                | 12  |      |     | μs    |
| Power Supply Current                |                                | —   | 17   |     | μA    |
| Notes:<br>1. Includes ADC offset. g | ain. and linearity variations. | ·   | •    | •   |       |

Includes ADC offset, gain, and linearity variations.
 Performance and standard deviation from the mean

2. Represents one standard deviation from the mean.

#### Table 2.5. Voltage Reference Electrical Characteristics

 $V_{DD} = 2.1 \text{ V}; -40 \text{ to } +125 \text{ °C}$  unless otherwise specified.

| Parameter                                | Conditions                                                                      | Min          | Тур        | Max             | Units  |  |  |  |  |
|------------------------------------------|---------------------------------------------------------------------------------|--------------|------------|-----------------|--------|--|--|--|--|
| Internal Reference (REFBE = 1)           |                                                                                 |              |            |                 |        |  |  |  |  |
| Output Voltage                           | $I_{DD} \approx$ 1 mA; No load on VREF pin and all other GPIO pins.             |              |            |                 |        |  |  |  |  |
|                                          | 25 °C ambient (REFLV = 0)<br>25 °C ambient (REFLV = 1), V <sub>DD</sub> = 2.6 V | 1.45<br>2.15 | 1.5<br>2.2 | 1.55<br>2.25    | V      |  |  |  |  |
| V <sub>REF</sub> Short-Circuit Current   |                                                                                 |              | 2.5        |                 | mA     |  |  |  |  |
| V <sub>REF</sub> Temperature Coefficient |                                                                                 |              | 33         |                 | ppm/°C |  |  |  |  |
| Load Regulation                          | Load = 0 to 200 µA to GND                                                       | —            | 10         | —               | ppm/µA |  |  |  |  |
| V <sub>REF</sub> Turn-on Time 1          | 4.7 μF, 0.1 μF bypass                                                           | —            | 21         |                 | ms     |  |  |  |  |
| V <sub>REF</sub> Turn-on Time 2          | 0.1 μF bypass                                                                   |              | 230        |                 | μs     |  |  |  |  |
| Power Supply Rejection                   |                                                                                 | —            | 2.1        | —               | mV/V   |  |  |  |  |
| External Reference (REFBE =              | = 0)                                                                            |              |            |                 |        |  |  |  |  |
| Input Voltage Range                      |                                                                                 | 0            | —          | V <sub>DD</sub> | V      |  |  |  |  |
| Input Current                            | Sample Rate = 200 ksps; V <sub>REF</sub> = 1.5 V                                |              | 2.4        |                 | μA     |  |  |  |  |
| Bias Generators                          |                                                                                 |              | -          |                 |        |  |  |  |  |
| ADC Bias Generator                       | BIASE = 1                                                                       |              | 22         |                 | μA     |  |  |  |  |
| Power Consumption (Internal)             |                                                                                 | —            | 35         | —               | μA     |  |  |  |  |



#### 4.3.6. Settling Time Requirements

A minimum tracking time is required before an accurate conversion can be performed. This tracking time is determined by the AMUX0 resistance, the ADC0 sampling capacitance, any external source resistance, and the accuracy required for the conversion.

Figure 4.6 shows the equivalent ADC0 input circuit. The required ADC0 settling time for a given settling accuracy (SA) may be approximated by Equation 4.1. When measuring the Temperature Sensor output, use the settling time specified in Table 2.3 on page 28. See Table 2.3 on page 28 for ADC0 minimum settling time requirements.

$$t = \ln\left(\frac{2^n}{SA}\right) \times R_{TOTAL} C_{SAMPLE}$$

### **Equation 4.1. ADC0 Settling Time Requirements**

Where:

SA is the settling accuracy, given as a fraction of an LSB (for example, 0.25 to settle within 1/4 LSB) *t* is the required settling time in seconds

 $R_{TOTAL}$  is the sum of the AMUX0 resistance and any external source resistance.

*n* is the ADC resolution in bits (12).



Figure 4.6. ADC0 Equivalent Input Circuits

### 4.4. Selectable Gain

ADC0 on the C8051F52x/52xA/53x/53xA family of devices implements a selectable gain adjustment option. By writing a value to the gain adjust address range, the user can select gain values between 0 and 1.016.

For example, three analog sources to be measured have full-scale outputs of 5.0 V, 4.0 V, and 3.0 V, respectively. Each ADC measurement would ideally use the full dynamic range of the ADC with an internal voltage reference of 1.5 V or 2.2 V (set to 2.2 V for this example). When selecting signal one (5.0 V full-scale), a gain value of 0.44 (5 V full scale \* 0.44 = 2.2 V full scale) provides a full-scale signal of 2.2 V when the input signal is 5.0 V. Likewise, a gain value of 0.55 (4 V full scale \* 0.55 = 2.2 V full scale) for the second source and 0.73 (3 V full scale \* 0.73 = 2.2 V full scale) for the third source provide full-scale ADCO measurements when the input signal is full-scale.

Additionally, some sensors or other input sources have small part-to-part variations that must be accounted for to achieve accurate results. In this case, the programmable gain value could be used as a calibration value to eliminate these part-to-part variations.



## Table 9.2. Special Function Registers

| Register | Address | Description                                        | Page |
|----------|---------|----------------------------------------------------|------|
| ACC      | 0xE0    | Accumulator                                        | 89   |
| ADC0CF   | 0xBC    | ADC0 Configuration                                 | 65   |
| ADC0CN   | 0xE8    | ADC0 Control                                       | 67   |
| ADC0H    | 0xBE    | ADC0                                               | 66   |
| ADC0L    | 0xBD    | ADC0                                               | 66   |
| ADC0GTH  | 0xC4    | ADC0 Greater-Than Data High Byte                   | 69   |
| ADC0GTL  | 0xC3    | ADC0 Greater-Than Data Low Byte                    | 69   |
| ADC0LTH  | 0xC6    | ADC0 Less-Than Data High Byte                      | 70   |
| ADC0LTL  | 0xC5    | ADC0 Less-Than Data Low Byte                       | 70   |
| ADC0MX   | 0xBB    | ADC0 Channel Select                                | 64   |
| ADC0TK   | 0xBA    | ADC0 Tracking Mode Select                          | 68   |
| В        | 0xF0    | B Register                                         | 89   |
| CKCON    | 0x8E    | Clock Control                                      | 188  |
| CLKSEL   | 0xA9    | Clock Select                                       | 143  |
| CPT0CN   | 0x9B    | Comparator0 Control                                | 78   |
| CPT0MD   | 0x9D    | Comparator0 Mode Selection                         | 80   |
| CPT0MX   | 0x9F    | Comparator0 MUX Selection                          | 79   |
| DPH      | 0x83    | Data Pointer High                                  | 87   |
| DPL      | 0x82    | Data Pointer Low                                   | 87   |
| EIE1     | 0xE6    | Extended Interrupt Enable 1                        | 102  |
| EIP1     | 0xF6    | Extended Interrupt Priority 1                      | 103  |
| FLKEY    | 0xB7    | Flash Lock and Key                                 | 119  |
| IE       | 0xA8    | Interrupt Enable                                   | 100  |
| IP       | 0xB8    | Interrupt Priority                                 | 101  |
| IT01CF   | 0xE4    | INT0/INT1 Configuration                            | 105  |
| LINADDR  | 0x92    | LIN indirect address pointer                       | 172  |
| LINCF    | 0x95    | LIN master-slave and automatic baud rate selection | 173  |
| LINDATA  | 0x93    | LIN indirect data buffer                           | 172  |
| OSCICL   | 0xB3    | Internal Oscillator Calibration                    | 138  |

SFRs are listed in alphabetical order. All undefined SFR locations are reserved



# Table 9.2. Special Function Registers (Continued)

| Register | Address | Description                      | Page |
|----------|---------|----------------------------------|------|
| OSCICN   | 0xB2    | Internal Oscillator Control      | 137  |
| OSCXCN   | 0xB1    | External Oscillator Control      | 142  |
| P0       | 0x80    | Port 0 Latch                     | 129  |
| POMASK   | 0xC7    | Port 0 Mask                      | 131  |
| POMAT    | 0xD7    | Port 0 Match                     | 131  |
| P0MDIN   | 0xF1    | Port 0 Input Mode Configuration  | 129  |
| P0MDOUT  | 0xA4    | Port 0 Output Mode Configuration | 130  |
| P0SKIP   | 0xD4    | Port 0 Skip                      | 130  |
| P1       | 0x90    | Port 1 Latch                     | 132  |
| P1MASK   | 0xBF    | Port 1 Mask                      | 134  |
| P1MAT    | 0xCF    | Port 1 Match                     | 134  |
| P1MDIN   | 0xF2    | Port 1 Input Mode Configuration  | 132  |
| P1MDOUT  | 0xA5    | Port 1 Output Mode Configuration | 133  |
| P1SKIP   | 0xD5    | Port 1 Skip                      | 133  |
| PCA0CN   | 0xD8    | PCA Control                      | 206  |
| PCA0CPH0 | 0xFC    | PCA Capture 0 High               | 209  |
| PCA0CPH1 | 0xEA    | PCA Capture 1 High               | 209  |
| PCA0CPH2 | 0xEC    | PCA Capture 2 High               | 209  |
| PCA0CPL0 | 0xFB    | PCA Capture 0 Low                | 209  |
| PCA0CPL1 | 0xE9    | PCA Capture 1 Low                | 209  |
| PCA0CPL2 | 0xEB    | PCA Capture 2 Low                | 209  |
| PCA0CPM0 | 0xDA    | PCA Module 0 Mode                | 208  |
| PCA0CPM1 | 0xDB    | PCA Module 1 Mode                | 208  |
| PCA0CPM2 | 0xDC    | PCA Module 2 Mode                | 208  |
| PCA0H    | 0xFA    | PCA Counter High                 | 209  |
| PCA0L    | 0xF9    | PCA Counter Low                  | 209  |
| PCA0MD   | 0xD9    | PCA Mode                         | 207  |
| PCON     | 0x87    | Power Control                    | 91   |
| PSCTL    | 0x8F    | Program Store R/W Control        | 119  |
| PSW      | 0xD0    | Program Status Word              | 88   |

SFRs are listed in alphabetical order. All undefined SFR locations are reserved



# 11.1. Power-On Reset

During power-up, the device is held in a reset state and the  $\overline{RST}$  pin is driven low until V<sub>DD</sub> settles above V<sub>RST</sub>. V<sub>DD</sub> ramp time is defined as how fast V<sub>DD</sub> ramps from 0 V to V<sub>RST</sub>. An additional delay (T<sub>PORDelay</sub>) occurs before the device is released from reset. The V<sub>RST</sub> threshold and T<sub>PORDelay</sub> are specified in Table 2.8, "Reset Electrical Characteristics," on page 32. Figure 11.2 plots the power-on and V<sub>DD</sub> monitor reset timing.

**Note:** Please refer to Section "20.4. VDD Monitors and VDD Ramp Time" on page 211 for definition of  $V_{RST}$  and  $V_{DD}$  ramp time in older silicon revisions A and B.

On exit from a power-on reset, the PORSF flag (RSTSRC.1) is set by hardware to logic 1. When PORSF is set, all of the other reset flags in the RSTSRC Register are indeterminate (PORSF is cleared by all other resets). Since all resets cause program execution to begin at the same location (0x0000), software can read the PORSF flag to determine if a power-up was the cause of reset. The contents of internal data memory should be assumed to be undefined after a power-on reset. Both the V<sub>DD</sub> monitors (VDDMON0 and VDDMON1) are enabled following a power-on reset.





Figure 11.2. Power-On and V<sub>DD</sub> Monitor Reset Timing



# C8051F52x/F52xA/F53x/F53xA

ramp or during a brownout condition even when  $V_{DD}$  is below the specified minimum of 2.0 V. There are two possible ways to handle this transitional period as described below:

If using the on-chip regulator (REG0) at the 2.6 V setting (default), it is recommended that user software set the VDDMON0 threshold to its high setting ( $V_{RST-HIGH}$ ) as soon as possible after reset by setting the VDMLVL bit to 1 in SFR Definition 11.1 (VDDMON). In this typical configuration, no external hardware or additional software routines are necessary to monitor the  $V_{DD}$  level.

**Note:** Please refer to Section "20.5. VDD Monitor (VDDMON0) High Threshold Setting" on page 212 for important notes related to the VDD Monitor high threshold setting in older silicon revisions A and B.

If using the on-chip regulator (REG0) at the 2.1 V setting or if directly driving  $V_{DD}$  with REG0 disabled, the user system (software/hardware) should monitor  $V_{DD}$  at power-on and also during device operation. The two key parameters that can be affected when  $V_{DD} < 2.0$  V are: internal oscillator frequency (Table 2.11 on page 34) and minimum ADC tracking time (Table 2.3 on page 28).

## SFR Definition 11.1. VDDMON: V<sub>DD</sub> Monitor Control

| R/W           | R                          | R/W                     | R                      | R               | R                       | R                          | R                    | Reset Value |  |
|---------------|----------------------------|-------------------------|------------------------|-----------------|-------------------------|----------------------------|----------------------|-------------|--|
| VDMEN         | VDDSTAT                    | VDMLVL                  | VDM1EN                 | Reserved        | Reserved                | Reserved                   | Reserved             | 1v010000    |  |
| Bit7          | Bit6                       | Bit5                    | Bit4                   | Bit3            | Bit2                    | Bit1                       | Bit0                 | -           |  |
|               | SFR Address: 0xFF          |                         |                        |                 |                         |                            |                      |             |  |
|               |                            |                         |                        |                 |                         |                            |                      |             |  |
| Bit7:         | VDMEN: V <sub>DI</sub>     | -                       |                        |                 | .,                      |                            |                      |             |  |
|               | This bit turns             |                         |                        |                 |                         |                            |                      |             |  |
|               | resets until it            |                         |                        |                 |                         |                            |                      |             |  |
|               | The V <sub>DD</sub> Mo     |                         |                        |                 |                         |                            |                      |             |  |
|               | ing the V <sub>DD</sub>    |                         |                        |                 |                         |                            |                      | a system    |  |
|               | reset. See T               |                         |                        | r the minim     | um V <sub>DD</sub> Mo   | nitor turn-o               | n time.              |             |  |
|               | 0: V <sub>DD</sub> Monit   |                         |                        |                 |                         |                            |                      |             |  |
|               | 1: V <sub>DD</sub> Monit   |                         | (default).             |                 |                         |                            |                      |             |  |
| Bit6:         | VDDSTAT: V                 | 66                      |                        |                 |                         |                            |                      |             |  |
|               | This bit indic             |                         | •                      |                 |                         | •                          | t).                  |             |  |
|               | 0: V <sub>DD</sub> is at o |                         |                        |                 |                         | nold.                      |                      |             |  |
|               | 1: V <sub>DD</sub> is abo  | ove the V <sub>DE</sub> | Monitor (V             | /DDMON0)        | Threshold.              |                            |                      |             |  |
| Bit5:         | VDMLVL: V                  | <sub>DD</sub> Level Se  | lect.                  |                 |                         |                            |                      |             |  |
|               | 0: V <sub>DD</sub> Monit   |                         |                        |                 |                         |                            |                      |             |  |
|               | 1: V <sub>DD</sub> Monit   | tor (VDDM0              | ON0) Thres             | hold is set to  | o V <sub>RST-HIGH</sub> | <sub>I</sub> . This settir | ng is <b>require</b> | ed for any  |  |
|               | system that i              |                         |                        |                 |                         |                            |                      |             |  |
| Bit4:         | VDM1EN <sup>*</sup> : L    | .evel-sensit            | ive V <sub>DD</sub> Mo | nitor Enable    | e (VDDMON               | <b>1</b> 1).               |                      |             |  |
|               | This bit turns             | s the V <sub>DD</sub> m | onitor circu           | it on/off. If t | urned on, it            | is also sele               | ected as a re        | eset        |  |
|               | source, and                | can genera              | te a system            | n reset.        |                         |                            |                      |             |  |
|               | 0: Level-sen               |                         |                        |                 |                         |                            |                      |             |  |
|               | 1: Level-sen               |                         |                        | •               | ,                       |                            |                      |             |  |
| Bits3–0:      | RESERVED                   | . Read = Va             | ariable. Writ          | e = don't ca    | ire.                    |                            |                      |             |  |
| *Note: Availa | able only on the           | e C8051F52              | <-C/F53x-C c           | levices         |                         |                            |                      |             |  |



# SFR Definition 12.1. PSCTL: Program Store R/W Control

| R                 | R                                                                                                     | R                                                       | R                                                  | R                                                        | R            | R/W                                 | R/W                    | Reset Value  |
|-------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------|--------------|-------------------------------------|------------------------|--------------|
| —                 | —                                                                                                     | —                                                       | —                                                  | —                                                        | _            | PSEE                                | PSWE                   | 00000000     |
| Bit7              | Bit6                                                                                                  | Bit5                                                    | Bit4                                               | Bit3                                                     | Bit2         | Bit1                                | Bit0                   |              |
|                   |                                                                                                       |                                                         |                                                    |                                                          |              |                                     | SFR Address            | s: 0x8F      |
| Bits7–2:<br>Bit1: | UNUSED: R<br>PSEE: Progr<br>Setting this b<br>to be erased                                            | ram Store Er<br>bit (in combir                          | rase Enabl<br>nation with                          | le<br>PSWE) allo                                         | ws an entir  |                                     |                        |              |
|                   | Flash memo<br>tion addresse<br>0: Flash prog<br>1: Flash prog                                         | ry using the<br>ed by the M<br>gram memoi<br>gram memoi | MOVX ins<br>OVX instru<br>ry erasure<br>ry erasure | struction will<br>uction. The v<br>disabled.<br>enabled. | erase the e  | entire page                         | that contair           | ns the loca- |
| Bit0:             | <b>PSWE</b> : Prog<br>Setting this b<br>write instruct<br>0: Writes to F<br>1: Writes to F<br>memory. | bit allows wri<br>tion. The Fla<br>Flash progra         | iting a byte<br>ish locatior<br>am memory          | e of data to t<br>n should be<br>y disabled.             | erased befo  | ore writing o                       | data.                  |              |
| Note: See         | Section "12.1.<br>requirements                                                                        |                                                         | -                                                  | -                                                        | page 113 for | <sup>-</sup> minimum V <sub>I</sub> | <sub>DD</sub> and temp | erature      |

# SFR Definition 12.2. FLKEY: Flash Lock and Key





# 13. Port Input/Output

Digital and analog resources are available through up to 16 I/O pins. Port pins are organized as two or one byte-wide Ports. Each of the Port pins can be defined as general-purpose I/O (GPIO) or analog input/out-put; Port pins P0.0 - P2.7 can be assigned to one of the internal digital resources as shown in Figure 13.3. The designer has complete control over which functions are assigned, limited only by the number of physical I/O pins. This resource assignment flexibility is achieved through the use of a Priority Crossbar Decoder. Note that the state of a Port I/O pin can always be read in the corresponding Port latch, regardless of the Crossbar settings.

The Crossbar assigns the selected internal digital resources to the I/O pins based on the peripheral priority order of the Priority Decoder (Figure 13.3 and Figure 13.4). The registers XBR0 and XBR1, defined in SFR Definition 13.1 and SFR Definition 13.2, are used to select internal digital functions.

Port I/O pins are 5.25 V tolerant over the operating range of  $V_{REGIN}$ . Figure 13.2 shows the Port cell circuit. The Port I/O cells are configured as either push-pull or open-drain in the Port Output Mode registers (PnMDOUT, where n = 0,1). Complete Electrical Specifications for Port I/O are given in Table 2.10 on page 33.



Figure 13.1. Port I/O Functional Block Diagram



## **13.1. Priority Crossbar Decoder**

The Priority Crossbar Decoder (Figure 13.3) assigns a priority to each I/O function, starting at the top with UART0. When a digital resource is selected, the least-significant unassigned Port pin is assigned to that resource (excluding UART0, which will be assigned to pins P0.4 and P0.5). If a Port pin is assigned, the Crossbar skips that pin when assigning the next selected resource. Additionally, the Crossbar will skip Port pins whose associated bits in the PnSKIP registers are set. The PnSKIP registers allow software to skip Port pins that are to be used for analog input, dedicated functions, or GPIO.



Note: 4-Wire SPI Only.

# Figure 13.3. Crossbar Priority Decoder with No Pins Skipped (TSSOP 20 and QFN 20)

**Important Note on Crossbar Configuration**: If a Port pin is claimed by a peripheral without use of the Crossbar, its corresponding PnSKIP bit should be set. This applies to P1.0 and/or P0.7 (F53x/F53xA) or P0.2 and/or P0.3 (F52x/F52xA) for the external oscillator, P0.0 for V<sub>REF</sub>, P1.2 (F53x/F53xA) or P0.5



# SFR Definition 14.1. OSCICN: Internal Oscillator Control

| R/W      | R/W                                        | R/W                                             | R                                                                                                     | R                                                                                              | R/W                                                                                                          | R/W                                 | R/W          | Reset Value |
|----------|--------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------|-------------|
| IOSCEN   | 1 IOSCEN0                                  | SUSPEND                                         | IFRDY                                                                                                 |                                                                                                | IFCN2                                                                                                        | IFCN1                               | IFCN0        | 11000000    |
| Bit7     | Bit6                                       | Bit5                                            | Bit4                                                                                                  | Bit3                                                                                           | Bit2                                                                                                         | Bit1                                | Bit0         |             |
|          |                                            |                                                 |                                                                                                       |                                                                                                |                                                                                                              |                                     | SFR Address: | 0xB2        |
| Bits7–6: | IOSCEN[1:0<br>00: Oscillato<br>01: Reserve | r Disabled.<br>d.                               | scillator Er                                                                                          | nable Bits.                                                                                    |                                                                                                              |                                     |              |             |
|          | 10: Reserve<br>11: Oscillato               |                                                 | Normal M                                                                                              | ode and Die                                                                                    | sabled in Si                                                                                                 | uspond Mc                           | odo          |             |
| Bit5:    | Setting this b                             | Internal Osci<br>pit to logic 1                 | llator Susp<br>places the                                                                             | end Enable                                                                                     | e Bit.<br>cillator in Sl                                                                                     | USPEND r                            | node. The in |             |
| Bit4:    | IFRDY: Inter<br>0: Internal O              | nal Oscillato                                   | r Frequenc                                                                                            | cy Ready Fl<br>at program                                                                      | ag.<br>med freque                                                                                            | ncy.                                | 0            |             |
| Bit3:    | UNUSED. R                                  | ead = 0b, W                                     | rite = don't                                                                                          | care.                                                                                          |                                                                                                              |                                     |              |             |
| Bits2–0: | 101: SYSCL<br>110: SYSCL                   | K derived fro<br>K derived fro<br>K derived fro | om Internal<br>om Internal<br>om Internal<br>om Internal<br>om Internal<br>om Internal<br>om Internal | Oscillator<br>Oscillator<br>Oscillator<br>Oscillator<br>Oscillator<br>Oscillator<br>Oscillator | divided by 4<br>divided by 6<br>divided by 4<br>divided by 4<br>divided by 4<br>divided by 4<br>divided by 2 | 64.<br>32.<br>16.<br>8.<br>4.<br>2. | lt).         |             |
|          |                                            |                                                 |                                                                                                       |                                                                                                |                                                                                                              |                                     |              |             |



#### 15.2.2. 9-Bit UART

9-bit UART mode uses a total of eleven bits per data byte: a start bit, 8 data bits (LSB first), a programmable ninth data bit, and a stop bit. The state of the ninth transmit data bit is determined by the value in TB80 (SCON0.3), which is assigned by user software. It can be assigned the value of the parity flag (bit P in register PSW) for error detection, or used in multiprocessor communications. On receive, the ninth data bit goes into RB80 (SCON0.2) and the stop bit is ignored.

Data transmission begins when an instruction writes a data byte to the SBUF0 register. The TI0 Transmit Interrupt Flag (SCON0.1) is set at the end of the transmission (the beginning of the stop-bit time). Data reception can begin any time after the REN0 Receive Enable bit (SCON0.4) is set to 1. After the stop bit is received, the data byte will be loaded into the SBUF0 receive register if the following conditions are met: (1) RI0 must be logic 0, and (2) if MCE0 is logic 1, the 9th bit must be logic 1 (when MCE0 is logic 0, the state of the ninth data bit is unimportant). If these conditions are met, the eight bits of data are stored in SBUF0, the ninth bit is stored in RB80, and the RI0 flag is set to 1. If the above conditions are not met, SBUF0 and RB80 will not be loaded and the RI0 flag will not be set to 1. A UART0 interrupt will occur if enabled when either TI0 or RI0 is set to 1.



Figure 15.5. 9-Bit UART Timing Diagram



147

# 16.1. Signal Descriptions

The four signals used by SPI0 (MOSI, MISO, SCK, NSS) are described below.

#### 16.1.1. Master Out, Slave In (MOSI)

The master-out, slave-in (MOSI) signal is an output from a master device and an input to slave devices. It is used to serially transfer data from the master to the slave. This signal is an output when SPI0 is operating as a master and an input when SPI0 is operating as a slave. Data is transferred most-significant bit first. When configured as a master, MOSI is driven by the MSB of the shift register in both 3- and 4-wire mode.

#### 16.1.2. Master In, Slave Out (MISO)

The master-in, slave-out (MISO) signal is an output from a slave device and an input to the master device. It is used to serially transfer data from the slave to the master. This signal is an input when SPI0 is operating as a master and an output when SPI0 is operating as a slave. Data is transferred most-significant bit first. The MISO pin is placed in a high-impedance state when the SPI module is disabled and when the SPI operates in 4-wire mode as a slave that is not selected. When acting as a slave in 3-wire mode, MISO is always driven by the MSB of the shift register.

#### 16.1.3. Serial Clock (SCK)

The serial clock (SCK) signal is an output from the master device and an input to slave devices. It is used to synchronize the transfer of data between the master and slave on the MOSI and MISO lines. SPI0 generates this signal when operating as a master. The SCK signal is ignored by a SPI slave when the slave is not selected (NSS = 1) in 4-wire slave mode.

#### 16.1.4. Slave Select (NSS)

The function of the slave-select (NSS) signal is dependent on the setting of the NSSMD1 and NSSMD0 bits in the SPI0CN register. There are three possible modes that can be selected with these bits:

- 1. NSSMD[1:0] = 00: 3-Wire Master or 3-Wire Slave Mode: SPI0 operates in 3-wire mode, and NSS is disabled. When operating as a slave device, SPI0 is always selected in 3-wire mode. Since no select signal is present, SPI0 must be the only slave on the bus in 3-wire mode. This is intended for point-to-point communication between a master and one slave.
- NSSMD[1:0] = 01: 4-Wire Slave or Multi-Master Mode: SPI0 operates in 4-wire mode, and NSS is enabled as an input. When operating as a slave, NSS selects the SPI0 device. When operating as a master, a 1-to-0 transition of the NSS signal disables the master function of SPI0 so that multiple master devices can be used on the same SPI bus.
- 3. NSSMD[1:0] = 1x: 4-Wire Master Mode: SPI0 operates in 4-wire mode, and NSS is enabled as an output. The setting of NSSMD0 determines what logic level the NSS pin will output. This configuration should only be used when operating SPI0 as a master device.

See Figure 16.2, Figure 16.3, and Figure 16.4 for typical connection diagrams of the various operational modes. **Note that the setting of NSSMD bits affects the pinout of the device.** When in 3-wire master or 3-wire slave mode, the NSS pin will not be mapped by the crossbar. In all other modes, the NSS signal will be mapped to a pin on the device. See Section "13. Port Input/Output" on page 120 for general purpose port I/O and crossbar information.



#### 19.2.2. Software Timer (Compare) Mode

In Software Timer mode, the PCA counter/timer value is compared to the module's 16-bit capture/compare register (PCA0CPHn and PCA0CPLn). When a match occurs, the Capture/Compare Flag (CCFn) in PCA0CN is set to logic 1 and an interrupt request is generated if CCF interrupts are enabled. The CCFn bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. Setting the ECOMn and MATn bits in the PCA0CPMn register enables Software Timer mode.

**Important Note About Capture/Compare Registers**: When writing a 16-bit value to the PCA0 Capture/Compare registers, the low byte should always be written first. Writing to PCA0CPLn clears the ECOMn bit to 0; writing to PCA0CPHn sets ECOMn to 1.



Figure 19.5. PCA Software Timer Mode Diagram



### 20.8. UART Pins

The location of the pins used by the serial UART interface differs between the silicon revisions of C8051F52x/52xA/F53x/F53xA devices.

On Revision A devices, the TX and RX pins used by the UART interface are mapped to the P0.3 (TX) and P0.4 (RX) pins. Beginning with Revision B devices, the TX and RX pins used by the UART interface are mapped to the P0.4 (TX) and P0.5 (RX) pins.

**Important Note:** On Revision B and newer devices, the UART pins must be skipped if the UART is enabled in order for peripherals to appear on port pins beyond the UART on the crossbar. For example, with the SPI and UART enabled on the crossbar with the SPI on P1.0-P1.3, the UART pins must be skipped using P0SKIP for the SPI pins to appear correctly.

### 20.9. LIN

The LIN peripheral behavior differs between the silicon revisions of C8051F52x/52xA/F53x/F53xA devices. The differences are:

#### 20.9.1. Stop Bit Check

On Revision A devices, the stop bits of the fields in the LIN frame are not checked and no error is generated if the stop bits could not be sent or received correctly. On Revision B and Revision C devices, the stop bits are checked, and an error will be generated if the stop bit was not sent or received correctly.

#### 20.9.2. Synch Break and Synch Field Length Check

On Revision A devices, the check of sync field length versus sync break length is incorrect. On Revision B and Revision C devices, the sync break length must be larger than 10 bit times (of the measured bit time) to enable the synchronization.



## Revision 1.2 to 1.3

- Updated "System Overview" on page 13 with a voltage range specification for the internal oscillator.
- Updated Table 2.11 on page 34 with new conditions for the internal oscillator accuracy. The internal
  oscillator accuracy is dependent on the operating voltage range.
- Updated Section 2 to remove the internal oscillator curve across temperature diagram.
- Updated Figure "4.5 12-Bit ADC Burst Mode Example with Repeat Count Set to 4" on page 58 with new timing diagram when using CNVSTR pin.
- Updated SFR Definition 5.1 (REF0CN) with oscillator suspend requirement for ZTCEN.
- Updated SFR Definition 6.1 (REG0CN) with a new definition for Bit 6. The bit 6 reset value is 1b and must be written to 1b.
- Updated Section "8.3.3. Suspend Mode" on page 90 with note regarding ZTCEN.
- Updated Section "17. LIN (C8051F520/0A/3/3A/6/6A and C8051F530/0A/3/3A/6/6A)" on page 164 with a voltage range specification for the internal oscillator.

# Revision 1.3 to 1.4

- Added 'AEC-Q100' qualification information on page 1.
- Changed page headers throughout the document from 'C8051F52x/F52xA/F53x/F53xA' to 'C8051F52x/53x'.
- Updated supply voltage to "2.0 to 5.25 V" on page 1 and in Section 1 on page 13.
- Corrected reference to development kit (C8051F530DK) in Section "1.2.4. On-Chip Debug Circuitry" on page 18.
- Updated minimum Supply Input Voltage (V<sub>REGIN</sub>) for C8051F52x-C/F53x-C devices in Table 2.2 on page 26 and Table 2.6 on page 30.
- Updated digital supply current (I<sub>DD</sub> and Idle I<sub>DD</sub>) typical values for condition 'Clock = 25 MHz' in Table 2.2 on page 26.
- Updated I<sub>DD</sub> Frequency Sensitivity and Idle I<sub>DD</sub> Frequency Sensitivity values in Table 2.2 on page 26; removed Figure 2.1 and Figure 2.2 that used to provide the same frequency sensitivity slopes. Also removed IDD Supply Sensitivity and Idle IDD Supply Sensitivity typical values.
- Added Digital Supply Current (Stop or Suspend Mode) values at multiple temperatures Table 2.2 on page 26.
- Added a note in Table 2.3, "ADC0 Electrical Characteristics," on page 28 with reference to Section "4.4. Selectable Gain" on page 60; also added note to indicate that additional tracking time may be necessary if VDD is less than the minimum specified VDD.
- Split off temperature sensor specifications from Table 2.3 into a separate table Table 2.4; Updated temperature sensor gain and added supply current values.
- Added temperature condition for Bias Current specification in Table 2.6 on page 30.
- Updated Comparator Input Offset Voltage values in Table 2.7 on page 31.
- Updated VDD Monitor (VDDMON0) Low Threshold (V<sub>RST-LOW</sub>) minimum value for C8051F52xA/F52x-C/F53xA/F53x-C devices in Table 2.8 on page 32.
- Updated VDD Monitor (VDDMON0) supply current values in Table 2.8 on page 32.
- Added specifications for the new level-sensitive VDD monitor (VDDMON1) to Table 2.8, "Reset Electrical Characteristics," on page 32 and also added notes to clarify the applicable V<sub>RST</sub> theshold level.
- Added note in Table 2.9, "Flash Electrical Characteristics," on page 33 to describe the minimum flash programming temperature for –I (Industrial Grade) devices; Also added the same note and references to it in Section "12.1. Programming The Flash Memory" on page 113, Section "12.3. Non-volatile Data Storage" on page 117, and in SFR Definition 12.1 (PSCTL).

