



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                           |
|----------------------------|------------------------------------------------------------------|
| Core Processor             | 8051                                                             |
| Core Size                  | 8-Bit                                                            |
| Speed                      | 25MHz                                                            |
| Connectivity               | SPI, UART/USART                                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT               |
| Number of I/O              | 16                                                               |
| Program Memory Size        | 2KB (2K x 8)                                                     |
| Program Memory Type        | FLASH                                                            |
| EEPROM Size                | ·                                                                |
| RAM Size                   | 256 x 8                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.25V                                                     |
| Data Converters            | A/D 16x12b                                                       |
| Oscillator Type            | Internal                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                               |
| Mounting Type              | Surface Mount                                                    |
| Package / Case             | 20-VFQFN Exposed Pad                                             |
| Supplier Device Package    | 20-QFN (4x4)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f537a-imr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1. System Overview

The C8051F52x/F52xA/F53x/F53xA family of devices are fully integrated, low power, mixed-signal systemon-a-chip MCUs. Highlighted features are listed below. Refer to Table 1.1 for specific product feature selection.

- High-speed pipelined 8051-compatible microcontroller core (up to 25 MIPS)
- In-system, full-speed, non-intrusive debug interface (on-chip)
- True 12-bit 200 ksps ADC with analog multiplexer and up to 16 analog inputs
- Precision programmable 24.5 MHz internal oscillator that is within ±0.5% across the temperature range and for VDD voltages greater than or equal to the on-chip voltage regulator minimum output at the low setting. The oscillator is within ±1.0% for VDD voltages below this minimum output setting.
- Up to 7680 bytes of on-chip Flash memory
- 256 bytes of on-chip RAM
- Enhanced UART, and SPI serial interfaces implemented in hardware
- LIN 2.1 peripheral (fully backwards compatible, master and slave modes)
- Three general-purpose 16-bit timers
- Programmable Counter/Timer Array (PCA) with three capture/compare modules and Watchdog Timer function
- On-chip Power-On Reset, V<sub>DD</sub> Monitor, and Temperature Sensor
- On-chip Voltage Comparator
- Up to 16 Port I/O

With on-chip Power-On Reset,  $V_{DD}$  monitor, Watchdog Timer, and clock oscillator, the C8051F52x/F52xA/F53x/F53xA devices are truly standalone system-on-a-chip solutions. The Flash memory is byte writable and can be reprogrammed in-circuit, providing non-volatile data storage, and also allowing field upgrades of the 8051 firmware. User software has complete control of all peripherals, and may individually shut down any or all peripherals for power savings.

The on-chip Silicon Laboratories 2-Wire (C2) Development Interface allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, run and halt commands. All analog and digital peripherals are fully functional while debugging using C2. The two C2 interface pins can be shared with user functions, allowing in-system programming and debugging without occupying package pins.

Each device is specified for 2.0 to 5.25 V operation (supply voltage can be up to 5.25 V using on-chip regulator) over the automotive temperature range (–40 to +125 °C). The F52x/F52xA is available in the DFN10 (3 x 3 mm) package. The F53x/F53xA is available in the QFN20 (4 x 4 mm) or the TSSOP20 package.



### Table 2.2. Global DC Electrical Characteristics

-40 to +125 °C, 25 MHz System Clock unless otherwise specified. Typical values are given at 25 °C

| Parameter                                                     | Conditions                                                                                                                                       | Min  | Тур                    | Max           | Units                                |  |  |  |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|---------------|--------------------------------------|--|--|--|
| Digital Supply Current—CPU Inactive (Id                       | Mode, not fetching instructions from Flash)                                                                                                      |      |                        |               |                                      |  |  |  |
| Idle I <sub>DD</sub> <sup>3,4</sup>                           | V <sub>DD</sub> = 2.1 V:<br>Clock = 32 kHz<br>Clock = 200 kHz<br>Clock = 1 MHz<br>Clock = 25 MHz<br>V <sub>DD</sub> = 2.6 V:<br>Clock = 22 kHz   | <br> | 8<br>22<br>0.09<br>2.2 | <br><br>5     | μA<br>μA<br>mA<br>mA                 |  |  |  |
|                                                               | Clock = 32  kHz<br>Clock = 200  kHz<br>Clock = 1  MHz<br>Clock = 25  MHz                                                                         | <br> | 9<br>30<br>0.13<br>3   | —<br>—<br>6.5 | μΑ<br>μΑ<br>mA<br>mA                 |  |  |  |
| Idle I <sub>DD</sub> Frequency Sensitivity <sup>3,6</sup>     | T = 25 °C:<br>$V_{DD}$ = 2.1 V, F $\leq$ 1 MHz<br>$V_{DD}$ = 2.1 V, F > 1 MHz<br>$V_{DD}$ = 2.6 V, F $\leq$ 1 MHz<br>$V_{DD}$ = 2.6 V, F > 1 MHz |      | 90<br>90<br>118<br>118 |               | μΑ/MHz<br>μΑ/MHz<br>μΑ/MHz<br>μΑ/MHz |  |  |  |
| Digital Supply Current <sup>3</sup><br>(Stop or Suspend Mode) | Oscillator not running,<br>$V_{DD}$ Monitor Disabled.<br>T = 25 °C<br>T = 60 °C<br>T = 125 °C                                                    |      | 2<br>3<br>50           |               | μΑ<br>μΑ<br>μΑ                       |  |  |  |

#### Notes:

- 1. For more information on  $V_{\mbox{REGIN}}$  characteristics, see Table 2.6 on page 30.
- **2.** SYSCLK must be at least 32 kHz to enable debugging.
- **3.** Based on device characterization data; Not production tested.
- 4. Does not include internal oscillator or internal regulator supply current.
- 5.  $I_{DD}$  can be estimated for frequencies <= 12 MHz by multiplying the frequency of interest by the frequency sensitivity number for that range. When using these numbers to estimate  $I_{DD}$  > 12 MHz, the estimate should be the current at 25 MHz minus the difference in current indicated by the frequency sensitivity number. For example:  $V_{DD}$  = 2.6 V; F = 20 MHz,  $I_{DD}$  = 7.3 mA (25 MHz 20 MHz) x 0.184 mA/MHz = 6.38 mA.
- 6. Idle  $I_{DD}$  can be estimated for frequencies <= 1 MHz by multiplying the frequency of interest by the frequency sensitivity number for that range. When using these numbers to estimate  $I_{DD}$  > 1 MHz, the estimate should be the current at 25 MHz minus the difference in current indicated by the frequency sensitivity number. For example:  $V_{DD}$  = 2.6 V; F= 5 MHz, Idle  $I_{DD}$  = 3 mA (25 MHz– 5 MHz) x 118 µA/MHz = 0.64 mA.



### **Table 2.9. Flash Electrical Characteristics**

 $V_{DD}$  = 1.8 to 2.75 V; –40 to +125 °C unless otherwise specified

| Parameter              | Conditions                      | Min                                | Тур   | Max | Units       |
|------------------------|---------------------------------|------------------------------------|-------|-----|-------------|
| Flash Size             | 'F520/0A/1/1A and 'F530/0A/1/1A | 7680                               |       |     | bytes       |
|                        | 'F523/3A/4/4A and 'F533/3A/4/4A | 4096                               |       |     |             |
|                        | 'F526/6A/7/7A and 'F536/6A/7/7A | 2048                               |       |     |             |
| Endurance <sup>2</sup> | $V_{DD} \ge V_{RST-HIGH}^{1}$   | 20 k                               | 150 k |     | Erase/Write |
| Erase Cycle Time       |                                 | 27                                 | 32    | 38  | ms          |
| Write Cycle Time       |                                 | 57                                 | 65    | 74  | μs          |
| V <sub>DD</sub>        | Write/Erase Operations          | V <sub>RST-HIGH</sub> <sup>1</sup> | —     | —   | V           |
|                        |                                 |                                    |       |     |             |

Notes:

 See Table 2.8 on page 32 for the V<sub>RST-HIGH</sub> specification.
 For –I (industrial Grade) parts, flash should be programmed (erase/write) at a minimum temperature of 0 °C for reliable flash operation across the entire temperature range of -40 to +125 °C. This minimum programming temperature does not apply to -A (Automotive Grade) parts.

### Table 2.10. Port I/O DC Electrical Characteristics

V<sub>REGIN</sub> = 2.7 to 5.25 V, -40 to +125 °C unless otherwise specified

| Parameters  | Conditions                                            | Min                       | Тур                     | Max                  | Units |
|-------------|-------------------------------------------------------|---------------------------|-------------------------|----------------------|-------|
| Output High | I <sub>OH</sub> = –3 mA, Port I/O push-pull           | V <sub>REGIN</sub> – 0.4  |                         | _                    | V     |
| Voltage     | I <sub>OH</sub> = −10 μA, Port I/O push-pull          | V <sub>REGIN</sub> – 0.02 | —                       | —                    |       |
|             | I <sub>OH</sub> = –10 mA, Port I/O push-pull          | —                         | V <sub>REGIN</sub> -0.7 | —                    |       |
| Output Low  | V <sub>REGIN</sub> = 2.7 V:                           |                           |                         |                      |       |
| Voltage     | I <sub>OL</sub> = 70 μA                               | —                         | —                       | 45                   |       |
|             | I <sub>OL</sub> = 8.5 mA                              | —                         | —                       | 550                  | m\/   |
|             | V <sub>REGIN</sub> = 5.25 V:                          |                           |                         |                      | 1110  |
|             | I <sub>OL</sub> = 70 μA                               | —                         | —                       | 40                   |       |
|             | I <sub>OL</sub> = 8.5 mA                              |                           | —                       | 400                  |       |
| Input High  |                                                       | V <sub>REGIN</sub> x 0.7  | —                       | —                    | V     |
| Voltage     |                                                       |                           |                         |                      |       |
| Input Low   |                                                       | —                         | —                       | V <sub>REGIN</sub> x | V     |
| Voltage     |                                                       |                           |                         | 0.3                  |       |
| Input       | Weak Pullup Off                                       | —                         | —                       | ±2                   |       |
| Leakage     |                                                       |                           |                         |                      |       |
| Current     | C8051F52xA/53xA:                                      |                           |                         |                      |       |
|             | Weak Pullup On, $V_{IN} = 0 V$ ; $V_{REGIN} = 1.8 V$  | —                         | 5                       | 15                   | пΔ    |
|             |                                                       |                           |                         |                      | μΛ    |
|             | C8051F52x/52xA/53x/53xA:                              |                           |                         |                      |       |
|             | Weak Pullup On, $V_{IN} = 0 V$ ; $V_{REGIN} = 2.7 V$  | —                         | 20                      | 50                   |       |
|             | Weak Pullup On, $V_{IN} = 0 V$ ; $V_{REGIN} = 5.25 V$ | —                         | 65                      | 115                  |       |





Figure 3.9. QFN-20 Landing Diagram\*

Note: The Landing Dimensions are given in Table 3.9, "QFN-20 Landing Diagram Dimensions," on page 51.



## 4.3. ADC0 Operation

In a typical system, ADC0 is configured using the following steps:

- 1. If a gain adjustment is required, refer to Section "4.4. Selectable Gain" on page 60.
- 2. Choose the start of conversion source.
- 3. Choose Normal Mode or Burst Mode operation.
- 4. If Burst Mode, choose the ADC0 Idle Power State and set the Power-Up Time.
- 5. Choose the tracking mode. Note that Pre-Tracking Mode can only be used with Normal Mode.
- 6. Calculate required settling time and set the post convert-start tracking time using the AD0TK bits.
- 7. Choose the repeat count.
- 8. Choose the output word justification (Right-Justified or Left-Justified).
- 9. Enable or disable the End of Conversion and Window Comparator Interrupts.

### 4.3.1. Starting a Conversion

A conversion can be initiated in one of four ways, depending on the programmed states of the ADC0 Start of Conversion Mode bits (AD0CM1–0) in register ADC0CN. Conversions may be initiated by one of the following:

- Writing a 1 to the AD0BUSY bit of register ADC0CN
- A rising edge on the CNVSTR input signal (pin P0.6)
- A Timer 1 overflow (i.e., timed continuous conversions)
- A Timer 2 overflow (i.e., timed continuous conversions)

Writing a 1 to AD0BUSY provides software control of ADC0 whereby conversions are performed "ondemand." During conversion, the AD0BUSY bit is set to logic 1 and reset to logic 0 when the conversion is complete. The falling edge of AD0BUSY triggers an interrupt (when enabled) and sets the ADC0 interrupt flag (AD0INT). Note: When polling for ADC conversion completions, the ADC0 interrupt flag (AD0INT) should be used. Converted data is available in the ADC0 data registers, ADC0H:ADC0L, when bit AD0INT is logic 1. Note that when Timer 2 overflows are used as the conversion source, Low Byte overflows are used if Timer2 is in 8-bit mode; High byte overflows are used if Timer 2 is in 16-bit mode. See Section "18. Timers" on page 182 for timer configuration.

**Important Note:** The CNVSTR input pin also functions as Port pin P0.5 on C8051F52x/52xA devices and P1.2 on C8051F53x/53xA devices. When the CNVSTR input is used as the ADC0 conversion source, Port pin P0.5 or P1.2 should be skipped by the Digital Crossbar. To configure the Crossbar to skip P0.5 or P1.2, set to 1 to the appropriate bit in the PnSKIP register. See Section "13. Port Input/Output" on page 120 for details on Port I/O configuration.

#### 4.3.2. Tracking Modes

Each ADC0 conversion must be preceded by a minimum tracking time for the converted result to be accurate, as shown in Table 2.3 on page 28. ADC0 has three tracking modes: Pre-Tracking, Post-Tracking, and Dual-Tracking. Pre-Tracking Mode provides the minimum delay between the convert start signal and end of conversion by tracking continuously before the convert start signal. This mode requires software management in order to meet minimum tracking requirements. In Post-Tracking Mode, a programmable tracking time starts after the convert start signal and is managed by hardware. Dual-Tracking Mode maximizes tracking time by tracking before and after the convert start signal. Figure 4.3 shows examples of the three tracking modes.

Pre-Tracking Mode is selected when AD0TM is set to 10b. Conversions are started immediately following the convert start signal. ADC0 is tracking continuously when not performing a conversion. Software must allow at least the minimum tracking time between each end of conversion and the next convert start signal. The minimum tracking time must also be met prior to the first convert start signal after ADC0 is enabled.



### 4.3.4. Burst Mode

Burst Mode is a power saving feature that allows ADC0 to remain in a very low power state between conversions. When Burst Mode is enabled, ADC0 wakes from a very low power state, accumulates 1, 4, 8, or 16 samples using an internal Burst Mode Oscillator, then re-enters a very low power state. Since the Burst Mode clock is independent of the system clock, ADC0 can perform multiple conversions then enter a very low power state within a single system clock cycle, even if the system clock is slow (e.g. 32.768 kHz), or suspended.

Burst Mode is enabled by setting BURSTEN to logic 1. When in Burst Mode, AD0EN controls the ADC0 idle power state (i.e., the state ADC0 enters when not tracking or performing conversions). If AD0EN is set to logic 0, ADC0 is powered down after each burst. If AD0EN is set to logic 1, ADC0 remains enabled after each burst. On each convert start signal, ADC0 is awakened from its Idle Power State. If AD0C0 is powered down, it will automatically power up and wait the programmable Power-Up Time controlled by the AD0PWR bits. Otherwise, ADC0 will start tracking and converting immediately. Figure 4.5 shows an example of Burst Mode Operation with a slow system clock and a repeat count of 4.

Important Note: When Burst Mode is enabled, only Post-Tracking and Dual-Tracking modes can be used.

When Burst Mode is enabled, a single convert start will initiate a number of conversions equal to the repeat count. When Burst Mode is disabled, a convert start is required to initiate each conversion. In both modes, the ADC0 End of Conversion Interrupt Flag (AD0INT) will be set after "repeat count" conversions have been accumulated. Similarly, the Window Comparator will not compare the result to the greater-than and less-than registers until "repeat count" conversions have been accumulated.

**Note:** When using Burst Mode, care must be taken to issue a convert start signal no faster than once every four SYSCLK periods. This includes external convert start signals.



## SFR Definition 4.12. ADC0LTH: ADC0 Less-Than Data High Byte



## SFR Definition 4.13. ADC0LTL: ADC0 Less-Than Data Low Byte





| SFR | Definition | 7.3. | CPT0MD: | Comparator0 | Mode Selection |
|-----|------------|------|---------|-------------|----------------|
|-----|------------|------|---------|-------------|----------------|

| R/W      | R/W                                                                                                                              | R/W                                                                                                     | R/W                                                                                          | R/W                                                                                | R/W                                                                                                         | R/W                                                     | R/W          | Reset Value  |
|----------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------|--------------|
| Reserve  | d —                                                                                                                              | <b>CP0RIE</b>                                                                                           | CP0FIE                                                                                       | _                                                                                  |                                                                                                             | CP0MD1                                                  | CP0MD0       | 00000010     |
| Bit7     | Bit6                                                                                                                             | Bit5                                                                                                    | Bit4                                                                                         | Bit3                                                                               | Bit3 Bit2 Bit1                                                                                              |                                                         | Bit0         | SFR Address: |
|          |                                                                                                                                  |                                                                                                         |                                                                                              |                                                                                    |                                                                                                             |                                                         |              | 0x9D         |
|          |                                                                                                                                  |                                                                                                         |                                                                                              |                                                                                    |                                                                                                             |                                                         |              |              |
| Bit7:    | RESERVED                                                                                                                         | . Read = 0                                                                                              | o. Must write                                                                                | e 0b.                                                                              |                                                                                                             |                                                         |              |              |
| Bit6:    | UNUSED. R                                                                                                                        | Read = 0b. V                                                                                            | Vrite = don't                                                                                | care.                                                                              |                                                                                                             |                                                         |              |              |
| Bit5:    | CPORIE: Co                                                                                                                       | mparator R                                                                                              | ising-Edge                                                                                   | Interrupt Er                                                                       | able.                                                                                                       |                                                         |              |              |
|          | 0: Compara                                                                                                                       | tor rising-ec                                                                                           | lge interrupt                                                                                | disabled.                                                                          |                                                                                                             |                                                         |              |              |
| DitA     | 1: Compara                                                                                                                       | tor rising-ed                                                                                           | ige interrupt                                                                                | enabled.                                                                           | abla                                                                                                        |                                                         |              |              |
| DIL4.    | 0: Comparat                                                                                                                      | tor falling_o                                                                                           | dilling-Euge<br>dae interrun                                                                 | t disabled                                                                         | lable.                                                                                                      |                                                         |              |              |
|          | 1: Compara                                                                                                                       | tor falling-ed                                                                                          | dge interrup<br>dge interrup                                                                 | t enabled.                                                                         |                                                                                                             |                                                         |              |              |
|          | Note: It is ne                                                                                                                   | ecessarv to                                                                                             | enable both                                                                                  | CP0xIE an                                                                          | d the corre                                                                                                 | spondent E                                              | CPx bit loca | ated in EIE1 |
|          | SFR.                                                                                                                             | ····, ··                                                                                                |                                                                                              |                                                                                    |                                                                                                             | -1                                                      |              |              |
| D:4-2 2. |                                                                                                                                  |                                                                                                         |                                                                                              |                                                                                    |                                                                                                             |                                                         |              |              |
| DIISS-Z. | UNUSED. R                                                                                                                        | lead = 00b.                                                                                             | Write = don                                                                                  | i't care.                                                                          |                                                                                                             |                                                         |              |              |
| Bits1–0: | CP0MD1-C                                                                                                                         | Read = 00b.<br><b>P0MD0</b> : Co                                                                        | Write = don<br>mparator0 I                                                                   | i't care.<br>Mode Selec                                                            | t                                                                                                           |                                                         |              |              |
| Bits1–0: | CP0MD1–C<br>These bits s                                                                                                         | tead = 00b.<br><b>P0MD0</b> : Co<br>elect the re                                                        | Write = don<br>omparator0 I<br>sponse time                                                   | i't care.<br>Mode Selec<br>e for Compa                                             | t<br>rator0.                                                                                                |                                                         |              |              |
| Bits1–0: | CPOMD1–C<br>These bits s                                                                                                         | Read = 00b.<br><b>P0MD0</b> : Co<br>elect the re                                                        | Write = don<br>omparator0 I<br>sponse time                                                   | i't care.<br>Mode Selec<br>e for Compa                                             | t<br>rator0.                                                                                                |                                                         |              |              |
| Bits1–0: | CP0MD1–C<br>These bits s                                                                                                         | Read = 00b.<br><b>P0MD0</b> : Co<br>elect the re<br><b>CP0MD1</b>                                       | Write = dor<br>omparator0 I<br>sponse time<br><b>CP0MD0</b>                                  | i't care.<br>Mode Selec<br>ofor Compa<br>CP0 Fall                                  | t<br>rator0.<br><b>ing Edge</b> I                                                                           | Response                                                | 7            |              |
| Bits1–0: | CPOMD1–C<br>These bits s                                                                                                         | Read = 00b.<br><b>P0MD0</b> : Cc<br>elect the re<br><b>CP0MD1</b>                                       | Write = don<br>omparator0 I<br>sponse time<br>CP0MD0                                         | i't care.<br>Mode Selec<br>for Compa<br>CP0 Fall                                   | t<br>rator0.<br>ing Edge<br>Time (TYF                                                                       | Response<br>P)                                          |              |              |
| Bits1–0: | CPOMD1–C<br>These bits s<br>Mode                                                                                                 | Read = 00b.<br><b>P0MD0</b> : Cc<br>elect the re<br><b>CP0MD1</b><br>0                                  | Write = don<br>omparator0 I<br>sponse time<br>CP0MD0                                         | i't care.<br>Mode Selec<br>for Compa<br>CP0 Fall<br>Faste                          | t<br>rator0.<br><b>ing Edge</b><br><b>Time (TYF</b><br>st Respons                                           | Response<br>2)<br>se Time                               |              |              |
| Bits1–0: | CPOMD1-C<br>These bits s<br>Mode                                                                                                 | Read = 00b.<br><b>P0MD0</b> : Co<br>elect the re<br><b>CP0MD1</b><br>0<br>0                             | Write = don<br>omparator0 I<br>sponse time<br>CP0MD0<br>0<br>1                               | i't care.<br>Mode Selec<br>for Compa<br>CP0 Fall<br>Faste                          | t<br>rator0.<br><b>ling Edge</b> I<br><b>Time (TYF</b><br>st Respons                                        | <b>Response</b><br><b>P)</b><br>se Time                 |              |              |
| Bits1–0: | CPOMD1-C<br>These bits s<br>Mode                                                                                                 | Read = 00b.<br><b>P0MD0</b> : Cc<br>elect the re<br><b>CP0MD1</b><br>0<br>0<br>1                        | Write = don<br>omparator0 I<br>sponse time<br>CP0MD0<br>0<br>1<br>0                          | i't care.<br>Mode Selec<br>for Compa<br>CP0 Fall<br>Faste                          | t<br>rator0.<br><b>ing Edge</b><br><b>Time (TYF</b><br>st Respons                                           | Response<br>?)<br>se Time                               |              |              |
| Bits1–0: | UNUSED. RCP0MD1-CThese bits sMode0123                                                                                            | Read = 00b.<br><b>P0MD0</b> : Cc<br>elect the re<br><b>CP0MD1</b><br>0<br>0<br>1<br>1                   | Write = don<br>omparator0 I<br>sponse time<br>CP0MD0<br>0<br>1<br>0<br>1                     | i't care.<br>Mode Selec<br>for Compa<br>CP0 Fall<br>Faste<br>Lowest                | t<br>rator0.<br><b>ing Edge</b><br><b>Time (TYF</b><br>st Respons<br><br><br>Power Cor                      | Response<br>?)<br>se Time                               |              |              |
| Bits1–0: | Mode       0       1       2       3                                                                                             | Read = 00b.<br><b>P0MD0</b> : Co<br>elect the re<br><b>CP0MD1</b><br>0<br>0<br>1<br>1                   | Write = don<br>omparator0 I<br>sponse time<br>CP0MD0<br>0<br>1<br>0<br>1                     | i't care.<br>Mode Selec<br>e for Compa<br>CP0 Fall<br>Faste<br>Lowest              | t<br>rator0.<br><b>ing Edge</b><br>Time (TYF<br>st Respons<br>                                              | Response<br>)<br>se Time<br>isumption                   |              |              |
| Bits1–0: | Mode       0       1       2       3                                                                                             | Read = 00b.<br><b>P0MD0</b> : Co<br>elect the re<br><b>CP0MD1</b><br>0<br>0<br>1<br>1<br>1<br>Edge resp | Write = don<br>omparator0 I<br>sponse time<br>CP0MD0<br>0<br>1<br>0<br>1<br>0<br>1           | i't care.<br>Mode Selec<br>for Compa<br>CP0 Fall<br>Faste<br>Lowest<br>are approxi | t<br>rator0.<br><b>ing Edge</b><br><b>Time (TYF</b><br>st Respons<br><br>Power Cor<br>mately dou            | Response<br>?)<br>se Time<br>asumption<br>ble the Falli | ng Edge re   | esponse      |
| Bits1–0: | UNUSED. R         CP0MD1-C         These bits s         Mode         0         1         2         3         Note: Rising times. | Read = 00b.<br><b>P0MD0</b> : Cc<br>elect the re<br><b>CP0MD1</b><br>0<br>0<br>1<br>1<br>Edge resp      | Write = don<br>omparator0 I<br>sponse time<br>CP0MD0<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>0 | i't care.<br>Mode Selec<br>for Compa<br>CP0 Fall<br>Faste<br>Lowest<br>are approxi | t<br>rator0.<br><b>ing Edge</b><br><b>Time (TYF</b><br>st Respons<br><br><u></u><br>Power Cor<br>mately dou | Response<br>)<br>se Time<br>isumption<br>ble the Falli  | ng Edge re   | esponse      |



## SFR Definition 8.5. ACC: Accumulator

| R/W<br>ACC.7   | R/W<br>ACC.6                | R/W<br>ACC.5            | R/W<br>ACC.4 | R/W<br>ACC.3 | R/W<br>ACC.2 | R/W<br>ACC.1 | R/W<br>ACC.0 | Reset Value        |
|----------------|-----------------------------|-------------------------|--------------|--------------|--------------|--------------|--------------|--------------------|
| Bit7           | Bit6                        | Bit5                    | Bit4         | Bit3         | Bit2         | Bit1         | Bit0         | Bit<br>Addressable |
|                |                             |                         |              |              |              |              | SFR Address  | : 0xE0             |
| Bits7–0∶A<br>⊺ | ACC: Accum<br>This register | nulator.<br>is the accu | mulator for  | arithmetic c | operations.  |              |              |                    |

## SFR Definition 8.6. B: B Register



## 8.3. Power Management Modes

The CIP-51 core has two software programmable power management modes: Idle and Stop. Idle mode halts the CPU while leaving the peripherals and internal clocks active. In Stop mode, the CPU is halted, all interrupts and timers (except the Missing Clock Detector) are inactive, and the internal oscillator is stopped (analog peripherals remain in their selected states; the external oscillator is not affected). Since clocks are running in Idle mode, power consumption is dependent upon the system clock frequency and the number of peripherals left in active mode before entering Idle. Stop mode consumes the least power. SFR Definition 8.7 describes the Power Control Register (PCON) used to control the CIP-51's power management modes.

Although the CIP-51 has Idle and Stop modes built in (as with any standard 8051 architecture), power management of the entire MCU is better accomplished by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers or serial buses, draw little power when they are not in use. Turning off the oscillators lowers power consumption considerably; however a reset is required to restart the MCU.

The C8051F52x/F52xA/F53x/F53xA devices feature a low-power SUSPEND mode, which stops the internal oscillator until a wakening event occurs. See Section "14.1.1. Internal Oscillator Suspend Mode" on page 136 for more information.



## Table 9.2. Special Function Registers (Continued)

| Register | Address | Description                      | Page |
|----------|---------|----------------------------------|------|
| OSCICN   | 0xB2    | Internal Oscillator Control      | 137  |
| OSCXCN   | 0xB1    | External Oscillator Control      | 142  |
| P0       | 0x80    | Port 0 Latch                     | 129  |
| POMASK   | 0xC7    | Port 0 Mask                      | 131  |
| POMAT    | 0xD7    | Port 0 Match                     | 131  |
| P0MDIN   | 0xF1    | Port 0 Input Mode Configuration  | 129  |
| P0MDOUT  | 0xA4    | Port 0 Output Mode Configuration | 130  |
| P0SKIP   | 0xD4    | Port 0 Skip                      | 130  |
| P1       | 0x90    | Port 1 Latch                     | 132  |
| P1MASK   | 0xBF    | Port 1 Mask                      | 134  |
| P1MAT    | 0xCF    | Port 1 Match                     | 134  |
| P1MDIN   | 0xF2    | Port 1 Input Mode Configuration  | 132  |
| P1MDOUT  | 0xA5    | Port 1 Output Mode Configuration | 133  |
| P1SKIP   | 0xD5    | Port 1 Skip                      | 133  |
| PCA0CN   | 0xD8    | PCA Control                      | 206  |
| PCA0CPH0 | 0xFC    | PCA Capture 0 High               | 209  |
| PCA0CPH1 | 0xEA    | PCA Capture 1 High               | 209  |
| PCA0CPH2 | 0xEC    | PCA Capture 2 High               | 209  |
| PCA0CPL0 | 0xFB    | PCA Capture 0 Low                | 209  |
| PCA0CPL1 | 0xE9    | PCA Capture 1 Low                | 209  |
| PCA0CPL2 | 0xEB    | PCA Capture 2 Low                | 209  |
| PCA0CPM0 | 0xDA    | PCA Module 0 Mode                | 208  |
| PCA0CPM1 | 0xDB    | PCA Module 1 Mode                | 208  |
| PCA0CPM2 | 0xDC    | PCA Module 2 Mode                | 208  |
| PCA0H    | 0xFA    | PCA Counter High                 | 209  |
| PCA0L    | 0xF9    | PCA Counter Low                  | 209  |
| PCA0MD   | 0xD9    | PCA Mode                         | 207  |
| PCON     | 0x87    | Power Control                    | 91   |
| PSCTL    | 0x8F    | Program Store R/W Control        | 119  |
| PSW      | 0xD0    | Program Status Word              | 88   |

SFRs are listed in alphabetical order. All undefined SFR locations are reserved



#### SFR Definition 10.2. IP: Interrupt Priority R/W R/W R/W R/W R/W R/W Reset Value R R/W PT2 PS0 -PSPI0 PT1 PX1 PT0 PX0 10000000 Bit Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Addressable SFR Address: 0xB8 Bit7: **UNUSED**. Read = 1b: Write = don't care. Bit6: PSPI0: Serial Peripheral Interface (SPI0) Interrupt Priority Control. This bit sets the priority of the SPI0 interrupt. 0: SPI0 interrupt set to low priority level. 1: SPI0 interrupt set to high priority level. Bit5: PT2: Timer 2 Interrupt Priority Control. This bit sets the priority of the Timer 2 interrupt. 0: Timer 2 interrupt set to low priority level. 1: Timer 2 interrupt set to high priority level. Bit4: **PS0**: UARTO Interrupt Priority Control. This bit sets the priority of the UART0 interrupt. 0: UART0 interrupt set to low priority level. 1: UART0 interrupt set to high priority level. Bit3: PT1: Timer 1 Interrupt Priority Control. This bit sets the priority of the Timer 1 interrupt. 0: Timer 1 interrupt set to low priority level. 1: Timer 1 interrupt set to high priority level. Bit2: **PX1**: External Interrupt 0 Priority Control. This bit sets the priority of the external interrupt 1. 0: INT1 interrupt set to low priority level. 1: INT1 interrupt set to high priority level. PT0: Timer 0 Interrupt Priority Control. Bit1: This bit sets the priority of the Timer 0 interrupt. 0: Timer 0 interrupt set to low priority level. 1: Timer 0 interrupt set to high priority level. Bit0: **PX0**: External Interrupt 0 Priority Control. This bit sets the priority of the external interrupt 0. 0: INT0 interrupt set to low priority level. 1: INT0 interrupt set to high priority level.



## 11.1. Power-On Reset

During power-up, the device is held in a reset state and the  $\overline{\text{RST}}$  pin is driven low until V<sub>DD</sub> settles above V<sub>RST</sub>. V<sub>DD</sub> ramp time is defined as how fast V<sub>DD</sub> ramps from 0 V to V<sub>RST</sub>. An additional delay (T<sub>PORDelay</sub>) occurs before the device is released from reset. The V<sub>RST</sub> threshold and T<sub>PORDelay</sub> are specified in Table 2.8, "Reset Electrical Characteristics," on page 32. Figure 11.2 plots the power-on and V<sub>DD</sub> monitor reset timing.

**Note:** Please refer to Section "20.4. VDD Monitors and VDD Ramp Time" on page 211 for definition of  $V_{RST}$  and  $V_{DD}$  ramp time in older silicon revisions A and B.

On exit from a power-on reset, the PORSF flag (RSTSRC.1) is set by hardware to logic 1. When PORSF is set, all of the other reset flags in the RSTSRC Register are indeterminate (PORSF is cleared by all other resets). Since all resets cause program execution to begin at the same location (0x0000), software can read the PORSF flag to determine if a power-up was the cause of reset. The contents of internal data memory should be assumed to be undefined after a power-on reset. Both the V<sub>DD</sub> monitors (VDDMON0 and VDDMON1) are enabled following a power-on reset.





Figure 11.2. Power-On and V<sub>DD</sub> Monitor Reset Timing



(F52x/F52xA) for the external CNVSTR signal, and any selected ADC or comparator inputs. The Crossbar skips selected pins as if they were already assigned, and moves to the next unassigned pin. Figure 13.3 shows the Crossbar Decoder priority with no Port pins skipped (P0SKIP, P1SKIP); Figure 13.4 shows the Crossbar Decoder priority with the XTAL1 (P1.0) and XTAL2 (P1.1) pins skipped (P1SKIP = 0x03).

**Important Note on UART Pins**: On C8051F52xA/F52x-C/F53xA/F53x-C devices, the UART pins must be skipped if the UART is enabled in order for peripherals to appear on port pins beyond the UART on the crossbar. For example, with the SPI and UART enabled on the crossbar with the SPI on P1.0-P1.3, the UART pins must be skipped using P0SKIP for the SPI pins to appear correctly.

|                                   |                |         |          | Ρ         | 0          |           |         |      | P1     |         |          |            |            |           |         |   |
|-----------------------------------|----------------|---------|----------|-----------|------------|-----------|---------|------|--------|---------|----------|------------|------------|-----------|---------|---|
| SF Signals<br>TSSOP 20 and QFN 20 | REF            |         |          |           |            |           |         | FAL1 | FAL2   |         | VVSTR    |            |            |           |         |   |
| PIN I/O                           | <u>د</u><br>۱۷ | 1       | 2        | 3         | 4          | 5         | 6       | ×    | ×<br>0 | 1       | 2        | 3          | 4          | 5         | 6       | 7 |
| TX0                               | Ŭ              | •       | -        | Ŭ         |            |           | Ŭ       | Ē    | Ť      |         | -<br>C80 | 51E5       | 3xA        | /F5:      | 3x-0    | ; |
| RX0                               |                |         |          |           |            |           |         |      |        |         |          | de         | evice      | es        |         |   |
| ТХО                               |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| RX0                               |                |         | I        |           |            |           |         |      |        |         | C80      | 51F        | 53x        | devi      | ces     |   |
| ѕск                               |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| MISO                              |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| MOSI                              |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| NSS*                              |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| LIN-TX                            |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| LIN-RX                            |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| CP0                               |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| CP0A                              |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| /SYSCLK                           |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| CEX0                              |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| CEX1                              |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| CEX2                              |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| ECI                               |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| то                                |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
| T1                                |                |         |          |           |            |           |         |      |        |         |          |            |            |           |         |   |
|                                   | 0              | 0<br>P( | 0<br>DSK | 0<br>IP[0 | 0<br>:7] = | 0<br>= 0x | 0<br>80 | 1    | 1      | 0<br>P′ | 0<br>1SK | 0<br>IP[0: | 0<br>:7] = | 0<br>: 0x | 0<br>01 | 0 |

Port pin potentially assignable to peripheral

| SF Signals | Special Function Signals are not assigned by the crossbar.               |
|------------|--------------------------------------------------------------------------|
|            | When these signals are enabled, the Crossbar must be manually configured |
|            | to skip their corresponding port pins.                                   |

Note: 4-Wire SPI Only.

Figure 13.4. Crossbar Priority Decoder with Crystal Pins Skipped (TSSOP 20 and QFN 20)



Note: 4-Wire SPI Only.

### Figure 13.5. Crossbar Priority Decoder with No Pins Skipped (DFN 10)



## 15.1. Enhanced Baud Rate Generation

The UART0 baud rate is generated by Timer 1 in 8-bit auto-reload mode. The TX clock is generated by TL1; the RX clock is generated by a copy of TL1 (shown as RX Timer in Figure 15.2), which is not useraccessible. Both TX and RX Timer overflows are divided by two to generate the TX and RX baud rates. The RX Timer runs when Timer 1 is enabled, and uses the same reload value (TH1). However, an RX Timer reload is forced when a START condition is detected on the RX pin. This allows a receive to begin any time a START is detected, independent of the TX Timer state.



Figure 15.2. UART0 Baud Rate Logic

Timer 1 should be configured for Mode 2, 8-bit auto-reload (see Section "18.1.3. Mode 2: 8-bit Counter/Timer with Auto-Reload" on page 184). The Timer 1 reload value should be set so that overflows will occur at two times the desired UART baud rate frequency. Note that Timer 1 may be clocked by one of six sources: SYSCLK, SYSCLK / 4, SYSCLK / 12, SYSCLK / 48, the external oscillator clock / 8, or an external input T1. The UART0 baud rate is determined by Equation 15.1-A and Equation 15.1-B.

A) UartBaudRate = 
$$\frac{1}{2} \times T1_Overflow_Rate$$
  
B) T1\_Overflow\_Rate =  $\frac{T1_{CLK}}{256 - TH1}$ 

### Equation 15.1. UART0 Baud Rate

Where  $T1_{CLK}$  is the frequency of the clock supplied to Timer 1, and T1H is the high byte of Timer 1 (8-bit auto-reload mode reload value). Timer 1 clock frequency is selected as described in Section "18. Timers" on page 182. A quick reference for typical baud rates and system clock frequencies is given in Table 15.1. Note that the internal oscillator may still generate the system clock when the external oscillator is driving Timer 1.



### 18.1.4. Mode 3: Two 8-bit Counter/Timers (Timer 0 Only)

In Mode 3, Timer 0 is configured as two separate 8-bit counter/timers held in TL0 and TH0. The counter/timer in TL0 is controlled using the Timer 0 control/status bits in TCON and TMOD: TR0, C/T0, GATE0 and TF0. TL0 can use either the system clock or an external input signal as its timebase. The TH0 register is restricted to a timer function sourced by the system clock or prescaled clock. TH0 is enabled using the Timer 1 run control bit TR1. TH0 sets the Timer 1 overflow flag TF1 on overflow and thus controls the Timer 1 interrupt.

Timer 1 is inactive in Mode 3. When Timer 0 is operating in Mode 3, Timer 1 can be operated in Modes 0, 1 or 2, but cannot be clocked by external signals nor set the TF1 flag and generate an interrupt. However, the Timer 1 overflow can be used to generate baud rates for the SMBus and UART. While Timer 0 is operating in Mode 3, Timer 1 run control is handled through its mode settings. To run Timer 1 while Timer 0 is in Mode 3, set the Timer 1 Mode as 0, 1, or 2. To disable Timer 1, configure it for Mode 3.



Figure 18.3. T0 Mode 3 Block Diagram



| FR Defi  | nition 18  | 8.2. TMO      | D: Timer Mo     | ode                 |              |              |                              |             |
|----------|------------|---------------|-----------------|---------------------|--------------|--------------|------------------------------|-------------|
| R/W      | R/W        | R/W           | R/W             | R/W                 | R/W          | R/W          | R/W                          | Reset Value |
| GATE1    | C/T1       | T1M1          | T1M0            | GATE0               | C/T0         | T0M1         | T0M0                         | 00000000    |
| Bit7     | Bit6       | Bit5          | Bit4            | Bit3                | Bit2         | Bit1         | Bit0                         | I           |
|          |            |               |                 |                     |              |              | SFR Address:                 | 0x89        |
| Bit7:    | GATE1: T   | ïmer 1 Gat    | e Control.      |                     |              |              |                              |             |
|          | 0: Timer 1 | enabled w     | /hen TR1 = 1 i  | rrespecti <u>ve</u> | of INT0 log  | ic level.    |                              |             |
|          | 1: Timer 1 | enabled of    | nly when TR1    | = 1 AND IN          | T0 is active | as defined   | by bit IN1PL                 | in register |
| D:40     | IT01CF (s  | ee SFR De     | efinition 10.5. | "IT01CF: IN         | T0/INT1 C    | onfiguration | n" on page 10                | 5).         |
| BIto:    | 0: Timor E | Inter/ I imer | 1 Select.       | ntod by olo         | ok dofinad l |              |                              |             |
|          | 1: Counte  | r Function:   | Timer 1 increme | mented by b         | iah-to-low   | transitions  | (CRCON.4).<br>on external ir | nut nin     |
|          | (T1).      |               |                 | incince by in       | iigii to iow |              |                              | iput piri   |
| Bits5-4: | T1M1–T1    | MO: Timer     | 1 Mode Select   | t.                  |              |              |                              |             |
|          | These bits | s select the  | Timer 1 opera   | ation mode.         |              |              |                              |             |
|          | T1M1       | T1M0          |                 | Mode                | )            |              |                              |             |
|          | 0          | 0             | Mode 0: 13-b    | it counter/tin      | ner          |              |                              |             |
|          | 0          | 1             | Mode 1: 16-b    | it counter/tin      |              |              |                              |             |
|          | 1          | 0             | Mode 2: 8-bit   | counter/time        | er with auto | o-reload     |                              |             |
|          | 1          | 1             | Mode 3: Time    | er 1 inactive       |              |              |                              |             |
| Bit3:    | GATE0: ⊤   | ïmer 0 Gat    | e Control.      |                     |              |              |                              |             |
|          | 0: Timer 0 | enabled w     | /hen TR0 = 1 i  | rrespective         | of INT0 log  | jic level.   |                              |             |
|          | 1: Timer 0 | enabled o     | nly when TR0    | = 1 AND INT         | TO is active | as defined   | by bit IN0PL                 | in register |
|          | IT01CF (s  | ee SFR De     | efinition 10.5. | "IT01CF: IN         | T0/INT1 C    | onfiguratior | n" on page 10                | 15).        |
| Bit2:    | C/TO: Cou  | Inter/Timer   | Select.         |                     |              |              |                              |             |
|          | 0: Timer F | -unction: 11  | Timor 0 increme | ented by cloo       | ck defined i | by TUIVI DIt | (CKCON.3).<br>on oxtornal ir | nut nin     |
|          | (T0)       | r Function.   |                 | mented by n         | ligh-lo-low  | liansilions  | on external ii               | iput pin    |
| Bits1-0: | TOM1-TO    | MO: Timer     | 0 Mode Select   | t.                  |              |              |                              |             |
|          | These bits | s select the  | Timer 0 opera   | ation mode.         |              |              |                              |             |
|          | T0M1       | ТОМО          |                 | Mode                | •            |              |                              |             |
|          | 0          | 0             | Mode 0: 13-b    | it counter/tin      | ner          |              |                              |             |
|          | 0          | 1             | Mode 1: 16-b    | it counter/tin      | ner          |              |                              |             |
|          | 1          | 0             | Mode 2: 8-bit   | counter/time        | er with auto | o-reload     |                              |             |
|          | 1          | 1             | Mode 3: Two     | 8-bit counte        | r/timers     |              |                              |             |
|          | l          |               |                 |                     |              |              |                              |             |





## SFR Definition 18.10. TMR2RLH: Timer 2 Reload Register High Byte



### SFR Definition 18.11. TMR2L: Timer 2 Low Byte



## SFR Definition 18.12. TMR2H Timer 2 High Byte





### 19.2.1. Edge-triggered Capture Mode

In this mode, a valid transition on the CEXn pin causes the PCA to capture the value of the PCA counter/timer and load it into the corresponding module's 16-bit capture/compare register (PCA0CPLn and PCA0CPHn). The CAPPn and CAPNn bits in the PCA0CPMn register are used to select the type of transition that triggers the capture: low-to-high transition (positive edge), high-to-low transition (negative edge), or either transition (positive or negative edge). When a capture occurs, the Capture/Compare Flag (CCFn) in PCA0CN is set to logic 1 and an interrupt request is generated if CCF interrupts are enabled. The CCFn bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. If both CAPPn and CAPNn bits are set to logic 1, then the state of the Port pin associated with CEXn can be read directly to determine whether a rising-edge or falling-edge caused the capture.



Figure 19.4. PCA Capture Mode Diagram

Note: The CEXn input signal must remain high or low for at least 2 system clock cycles to be recognized by the hardware.



### 19.3.1. Watchdog Timer Operation

While the WDT is enabled:

- PCA counter is forced on.
- Writes to PCA0L and PCA0H are not allowed.
- PCA clock source bits (CPS2-CPS0) are frozen.
- PCA Idle control bit (CIDL) is frozen.
- Module 2 is forced into software timer mode.
- Writes to the Module 2 mode register (PCA0CPM2) are disabled.

While the WDT is enabled, writes to the CR bit will not change the PCA counter state; the counter will run until the WDT is disabled. The PCA counter run control (CR) will read zero if the WDT is enabled but user software has not enabled the PCA counter. If a match occurs between PCA0CPH2 and PCA0H while the WDT is enabled, a reset will be generated. To prevent a WDT reset, the WDT may be updated with a write of any value to PCA0CPH2. Upon a PCA0CPH2 write, PCA0H plus the offset held in PCA0CPL2 is loaded into PCA0CPH2 (See Figure 19.10).



### Figure 19.10. PCA Module 2 with Watchdog Timer Enabled

Note that the 8-bit offset held in PCA0CPH2 is compared to the upper byte of the 16-bit PCA counter. This offset value is the number of PCA0L overflows before a reset. Up to 256 PCA clocks may pass before the first PCA0L overflow occurs, depending on the value of the PCA0L when the update is performed. The total offset is then given (in PCA clocks) by Equation 19.4, where PCA0L is the value of the PCA0L register at the time of the update.

 $Offset = (256 \times PCA0CPL2) + (256 - PCA0L)$ 

### Equation 19.4. Watchdog Timer Offset in PCA Clocks

The WDT reset is generated when PCA0L overflows while there is a match between PCA0CPH2 and PCA0H. Software may force a WDT reset by writing a 1 to the CCF2 flag (PCA0CN.2) while the WDT is enabled.

