# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | AVR                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 8MHz                                                                    |
| Connectivity               | SPI, UART/USART                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 20                                                                      |
| Program Memory Size        | 2KB (1K x 16)                                                           |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 128 x 8                                                                 |
| RAM Size                   | 128 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 6V                                                                 |
| Data Converters            | A/D 6x10b                                                               |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C                                                            |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 32-TQFP                                                                 |
| Supplier Device Package    | 32-TQFP (7x7)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at90s2333-8ai |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Pin Descriptions**

#### vcc

Supply voltage

#### GND

Ground

#### Port B (PB5..PB0)

Port B is a 6-bit bi-directional I/O port with internal pullup resistors. The Port B output buffers can sink 20 mA. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated.

Port B also serves the functions of various special features of the AT90S2333/4433 as listed on page 60.

The port B pins are tristated when a reset condition becomes active, even if the clock is not running.

### Port C (PC5..PC0)

Port C is a 6-bit bi-directional I/O port with internal pullup resistors. The Port C output buffers can sink 20 mA. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. Port C also serves as the analog inputs to the A/D Converter.

The port C pins are tristated when a reset condition becomes active, even if the clock is not running.

#### Port D (PD7..PD0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors. The Port D output buffers can sink 20 mA. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated.

Port D also serves the functions of various special features of the AT90S2333/4433 as listed on page 67.

The port D pins are tristated when a reset condition becomes active, even if the clock is not running.

#### RESET

Reset input. An external reset is generated by a low level on the RESET pin. Reset pulses longer than 50 ns will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset.

#### XTAL1

Input to the inverting oscillator amplifier and input to the internal clock operating circuit.

#### XTAL2

Output from the inverting oscillator amplifier

#### AVCC

This is the supply voltage pin for the A/D Converter. It should be externally connected to  $V_{CC}$  via a low-pass filter. See page 52 for details on operation of the ADC.

#### AREF

This is the analog reference input for the A/D Converter. For ADC operations, a voltage in the range 2.7V to AVCC must be applied to this pin.

#### AGND

If the board has a separate analog ground plane, this pin should be connected to this ground plane. Otherwise, connect to GND.

## ALU - Arithmetic Logic Unit

The high-performance AVR ALU operates in direct connection with all the 32 general purpose working registers. Within a single clock cycle, ALU operations between registers in the register file are executed. The ALU operations are divided into three main categories - arithmetic, logical, and bit-functions.

### In-System Programmable Flash Program Memory

The AT90S2333/4433 contains 2K/4K bytes on-chip In-System Programmable Flash memory for program storage. Since all instructions are 16-or 32-bit words, the Flash is organized as 1K/2K x 16. The Flash memory has an endurance of at least 1000 write/erase cycles. The AT90S2333/4433 Program Counter (PC) is 10/11 bits wide, thus addressing the 1024/2048 program memory addresses. See page 78 for a detailed description on Flash data downloading. See page 10 for the different program memory addressing modes.

#### Figure 9. SRAM Organization

| Register File | Data Address Space |
|---------------|--------------------|
| R0            | \$0000             |
| R1            | \$0001             |
| R2            | \$0002             |
|               |                    |
| R29           | \$001D             |
| R30           | \$001E             |
| R31           | \$001F             |
| I/O Registers |                    |
| \$00          | \$0020             |
| \$01          | \$0021             |
| \$02          | \$0022             |
|               |                    |
| \$3D          | \$005D             |
| \$3E          | \$005E             |
| \$3F          | \$005F             |
|               | Internal SRAM      |
|               | \$0060             |
|               | \$0061             |
|               |                    |
|               | \$00DE             |
|               | \$00DF             |

### **SRAM Data Memory**

The figure above shows how the AT90S2333/4433 SRAM Memory is organized.

The lower 224 Data Memory locations address the Register file, the I/O Memory and the internal data SRAM. The first 96 locations address the Register File and I/O Memory, and the next 128 locations address the internal data SRAM.

The five different addressing modes for the data memory cover: Direct, Indirect with Displacement, Indirect, Indirect with Pre-Decrement, and Indirect with Post-Increment. In the register file, registers R26 to R31 feature the indirect addressing pointer registers.

The direct addressing reaches the entire data space. The Indirect with Displacement mode features a 63 address locations reach from the base address given by the Y or Z-register.

When using register indirect addressing modes with automatic pre-decrement and post-increment, the address registers X, Y and Z are decremented and incremented.





See the next section for a detailed description of the different addressing modes.

#### **Program and Data Addressing Modes**

The AT90S2333/4433 AVR RISC microcontroller supports powerful and efficient addressing modes for access to the Flash program memory, SRAM, Register File, and I/O data memory. This section describes the different addressing modes supported by the AVR architecture. In the figures, OP means the operation code part of the instruction word. To simplify, not all figures show the exact location of the addressing bits.

#### **Register Direct, Single Register Rd**

Figure 10. Direct Single Register Addressing



The operand is contained in register d (Rd).

#### Register Direct, Two Registers Rd and Rr

Figure 11. Direct Register Addressing, Two Registers



Operands are contained in register r (Rr) and d (Rd). The result is stored in register d (Rd).

I/O Direct

#### Figure 12. I/O Direct Addressing



Operand address is contained in 6 bits of the instruction word. n is the destination or source register address.

#### Data Direct

Figure 13. Direct Data Addressing



A 16-bit Data Address is contained in the 16 LSBs of a two-word instruction. Rd/Rr specify the destination or source register.

#### **Data Indirect with Displacement**

Figure 14. Data Indirect with Displacement



Operand address is the result of the Y or Z-register contents added to the address contained in 6 bits of the instruction word.





#### Table 5. Reset Delay Selections

| CKSEL [2:0] | Start-Up Time, $t_{TOUT}$ at $V_{CC} = 2.7V$ | Start-Up Time, t <sub>TOUT</sub> at V <sub>CC</sub> = 5.0V | Recommended Usage                              |
|-------------|----------------------------------------------|------------------------------------------------------------|------------------------------------------------|
| 000         | 16 ms + 6 CK                                 | 4 ms + 6 CK                                                | External Clock, slowly rising power            |
| 001         | 6 CK                                         | 6 CK                                                       | External Clock, BOD enabled <sup>(1)</sup>     |
| 010         | 256 ms + 16K CK                              | 64 ms + 16K CK                                             | Crystal Oscillator                             |
| 011         | 16 ms + 16K CK                               | 4 ms + 16K CK                                              | Crystal Oscillator, fast rising power          |
| 100         | 16K CK                                       | 16K CK                                                     | Crystal Oscillator, BOD enabled <sup>(1)</sup> |
| 101         | 256 ms + 1K CK                               | 64 ms + 1K CK                                              | Ceramic Resonator                              |
| 110         | 16 ms + 1K CK                                | 4 ms + 1K CK                                               | Ceramic Resonator, fast rising power           |
| 111         | 1K CK                                        | 1K CK                                                      | Ceramic Resonator, BOD enabled <sup>(1)</sup>  |

#### Notes: 1. Or external power-on reset.

This table shows the start-up times from reset. From sleep, only the clock counting part of the start-up time is used. The watchdog oscillator is used for timing the real-time part of the start-up time. The number WDT oscillator cycles used for each time-out is shown in Table 6.

#### Table 6. Number of Watchdog Oscillator Cycles

| Time-out                          | Number of cycles |
|-----------------------------------|------------------|
| 4.0 ms (at V <sub>cc</sub> =5.0V) | 4К               |
| 64 ms (at V <sub>cc</sub> =5.0V)  | 64K              |

The frequency of the watchdog oscillator is voltage dependent as shown in the Electrical Characteristics section.

#### **Power-On Reset**

A Power-On Reset (POR) pulse is generated by an on-chip detection circuit. The detection level is nominally 2.2V. The POR is activated whenever  $V_{CC}$  is below the detection level. The POR circuit can be used to trigger the start-up reset, as well as detect a failure in supply voltage.

The Power-On Reset (POR) circuit ensures that the device is reset from power-on. Reaching the power-on reset threshold voltage invokes a delay counter, which determines the delay, for which the device is kept in RESET after  $V_{CC}$  rise. The time-out period of the delay counter is a combination of internal RC oscillator cycles and external oscillator cycles, and it can be defined by the user through the CKSEL fuses. The eight different selections for the delay period are presented in Table 5. The RESET signal is activated again, without any delay, when the  $V_{CC}$  decreases below detection level.

Figure 25. MCU Start-Up, RESET Tied to VCC.



## AT90S/LS2333 and AT90S/LS4433



#### Figure 28. Brown-Out Reset During Operation



#### Watchdog Reset

When the Watchdog times out, it will generate a short reset pulse of 1 XTAL cycle duration. On the falling edge of this pulse, the delay timer starts counting the Time-out period  $t_{TOUT}$ . Refer to Page page 36 for details on operation of the Watchdog.





#### **MCU Status Register - MCUSR**

The MCU Status Register provides information on which reset source caused an MCU reset.



• Bits 7..4 - Res: Reserved Bits

These bits are reserved bits in the AT90S2333 and always read as zero.

• Bit 3 - WDRF: Watchdog Reset Flag

This bit is set if a watchdog reset occurs. The bit is cleared by a power-on reset, or by writing a logic zero to the flag. • **Bit 2 - BORF: Brown-Out Reset Flag** 

This bit is set if a brown-out reset occurs. The bit is cleared by a power-on reset, or by writing a logic zero to the flag.

#### • Bit 1 - EXTRF: External Reset Flag

This bit is set if an external reset occurs. The bit is cleared by a power-on reset, or by writing a logic zero to the flag.

Bit 0 - PORF: Power-on Reset Flag

This bit is set if a power-on reset occurs. The bit is cleared only by writing a logic zero to the flag.

To make use of the reset flags to identify a reset condition, the user should read and then clear the MCUSR as early as possible in the program. If the register is cleared before another reset occurs, the source of the reset can be found by examining the reset flags.

#### **Interrupt Handling**

The AT90S2333/4433 has two 8-bit Interrupt Mask control registers; GIMSK - General Interrupt Mask register and TIMSK - Timer/Counter Interrupt Mask register.

When an interrupt occurs, the Global Interrupt Enable I-bit is cleared (zero) and all interrupts are disabled. The user software can set (one) the I-bit to enable nested interrupts. The I-bit is set (one) when a Return from Interrupt instruction - RETI - is executed.

When the Program Counter is vectored to the actual interrupt vector in order to execute the interrupt handling routine, hardware clears the corresponding flag that generated the interrupt. Some of the interrupt flags can also be cleared by writing a logic one to the flag bit position(s) to be cleared.

If an interrupt condition occurs when the corresponding interrupt enable bit is cleared (zero), the interrupt flag will be set and remembered until the interrupt is enabled, or the flag is cleared by software.

If one or more interrupt conditions occur when the global interrupt enable bit is cleared (zero), the corresponding interrupt flag(s) will be set and remembered until the global interrupt enable bit is set (one), and will be executed by order of priority.

Note that external level interrupt does not have a flag, and will only be remembered for as long as the interrupt condition is active.

Note that the status register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt routine. This must be handled by software.

#### **General Interrupt Mask Register - GIMSK**

| Bit           | 7    | 6    | 5 | 4 | 3 | 2 | 1 | 0 | _     |
|---------------|------|------|---|---|---|---|---|---|-------|
| \$3B (\$5B)   | INT1 | INT0 | - | - | - | - | - | - | GIMSK |
| Read/Write    | R/W  | R/W  | R | R | R | R | R | R |       |
| Initial value | 0    | 0    | 0 | 0 | 0 | 0 | 0 | 0 |       |

#### • Bit 7 - INT1: External Interrupt Request 1 Enable

When the INT1 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), the external pin interrupt is enabled. The Interrupt Sense Control1 bits 1/0 (ISC11 and ISC10) in the MCU general Control Register (MCUCR) defines whether the external interrupt is activated on rising or falling edge of the INT1 pin or level sensed. Please note that INTF1 flag is not set when level sensitive interrupt condition is met. However, INT1 interrupt is generated, provided that INT1 mask bit is set in GIMSK register. Activity on the pin will cause an interrupt request even if INT1 is configured as an output. The corresponding interrupt of External Interrupt Request 1 is executed from program memory address \$002. See also "External Interrupts".

#### • Bit 6 - INT0: External Interrupt Request 0 Enable

When the INT0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), the external pin interrupt is enabled. The Interrupt Sense Control0 bits 1/0 (ISC01 and ISC00) in the MCU general Control Register (MCUCR) defines whether the external interrupt is activated on rising or falling edge of the INT0 pin or level sensed. Please note that INTF0 flag is not set when level sensitive interrupt condition is met. However, INT0 interrupt is generated, provided that INT0 mask bit is set in GIMSK register. Activity on the pin will cause an interrupt request even if INT0 is configured as an output. The corresponding interrupt of External Interrupt Request 0 is executed from program memory address \$001. See also "External Interrupts."

#### • Bits 5..0 - Res: Reserved bits

These bits are reserved bits in the AT90S2333/4433 and always read as zero.





#### **General Interrupt Flag Register - GIFR**



#### • Bit 7 - INTF1: External Interrupt Flag1

When an event on the INT1 pin triggers an interrupt request, INTF1 becomes set (one). If the I-bit in SREG and the INT1 bit in GIMSK are set (one), the MCU will jump to the interrupt vector at address \$002. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it.

#### • Bit 6 - INTF0: External Interrupt Flag0

When an event on the INT0 pin triggers an interrupt request, INTF0 becomes set (one). If the I-bit in SREG and the INT0 bit in GIMSK are set (one), the MCU will jump to the interrupt vector at address \$001. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it.

#### • Bits 5..0 - Res: Reserved bits

These bits are reserved bits in the AT90S2333/4433 and always read as zero.

#### **Timer/Counter Interrupt Mask Register - TIMSK**

| Bit           | 7     | 6     | 5 | 4 | 3      | 2 | 1     | 0 |       |
|---------------|-------|-------|---|---|--------|---|-------|---|-------|
| \$39 (\$59)   | TOIE1 | OCIE1 | - | - | TICIE1 | - | TOIE0 | - | TIMSK |
| Read/Write    | R/W   | R/W   | R | R | R/W    | R | R/W   | R | _     |
| Initial value | 0     | 0     | 0 | 0 | 0      | 0 | 0     | 0 |       |

#### • Bit 7 - TOIE1: Timer/Counter1 Overflow Interrupt Enable

When the TOIE1 bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter1 Overflow interrupt is enabled. The corresponding interrupt (at vector \$005) is executed if an overflow in Timer/Counter1 occurs, i.e., when the TOV1 bit is set in the Timer/Counter Interrupt Flag Register - TIFR.

#### • Bit 6 - OCIE1: Timer/Counter1 Output Compare Match Interrupt Enable

When the OCIE1 bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter1 Compare Match interrupt is enabled. The corresponding interrupt (at vector \$004) is executed if a Compare match in Timer/Counter1 occurs, i.e., when the OCF1 bit is set in the Timer/Counter Interrupt Flag Register - TIFR.

#### • Bit 5, 4 - Res: Reserved Bits

These bits are reserved bits in the AT90S2333/4433 and always read as 0.

#### • Bit 3 - TICIE1: Timer/Counter1 Input Capture Interrupt Enable

When the TICIE1 bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter1 Input Capture Event Interrupt is enabled. The corresponding interrupt (at vector \$003) is executed if a capture-triggering event occurs on pin 14, PB0 (ICP), i.e., when the ICF1 bit is set in the Timer/Counter Interrupt Flag Register - TIFR.

#### • Bit 2 - Res: Reserved Bit

This bit is a reserved bit in the AT90S2333/4433 and always reads as 0.

#### • Bit 1 - TOIE0: Timer/Counter0 Overflow Interrupt Enable

When the TOIE0 bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter0 Overflow interrupt is enabled. The corresponding interrupt (at vector \$006) is executed if an overflow in Timer/Counter0 occurs, i.e., when the TOV0 bit is set in the Timer/Counter Interrupt Flag Register - TIFR.

#### • Bit 0 - Res: Reserved bit

This bit is a reserved bit in the AT90S2333/4433 and always reads as zero.

#### • Bit 1 - EEWE: EEPROM Write Enable

The EEPROM Write Enable Signal EEWE is the write strobe to the EEPROM. When address and data are correctly set up, the EEWE bit must be set to write the value into the EEPROM. The EEMWE bit must be set when the logical one is written to EEWE, otherwise no EEPROM write takes place. The following procedure should be followed when writing the EEPROM (the order of steps 2 and 3 is unessential):

- 1. Wait until EEWE becomes zero.
- 2. Write new EEPROM address to EEAR (optional).
- 3. Write new EEPROM data to EEDR (optional).
- 4. Write a logical one to the EEMWE bit in EECR.
- 5. Within four clock cycles after setting EEMWE, write a logical one to EEWE.

Caution: An interrupt between step 4 and step 5 will make the write cycle fail, since the EEPROM Master Write Enable will time-out. If an interrupt routine accessing the EEPROM is interrupting another EEPROM access, the EEAR and EEDR register will be modified, causing the interrupted EEPROM access to fail. It is recommended to have the global interrupt flag cleared during the 4 last steps to avoid these problems.

When the write access time (typically 2.5 ms at  $V_{CC} = 5V$  or 4 ms at  $V_{CC} = 2.7V$ ) has elapsed, the EEWE bit is cleared (zero) by hardware. The user software can poll this bit and wait for a zero before writing the next byte. When EEWE has been set, the CPU is halted for two cycles before the next instruction is executed.

#### • Bit 0 - EERE: EEPROM Read Enable

The EEPROM Read Enable Signal EERE is the read strobe to the EEPROM. When the correct address is set up in the EEAR register, the EERE bit must be set. When the EERE bit is cleared (zero) by hardware, requested data is found in the EEDR register. The EEPROM read access takes one instruction and there is no need to poll the EERE bit. When EERE has been set, the CPU is halted for four cycles before the next instruction is executed.

The user should poll the EEWE bit before starting the read operation. If a write operation is in progress when new data or address is written to the EEPROM I/O registers, the write operation will be interrupted, and the result is undefined.

## **Prevent EEPROM Corruption**

During periods of low  $V_{CC}$ , the EEPROM data can be corrupted because the supply voltage is too low for the CPU and the EEPROM to operate properly. These issues are the same as for board level systems using the EEPROM, and the same design solutions should be applied.

An EEPROM data corruption can be caused by two situations when the voltage is too low. First, a regular write sequence to the EEPROM requires a minimum voltage to operate correctly. Secondly, the CPU itself can execute instructions incorrectly, if the supply voltage for executing instructions is too low.

EEPROM data corruption can easily be avoided by following these design recommendations (one is sufficient):

- Keep the AVR RESET active (low) during periods of insufficient power supply voltage. This can be done by enabling the internal Brown-Out Detector (BOD) if the operating speed matches the detection level. If not, an external low V<sub>CC</sub> Reset Protection circuit can be applied.
- 2. Keep the AVR core in Power Down Sleep Mode during periods of low V<sub>CC</sub>. This will prevent the CPU from attempting to decode and execute instructions, effectively protecting the EEPROM registers from unintentional writes.
- 3. Store constants in Flash memory if the ability to change memory contents from software is not required. Flash memory can not be updated by the CPU, and will not be subject to corruption.





### **Data Modes**

There are four combinations of SCK phase and polarity with respect to serial data, which are determined by control bits CPHA and CPOL. The SPI data transfer formats are shown in Figure 38 and Figure 39.

Figure 38. SPI Transfer Format with CPHA = 0 and DORD = 0



\* Not defined but normally MSB of character just received

#### Figure 39. SPI Transfer Format with CPHA = 1 and DORD = 0



\* Not defined but normally LSB of previously transmitted character

#### **SPI Control Register - SPCR**

| Bit           | 7    | 6   | 5    | 4    | 3    | 2    | 1    | 0    |      |
|---------------|------|-----|------|------|------|------|------|------|------|
| \$0D (\$2D)   | SPIE | SPE | DORD | MSTR | CPOL | CPHA | SPR1 | SPR0 | SPCR |
| Read/Write    | R/W  | R/W | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | -    |
| Initial value | 0    | 0   | 0    | 0    | 0    | 0    | 0    | 0    |      |

#### • Bit 7 - SPIE: SPI Interrupt Enable

This bit causes the SPI interrupt to be executed if SPIF bit in the SPSR register is set and the global interrupts are enabled. • Bit 6 - SPE: SPI Enable

When the SPE bit is set (one), the SPI is enabled. This bit must be set to enable any SPI operations.

#### Bit 5 - DORD: Data ORDer

When the DORD bit is set (one), the LSB of the data word is transmitted first.

When the DORD bit is cleared (zero), the MSB of the data word is transmitted first.

#### • Bit 4 - MSTR: Master/Slave Select

This bit selects Master SPI mode when set (one), and Slave SPI mode when cleared (zero). If  $\overline{SS}$  is configured as an input and is driven low while MSTR is set, MSTR will be cleared, and SPIF in SPSR will become set. The user will then have to set MSTR to re-enable SPI master mode.

#### • Bit 3 - CPOL: Clock POLarity

When this bit is set (one), SCK is high when idle. When CPOL is cleared (zero), SCK is low when idle. Refer to Figure 38 and Figure 39 for additional information.

#### • Bit 2 - CPHA: Clock PHAse

Refer to Figure 38 or Figure 39 for the functionality of this bit.

- 3. Each slave MCU reads the UDR register and determines if it has been selected. If so, it clears the MPCM bit in UCSRA, otherwise it waits for the next address byte.
- 4. For each received data byte, the receiving MCU will set the receive complete flag (RXC in UCSRA). In 8-bit mode, the receiving MCU will also generate a framing error (FE in UCSRA set), since the stop bit is zero. The other slave MCUs, which still have the MPCM bit set, will ignore the data byte. In this case, the UDR register and the RXC or FE flags will not be affected.
- 5. After the last byte has been transferred, the process repeats from step 2.

### **UART Control**

#### UART I/O Data Register - UDR



The UDR register is actually two physically separate registers sharing the same I/O address. When writing to the register, the UART Transmit Data register is written. When reading from UDR, the UART Receive Data register is read.

#### **UART Control and Status Registers - UCSRA**

| Bit           | 7   | 6   | 5    | 4  | 3  | 2 | 1 | 0    | _     |
|---------------|-----|-----|------|----|----|---|---|------|-------|
| \$0B (\$2B)   | RXC | TXC | UDRE | FE | OR | - | - | MPCM | UCSRA |
| Read/Write    | R   | R/W | R    | R  | R  | R | R | R/W  | •     |
| Initial value | 0   | 0   | 1    | 0  | 0  | 0 | 0 | 0    |       |

#### • Bit 7 - RXC: UART Receive Complete

This bit is set (one) when a received character is transferred from the Receiver Shift register to UDR. The bit is set regardless of any detected framing errors. When the RXCIE bit in UCR is set, the UART Receive Complete interrupt will be executed when RXC is set(one). RXC is cleared by reading UDR. When interrupt-driven data reception is used, the UART Receive Complete Interrupt routine must read UDR in order to clear RXC, otherwise a new interrupt will occur once the interrupt routine terminates.

#### • Bit 6 - TXC: UART Transmit Complete

This bit is set (one) when the entire character (including the stop bit) in the Transmit Shift register has been shifted out and no new data has been written to UDR. This flag is especially useful in half-duplex communications interfaces, where a transmitting application must enter receive mode and free the communications bus immediately after completing the transmission.

When the TXCIE bit in UCR is set, setting of TXC causes the UART Transmit Complete interrupt to be executed. TXC is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, the TXC bit is cleared (zero) by writing a logical one to the bit.

#### • Bit 5 - UDRE: UART Data Register Empty

This bit is set (one) when a character written to UDR is transferred to the Transmit shift register. Setting of this bit indicates that the transmitter is ready to receive a new character for transmission.

When the UDRIE bit in UCR is set, the UART Transmit Complete interrupt to be executed as long as UDRE is set. UDRE is cleared by writing UDR. When interrupt-driven data transmittal is used, the UART Data Register Empty Interrupt routine must write UDR in order to clear UDRE, otherwise a new interrupt will occur once the interrupt routine terminates.

UDRE is set (one) during reset to indicate that the transmitter is ready.

#### • Bit 4 - FE: Framing Error

This bit is set if a Framing Error condition is detected, i.e. when the stop bit of an incoming character is zero.

The FE bit is cleared when the stop bit of received data is one.





## Analog to Digital Converter

Feature list:

- 10-bit Resolution
- ± 2 LSB Absolute Accuracy
- 0.5 LSB Integral Non-Linearity
- 65 260 µs Conversion Time
- Up to 15 kSPS
- 6 Multiplexed Input Channels
- Rail-to-Rail Input Range
- Free Run or Single Conversion Mode
- Interrupt on ADC conversion complete.
- Sleep Mode Noise Canceler

The AT90S2333/4433 features a 10-bit successive approximation ADC. The ADC is connected to a 6-channel Analog Multiplexer which allows each pin of Port C to be used as an input for the ADC. The ADC contains a Sample and Hold Amplifier which ensures that the input voltage to the ADC is held at a constant level during conversion. A block diagram of the ADC is shown in Figure 44.

The ADC has two separate analog supply voltage pins, AVCC and AGND. AGND must be connected to GND, and the voltage on AVCC must not differ more than  $\pm$  0.3 V from V<sub>CC</sub>. See the paragraph ADC Noise Canceling Techniques on how to connect these pins.

An external reference voltage must be applied to the AREF pin. This voltage must be in the range AGND - AVCC.

#### Figure 44. Analog to Digital Converter Block Schematic



## Operation

The ADC can operate in two modes - Single Conversion and Free Run Mode. In Single Conversion Mode, each conversion will have to be initiated by the user. In Free Run Mode the ADC is constantly sampling and updating the ADC Data Register. The ADFR bit in ADCSR selects between the two available modes.

The ADMUX register selects which one of the six analog input channels to be used as input to the ADC.

## 52 AT90S/LS2333 and AT90S/LS4433





#### Figure 46. ADC Timing Diagram, First Conversion (Single Conversion Mode)

#### Table 21. ADC Conversion Time

| Condition                | Sample Cycle Number | Result Ready (cycle<br>number) | Total Conversion Time<br>(cycles) | Total Conversion Time<br>(μs) |
|--------------------------|---------------------|--------------------------------|-----------------------------------|-------------------------------|
| 1st Conversion, Free Run | 14                  | 25                             | 25                                | 125 - 500                     |
| 1st Conversion, Single   | 14                  | 25                             | 26                                | 130 - 520                     |
| Free Run Conversion      | 2                   | 13                             | 13                                | 65 - 260                      |
| Single Conversion        | 2                   | 13                             | 14                                | 70 - 280                      |

#### Figure 47. ADC Timing Diagram, Single Conversion

| Cycle num   | ber   1   2   3   4   5   6   7   8   9   10   11   12   13 | 14                | 1   2           |
|-------------|-------------------------------------------------------------|-------------------|-----------------|
| ADC clock   |                                                             |                   |                 |
| ADSC        |                                                             | \//////           |                 |
| Hold strobe |                                                             | 1 1<br>1 7        |                 |
| ADIF        | 1<br>1<br>1                                                 |                   | L<br>I<br>I     |
| ADCH        |                                                             |                   | MSB of result   |
| ADCL        |                                                             |                   | LSB of result   |
|             | <                                                           | $\longrightarrow$ | Next Conversion |

#### Table 27. DDDn Bits on Port D Pins

| DDDn | PORTDn | I/O    | Pull Up | Comment                                     |
|------|--------|--------|---------|---------------------------------------------|
| 0    | 0      | Input  | No      | Tri-state (Hi-Z)                            |
| 0    | 1      | Input  | Yes     | PDn will source current if ext. pulled low. |
| 1    | 0      | Output | No      | Push-Pull Zero Output                       |
| 1    | 1      | Output | No      | Push-Pull One Output                        |

Note: n: 7,6...0, pin number.

#### Alternate Functions Of Port D

#### • AIN1 - Port D, Bit 7

AIN1, Analog Comparator Negative Input. When configured as an input (DDD7 is cleared (zero)) and with the internal MOS pull up resistor switched off (PD7 is cleared (zero)), this pin also serves as the negative input of the on-chip analog comparator. During power down mode, the schmitt trigger of the digital input is disconnected. This allows analog signals which are close to  $V_{CC}/2$  to be present during power down without causing excessive power consumption.

#### • AIN0 - Port D, Bit 6

AIN0, Analog Comparator Positive Input. When configured as an input (DDD6 is cleared (zero)) and with the internal MOS pull up resistor switched off (PD6 is cleared (zero)), this pin also serves as the positive input of the on-chip analog comparator. During power down mode, the schmitt trigger of the digital input is disconnected. This allows analog signals which are close to  $V_{CC}/2$  to be present during power down without causing excessive power consumption.

#### • T1 - Port D, Bit 5

T1, Timer/Counter1 counter source. See the timer description for further details

#### • T0 - Port D, Bit 4

T0: Timer/Counter0 counter source. See the timer description for further details.

#### • INT1 - Port D, Bit 3

INT1, External Interrupt source 1: The PD3 pin can serve as an external interrupt source to the MCU. See the interrupt description for further details, and how to enable the source.

#### • INT0 - Port D, Bit 2

INTO, External Interrupt source 0: The PD2 pin can serve as an external interrupt source to the MCU. See the interrupt description for further details, and how to enable the source.

#### • TXD - Port D, Bit 1

Transmit Data (Data output pin for the UART). When the UART transmitter is enabled, this pin is configured as an output regardless of the value of DDD1.

#### • RXD - Port D, Bit 0

Receive Data (Data input pin for the UART). When the UART receiver is enabled this pin is configured as an input regardless of the value of DDD0. When the UART forces this pin to be an input, a logical one in PORTD0 will turn on the internal pull-up.



## **Memory Programming**

## **Program and Data Memory Lock Bits**

The AT90S2333/4433 MCU provides two Lock bits which can be left unprogrammed ('1') or can be programmed ('0') to obtain the additional features listed in Table 28. The Lock bits can only be erased with the Chip Erase command.

| Memory Lock Bits |     |     | Protection Type                                                         |
|------------------|-----|-----|-------------------------------------------------------------------------|
| Mode             | LB1 | LB2 |                                                                         |
| 1                | 1   | 1   | No memory lock features enabled.                                        |
| 2                | 0   | 1   | Further programming of the Flash and EEPROM is disabled. <sup>(1)</sup> |
| 3                | 0   | 0   | Same as mode 2, and verify is also disabled.                            |

#### Table 28. Lock Bit Protection Modes

Note: 1. In Parallel mode, programming of the Fuse bits are also disabled. Program the Fuse bits before programming the Lock bits.

### **Fuse Bits**

The AT90S2333/4433 has six Fuse bits, SPIEN, BODLEVEL, BODEN and CKSEL2..0.

- When the SPIEN Fuse is programmed ('0'), Serial Program and Data Downloading is enabled. Default value is programmed ('0'). This bit is not accessible in serial programming mode.
- The BODLEVEL Fuse selects the Brown-Out Detection Level and changes the Start-up times. See "Brown-Out Detection" on page 21. Default value is unprogrammed ('1').
- When the BODEN Fuse is programmed ('0'), the Brown- Out Detector is enabled. See "Brown-Out Detection" on page 21. Default value is unprogrammed ('1').
- CKSEL2..0: See Table 5, "Reset Delay Selections", for which combination of CKSEL2..0 to use. Default value is '010'.

## Signature Bytes

All Atmel microcontrollers have a three-byte signature code which identifies the device. This code can be read in both serial and parallel mode. The three bytes reside in a separate address space.

For the AT90S4433<sup>(1)</sup> they are:

- 1. \$000: \$1E (indicates manufactured by Atmel)
- 2. \$001: \$92 (indicates 4KB Flash memory)
- 3. \$002: \$03 (indicates AT90S4433 device when signature byte \$001 is \$92)

For AT90S2333<sup>(1)</sup> they are:

- 1. \$000: \$1E (indicates manufactured by Atmel)
- 2. \$001: \$91 (indicates 2KB Flash memory)
- 3. \$002: \$05 (indicates AT90S2333 device when signature byte \$001 is \$91)
- Note: 1. When both Lock bits are programmed (Lock mode 3), the signature bytes can not be read in serial mode. Reading the signature bytes will return: \$00, \$01 and \$02.

## Programming the Flash and EEPROM

Atmel's AT90S2333/4433 offers 2K/4K bytes of in-system reprogrammable Flash Program memory and 128/256 bytes of EEPROM Data memory.

The AT90S2333/4433 is shipped with the on-chip Flash Program and EEPROM Data memory arrays in the erased state (i.e. contents = \$FF) and ready to be programmed. This device supports a High-Voltage (12V) Parallel programming mode and a Low-Voltage Serial programming mode. The +12V is used for programming enable only, and no current of significance is drawn by this pin. The serial programming mode provides a convenient way to download program and data into the AT90S2333/4433 inside the user's system.





The Program and Data memory arrays on the AT90S2333/4433 are programmed byte-by-byte in either programming modes. For the EEPROM, an auto-erase cycle is provided within the self-timed write instruction in the serial programming mode. During programming, the supply voltage must be in accordance with Table 29.

| Part       | Serial programming | Parallel programming |
|------------|--------------------|----------------------|
| AT90LS2333 | 2.7 - 6.0 V        | 4.5 - 5.5 V          |
| AT90S2333  | 4.0 - 6.0 V        | 4.5 - 5.5 V          |
| AT90LS4433 | 2.7 - 6.0 V        | 4.5 - 5.5 V          |
| AT90S4433  | 4.0 - 6.0 V        | 4.5 - 5.5 V          |

Table 29. Supply voltage during programming

### **Parallel Programming**

This section describes how to parallel program and verify Flash Program memory, EEPROM Data memory, Lock bits and Fuse bits in the AT90S2333/4433.

#### Signal Names

In this section, some pins of the AT90S2333/4433 are referenced by signal names describing their function during parallel programming. See Figure 62 and Table 30. Pins not described in Table 30 are referenced by pin names.

The XA1/XA0 pins determine the action executed when the XTAL1 pin is given a positive pulse. The bit coding are shown in Table 31.

When pulsing  $\overline{WR}$  or  $\overline{OE}$ , the command loaded determines the action executed. The Command is a byte where the different bits are assigned functions as shown in Table 32.

#### Figure 62. Parallel Programming



Figure 75. Power Down Supply Current vs. V<sub>CC</sub>



Figure 76. Power Down Supply Current vs. V<sub>CC</sub>









Figure 80. Analog Comparator Input Leakage Current



## AT90S/LS2333 and AT90S/LS4433

## **Register Summary**

| Address                    | Name     | Bit 7                        | Bit 6           | Bit 5           | Bit 4         | Bit 3  | Bit 2  | Bit 1   | Bit 0   | Page    |  |  |
|----------------------------|----------|------------------------------|-----------------|-----------------|---------------|--------|--------|---------|---------|---------|--|--|
| \$3F (\$5F)                | SREG     | I                            | Т               | Н               | S             | V      | N      | Z       | С       | page 17 |  |  |
| \$3E (\$5E)                | Reserved | -                            | -               | -               | -             | -      | -      | -       | -       | page 17 |  |  |
| \$3D (\$5D)                | SP       | SP7                          | SP6             | SP5             | SP4           | SP3    | SP2    | SP1     | SP0     | page 17 |  |  |
| \$3C (\$5C)                | Reserved |                              |                 | r               | <u>r</u>      | r      |        | r       | -       |         |  |  |
| \$3B (\$5B)                | GIMSK    | INT1                         | INT0            | -               | -             | -      | -      | -       | -       | page 23 |  |  |
| \$3A (\$5A)                | GIFR     | INTF1                        | INTF0           |                 |               |        |        |         |         | page 24 |  |  |
| \$39 (\$59)                | TIMSK    | TOIE1                        | OCIE1           | -               | -             | TICIE1 | -      | TOIE0   | -       | page 24 |  |  |
| \$38 (\$58)                | TIFR     | TOV1                         | OCF1            | -               | -             | ICF1   | -      | TOV0    | -       | page 25 |  |  |
| \$37 (\$57)                | Reserved |                              |                 |                 |               |        |        |         |         |         |  |  |
| \$36 (\$56)                | Reserved |                              |                 | 05              | 014           | 10011  | 10010  | 10004   | 10000   |         |  |  |
| \$35 (\$55)                | MCUCR    | -                            |                 | SE              | SM            | ISC11  | ISC10  | ISC01   | ISC00   | page 26 |  |  |
| \$34 (\$54)<br>\$32 (\$52) | TCCDA    | -                            | -               | -               | -             | WDRF   | BURF   |         | PORF    | page 22 |  |  |
| \$33 (\$53)<br>\$22 (\$52) | TCURU    | -<br>Timor/Cour              | -               | -               | -             | -      | 0502   | 0301    | 0.500   | page 29 |  |  |
| \$32 (\$32)<br>\$31 (\$51) | Record   | Timer/Cour                   |                 |                 |               |        |        |         |         | page 30 |  |  |
| \$30 (\$50)                | Reserved |                              |                 |                 |               |        |        |         |         |         |  |  |
| \$2F (\$4F)                | TCCR14   | COM11                        | COM10           | -               | -             | -      | -      | PWM11   | PW/M10  | nage 31 |  |  |
| \$2F (\$4F)                | TCCR1B   | ICNC1                        | ICES1           | -               | -             | CTC1   | CS12   | CS11    | CS10    | page 32 |  |  |
| \$2D (\$4D)                | TCNT1H   | Timer/Coun                   | ter1 - Counter  | Register High F | Byte          | 0.0.   | 00.2   |         |         | page 33 |  |  |
| \$2C (\$4C)                | TCNT1L   | Timer/Coun                   | ter1 - Counter  | Register Low E  | Byte          |        |        |         |         | page 33 |  |  |
| \$2B (\$4B)                | OCR1H    | Timer/Coun                   | ter1 - Output C | ompare Regist   | ter High Byte |        |        |         |         | page 34 |  |  |
| \$2A (\$4A)                | OCR1L    | Timer/Coun                   | ter1 - Output C | ompare Regist   | ter Low Byte  |        |        |         |         | page 34 |  |  |
| \$29 (\$49)                | Reserved |                              |                 | , ,             |               |        |        |         |         |         |  |  |
| \$28 (\$48)                | Reserved |                              |                 |                 |               |        |        |         |         |         |  |  |
| \$27 (\$47)                | ICR1H    | Timer/Coun                   | ter1 - Input Ca | pture Register  | High Byte     |        |        |         |         | page 34 |  |  |
| \$26 (\$46)                | ICR1L    | Timer/Coun                   | ter1 - Input Ca | pture Register  | Low Byte      |        |        |         |         | page 34 |  |  |
| \$25 (\$45)                | Reserved |                              |                 |                 |               |        |        |         |         |         |  |  |
| \$24 (\$44)                | Reserved |                              |                 |                 |               |        |        |         |         |         |  |  |
| \$23 (\$43)                | Reserved |                              |                 |                 |               |        |        |         |         |         |  |  |
| \$22 (\$42)                | Reserved |                              | 1               |                 |               |        |        |         | 14/2.20 |         |  |  |
| \$21 (\$41)                | WDTCR    | -                            | -               | -               | WDTOE         | WDE    | WDP2   | WDP1    | WDP0    | page 36 |  |  |
| \$20 (\$40)                | Reserved |                              |                 |                 |               |        |        |         |         |         |  |  |
| \$1F (\$3F)<br>\$1E (\$2E) | Reserved | EEDROM                       | Adross Pogist   | or              |               |        |        |         |         | page 39 |  |  |
| \$1D (\$3D)                | EEDR     | EEPROM                       | page 38         |                 |               |        |        |         |         |         |  |  |
| \$1C (\$3C)                | FFCR     | -                            | -               | -               | -             | FFRIF  | FEMWE  | FFWF    | FFRF    | page 38 |  |  |
| \$1B (\$3B)                | Reserved |                              |                 |                 |               |        |        |         |         | P9      |  |  |
| \$1A (\$3A)                | Reserved |                              |                 |                 |               |        |        |         |         |         |  |  |
| \$19 (\$39)                | Reserved |                              |                 |                 |               |        |        |         |         |         |  |  |
| \$18 (\$38)                | PORTB    | -                            | -               | PORTB5          | PORTB4        | PORTB3 | PORTB2 | PORTB1  | PORTB0  | page 59 |  |  |
| \$17 (\$37)                | DDRB     | -                            | -               | DDB5            | DDB4          | DDB3   | DDB2   | DDB1    | DDB0    | page 59 |  |  |
| \$16 (\$36)                | PINB     | -                            | -               | PINB5           | PINB4         | PINB3  | PINB2  | PINB1   | PINB0   | page 59 |  |  |
| \$15 (\$35)                | PORTC    | -                            | -               | PORTC5          | PORTC4        | PORTC3 | PORTC2 | PORTC1  | PORTC0  | page 64 |  |  |
| \$14 (\$34)                | DDRC     | -                            | -               | DDC5            | DDC4          | DDC3   | DDC2   | DDC1    | DDC0    | page 64 |  |  |
| \$13 (\$33)                | PINC     | -                            | -               | PINC5           | PINC4         | PINC3  | PINC2  | PINC1   | PINC0   | page 64 |  |  |
| \$12 (\$32)                | PORTD    | PORTD7                       | PORTD6          | PORTD5          | PORTD4        | PORTD3 | PORTD2 | PORTD1  | PORTD0  | page 66 |  |  |
| \$11 (\$31)                | DDRD     | DDD7                         | DDD6            | DDD5            | DDD4          | DDD3   | DDD2   | DDD1    | DDD0    | page 66 |  |  |
| \$10 (\$30)                | PIND     | PIND7                        | PIND6           | PIND5           | PIND4         | PIND3  | PIND2  | PIND1   | PIND0   | page 66 |  |  |
| \$0F (\$2F)                | SPDR     | SPI Data R                   | egister         |                 |               |        |        |         |         | page 43 |  |  |
| \$0E (\$2E)                | SPSR     | SPIF                         | WCOL            | -               | -             | -      |        | -       | -       | page 43 |  |  |
|                            |          |                              | Jata Registor   | DOKD            | IVIGIR        | UPUL   | UPHA   | SPRI    | SFRU    |         |  |  |
| \$0B (\$2B)                | UCSRA    | RXC                          |                 | UDRE            | FF            | OR     | -      | -       | -       | page 47 |  |  |
| \$0A (\$2A)                | UCSRB    | RXCIF                        | TXCIF           | UDRIF           | RXFN          | TXFN   | CHR9   | RXB8    | TXB8    | page 48 |  |  |
| \$09 (\$29)                | UBRR     | UART Bau                     | d Rate Register | r               |               |        | 50     |         |         | page 50 |  |  |
| \$08 (\$28)                | ACSR     | ACD                          | AINBG           | ACO             | ACI           | ACIE   | ACIC   | ACIS1   | ACIS0   | page 50 |  |  |
| \$07 (\$27)                | ADMUX    | -                            | ADCBG           | -               | -             | -      | MUX2   | MUX1    | MUX0    | page 55 |  |  |
| \$06 (\$26)                | ADCSR    | ADEN                         | ADSC            | ADFR            | ADIF          | ADIE   | ADPS2  | ADPS1   | ADPS0   | page 56 |  |  |
| \$05 (\$25)                | ADCH     | -                            | -               | -               | -             | -      | -      | ADC9    | ADC8    | page 57 |  |  |
| \$04 (\$24)                | ADCL     | ADC7                         | ADC6            | ADC5            | ADC4          | ADC3   | ADC2   | ADC1    | ADC0    | page 57 |  |  |
| \$03 (\$23)                | UBRRHI   | UART Baud Rate Register High |                 |                 |               |        |        | page 50 |         |         |  |  |





## **Packaging Information**

