

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Details                    |                                                            |
|----------------------------|------------------------------------------------------------|
| Product Status             | Obsolete                                                   |
| Core Processor             | 80C51                                                      |
| Core Size                  | 8-Bit                                                      |
| Speed                      | 30/20MHz                                                   |
| Connectivity               | UART/USART                                                 |
| Peripherals                | POR, WDT                                                   |
| Number of I/O              | 32                                                         |
| Program Memory Size        | 16KB (16K x 8)                                             |
| Program Memory Type        | OTP                                                        |
| EEPROM Size                | <u>.</u>                                                   |
| RAM Size                   | 256 x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                |
| Data Converters            | -                                                          |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                          |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 44-LQFP                                                    |
| Supplier Device Package    | 44-VQFP (10x10)                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/at87c54x2-rltul |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



The TS80C54/58X2 has 2 software-selectable modes of reduced activity for further reduction in power consumption. In the idle mode the CPU is frozen while the timers, the serial port and the interrupt system are still operating. In the power-down mode the RAM is saved and all other functions are inoperative.

| PDIL40<br>PLCC44<br>PQFP44 F1<br>VQFP44 1.4 | ROM (bytes) | EPROM (bytes) |
|---------------------------------------------|-------------|---------------|
| TS80C54X2                                   | 16k         | 0             |
| TS80C58X2                                   | 32k         | 0             |
| TS87C54X2                                   | 0           | 16k           |
| TS87C58X2                                   | 0           | 32k           |

## 2. Block Diagram





| Table 4-1. | All SFRs with their address and their reset value |
|------------|---------------------------------------------------|
|            |                                                   |

|     | Bit<br>address-<br>able | Non Bit addressable |                     |                     |                  |                  |                     |                     |     |
|-----|-------------------------|---------------------|---------------------|---------------------|------------------|------------------|---------------------|---------------------|-----|
|     | 0/8                     | 1/9                 | 2/A                 | 3/B                 | 4/C              | 5/D              | 6/E                 | 7/F                 |     |
| F8h |                         |                     |                     |                     |                  |                  |                     |                     | FFh |
| F0h | B<br>0000 0000          |                     |                     |                     |                  |                  |                     |                     | F7h |
| E8h |                         |                     |                     |                     |                  |                  |                     |                     | EFh |
| E0h | ACC<br>0000 0000        |                     |                     |                     |                  |                  |                     |                     | E7h |
| D8h |                         |                     |                     |                     |                  |                  |                     |                     | DFh |
| D0h | PSW<br>0000 0000        |                     |                     |                     |                  |                  |                     |                     | D7h |
| C8h | T2CON<br>0000 0000      | T2MOD<br>XXXX XX00  | RCAP2L<br>0000 0000 | RCAP2H<br>0000 0000 | TL2<br>0000 0000 | TH2<br>0000 0000 |                     |                     | CFh |
| C0h |                         |                     |                     |                     |                  |                  |                     |                     | C7h |
| B8h | IP<br>XX00 0000         | SADEN<br>0000 0000  |                     |                     |                  |                  |                     |                     | BFh |
| B0h | P3<br>1111 1111         |                     |                     |                     |                  |                  |                     | IPH<br>XX00 0000    | B7h |
| A8h | IE<br>0X00 0000         | SADDR<br>0000 0000  |                     |                     |                  |                  |                     |                     | AFh |
| A0h | P2<br>1111 1111         |                     | AUXR1<br>XXXX 0XX0  |                     |                  |                  | WDTRST<br>XXXX XXXX | WDTPRG<br>XXXX X000 | A7h |
| 98h | SCON<br>0000 0000       | SBUF<br>XXXX XXXX   |                     |                     |                  |                  |                     |                     | 9Fh |
| 90h | P1<br>1111 1111         |                     |                     |                     |                  |                  |                     |                     | 97h |
| 88h | TCON<br>0000 0000       | TMOD<br>0000 0000   | TL0<br>0000 0000    | TL1<br>0000 0000    | TH0<br>0000 0000 | TH1<br>0000 0000 | AUXR<br>XXXX XXX0   | CKCON<br>XXXX XXX0  | 8Fh |
| 80h | P0<br>1111 1111         | SP<br>0000 0111     | DPL<br>0000 0000    | DPH<br>0000 0000    |                  |                  |                     | PCON<br>00X1 0000   | 87h |
|     | 0/8                     | 1/9                 | 2/A                 | 3/B                 | 4/C              | 5/D              | 6/E                 | 7/F                 | 1   |

reserved



# Table 6-1. CKCON Register CKCON - Clock Control Register (8Fh)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  |
|---|---|---|---|---|---|---|----|
| - | - | - | - | - | - | - | X2 |

| Bit    | Bit      |                                                                                                                                                                                                                 |
|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Mnemonic | Description                                                                                                                                                                                                     |
| 7      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 6      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 5      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 4      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 3      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 2      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 1      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 0      | X2       | <b>CPU and peripheral clock bit</b><br>Clear to select 12 clock periods per machine cycle (STD mode, $F_{OSC}=F_{XTAL}/2$ ).<br>Set to select 6 clock periods per machine cycle (X2 mode, $F_{OSC}=F_{XTAL}$ ). |

Reset Value = XXXX XXX0b Not bit addressable

For further details on the X2 feature, please refer to ANM072 available on the web (http://www.atmel.com)

## 7.1 Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare, search ...) are well served by using one data pointer as a 'source' pointer and the other one as a "destination" pointer.

### ASSEMBLY LANGUAGE

| ; Block move using dual data pointers<br>; Destroys DPTR0, DPTR1, A and PSW<br>; note: DPS exits opposite of entry state<br>; unless an extra INC AUXR1 is added |       |              |                            |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------|----------------------------|--|--|--|--|--|
| ,<br>00A2                                                                                                                                                        | AUXR  | 1 EQU 0A2H   |                            |  |  |  |  |  |
| ;                                                                                                                                                                |       |              |                            |  |  |  |  |  |
| 0000 909000                                                                                                                                                      | MOV   | DPTR,#SOURCE | ; address of SOURCE        |  |  |  |  |  |
| 0003 05A2                                                                                                                                                        | INC   | AUXR1        | ; switch data pointers     |  |  |  |  |  |
| 0005 90A000                                                                                                                                                      | MOV   | DPTR,#DEST   | ; address of DEST          |  |  |  |  |  |
| 0008                                                                                                                                                             | LOOP: |              |                            |  |  |  |  |  |
| 0008 05A2                                                                                                                                                        | INC   | AUXR1        | ; switch data pointers     |  |  |  |  |  |
| 000A E0                                                                                                                                                          | MOVX  | A, @DPTR     | ; get a byte from SOURCE   |  |  |  |  |  |
| 000B A3                                                                                                                                                          | INC   | DPTR         | ; increment SOURCE address |  |  |  |  |  |
| 000C 05A2                                                                                                                                                        | INC   | AUXR1        | ; switch data pointers     |  |  |  |  |  |
| 000E F0                                                                                                                                                          | MOVX  | @DPTR,A      | ; write the byte to DEST   |  |  |  |  |  |
| 000F A3                                                                                                                                                          | INC   | DPTR         | ; increment DEST address   |  |  |  |  |  |
| 0010 70F6                                                                                                                                                        | JNZ   | LOOP         | ; check for 0 terminator   |  |  |  |  |  |
| 0012 05A2                                                                                                                                                        | INC   | AUXR1        | ; (optional) restore DPS   |  |  |  |  |  |

INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.





## 8. Timer 2

The timer 2 in the TS80C54/58X2 is compatible with the timer 2 in the 80C52.

It is a 16-bit timer/counter: the count is maintained by two eight-bit timer registers, TH2 and TL2, connected in cascade. It is controlled by T2CON register (See Table 8-1) and T2MOD register (See Table 8-2). Timer 2 operation is similar to Timer 0 and Timer 1. C/T2 selects  $F_{OSC}/12$  (timer operation) or external pin T2 (counter operation) as the timer clock input. Setting TR2 allows TL2 to be incremented by the selected input.

Timer 2 has 3 operating modes: capture, autoreload and Baud Rate Generator. These modes are selected by the combination of RCLK, TCLK and CP/RL2 (T2CON), as described in the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description.

Refer to the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description for the description of Capture and Baud Rate Generator Modes.

In TS80C54/58X2 Timer 2 includes the following enhancements:

- Auto-reload mode with up or down counter
- Programmable clock-output

### 8.1 Auto-Reload Mode

The auto-reload mode configures timer 2 as a 16-bit timer or event counter with automatic reload. If DCEN bit in T2MOD is cleared, timer 2 behaves as in 80C52 (refer to the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description). If DCEN bit is set, timer 2 acts as an Up/down timer/counter as shown in Figure 8-1. In this mode the T2EX pin controls the direction of count.

When T2EX is high, timer 2 counts up. Timer overflow occurs at FFFFh which sets the TF2 flag and generates an interrupt request. The overflow also causes the 16-bit value in RCAP2H and RCAP2L registers to be loaded into the timer registers TH2 and TL2.

When T2EX is low, timer 2 counts down. Timer underflow occurs when the count in the timer registers TH2 and TL2 equals the value stored in RCAP2H and RCAP2L registers. The underflow sets TF2 flag and reloads FFFFh into the timer registers.

The EXF2 bit toggles when timer 2 overflows or underflows according to the the direction of the count. EXF2 does not generate any interrupt. This bit can be used to provide 17-bit resolution



| Table 8-2. | T2MOD Register |  |
|------------|----------------|--|
|            |                |  |

| T2MOD - | Timer 2 | Mode | Control | Register (C9h) |
|---------|---------|------|---------|----------------|
|---------|---------|------|---------|----------------|

| 7             | 6               | 5                                 | 4                                                                                                                                   | 3               | 2                   | 1    | 0    |  |  |
|---------------|-----------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------|------|------|--|--|
| -             | -               | -                                 | -                                                                                                                                   | -               | -                   | T2OE | DCEN |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                   | Description                                                                                                                         |                 |                     |      |      |  |  |
| 7             | -               | Reserved<br>The value read        | from this bit is in                                                                                                                 | determinate. Do | o not set this bit. |      |      |  |  |
| 6             | -               | Reserved<br>The value read        | from this bit is in                                                                                                                 | determinate. Do | o not set this bit. |      |      |  |  |
| 5             | -               | <b>Reserved</b><br>The value read | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                     |                 |                     |      |      |  |  |
| 4             | -               | Reserved<br>The value read        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                     |                 |                     |      |      |  |  |
| 3             | -               | Reserved<br>The value read        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                     |                 |                     |      |      |  |  |
| 2             | -               | Reserved<br>The value read        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                     |                 |                     |      |      |  |  |
| 1             | T2OE            | Clear to program                  | <b>Timer 2 Output Enable bit</b><br>Clear to program P1.0/T2 as clock input or I/O port.<br>Set to program P1.0/T2 as clock output. |                 |                     |      |      |  |  |
| 0             | DCEN            | Clear to disable                  | Down Counter Enable bit<br>Clear to disable timer 2 as up/down counter.<br>Set to enable timer 2 as up/down counter.                |                 |                     |      |      |  |  |

Reset Value = XXXX XX00b Not bit addressable





### Figure 9-3. UART Timings in Modes 2 and 3

### 9.1.1 Automatic Address Recognition

The automatic address recognition feature is enabled when the multiprocessor communication feature is enabled (SM2 bit in SCON register is set).

Implemented in hardware, automatic address recognition enhances the multiprocessor communication feature by allowing the serial port to examine the address of each incoming command frame. Only when the serial port recognizes its own address, the receiver sets RI bit in SCON register to generate an interrupt. This ensures that the CPU is not interrupted by command frames addressed to other devices.

If desired, you may enable the automatic address recognition feature in mode 1. In this configuration, the stop bit takes the place of the ninth data bit. Bit RI is set only when the received command frame address matches the device's address and is terminated by a valid stop bit. To support automatic address recognition, a device is identified by a given address and a broadcast address.

NOTE: The multiprocessor communication and automatic address recognition features cannot be enabled in mode 0 (i.e. setting SM2 bit in SCON register in mode 0 has no effect).

### 9.1.2 Given Address

Each device has an individual address that is specified in SADDR register; the SADEN register is a mask byte that contains don't-care bits (defined by zeros) to form the device's given address. The don't-care bits provide the flexibility to address one or more slaves at a time. The following example illustrates how a given address is formed.

To address a device by its individual address, the SADEN mask byte must be 1111 1111b. For example:

| SADDR | 0101 0110b        |
|-------|-------------------|
| SADEN | <u>1111 1100b</u> |
| Given | 0101 01XXb        |

IP - Interrupt Priority Register (B8h)

| 7             | 6               | 5                          | 4                                                                               | 3               | 2                 | 1   | 0   |  |
|---------------|-----------------|----------------------------|---------------------------------------------------------------------------------|-----------------|-------------------|-----|-----|--|
| -             | -               | PT2                        | PS                                                                              | PT1             | PX1               | PT0 | PX0 |  |
| Bit<br>Number | Bit<br>Mnemonic |                            | Description                                                                     |                 |                   |     |     |  |
| 7             | -               | Reserved<br>The value read | from this bit is ir                                                             | ndeterminate. D | o not set this bi | t.  |     |  |
| 6             | -               | Reserved<br>The value read | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                 |                   |     |     |  |
| 5             | PT2             |                            | Timer 2 overflow interrupt Priority bit<br>Refer to PT2H for priority level.    |                 |                   |     |     |  |
| 4             | PS              |                            | Serial port Priority bit<br>Refer to PSH for priority level.                    |                 |                   |     |     |  |
| 3             | PT1             |                            | Timer 1 overflow interrupt Priority bit<br>Refer to PT1H for priority level.    |                 |                   |     |     |  |
| 2             | PX1             |                            | External interrupt 1 Priority bit<br>Refer to PX1H for priority level.          |                 |                   |     |     |  |
| 1             | PT0             |                            | Fimer 0 overflow interrupt Priority bit<br>Refer to PT0H for priority level.    |                 |                   |     |     |  |
| 0             | PX0             |                            | upt 0 Priority bi<br>for priority level.                                        |                 |                   |     |     |  |

Reset Value = XX00 0000b Bit addressable





| Table 10-4. | IPH Register |
|-------------|--------------|
|             |              |

| IPH - In | terrupt Priority | High Re | gister (B7h) |
|----------|------------------|---------|--------------|
|          |                  |         |              |

| 7             | 6               | 5                                                                                                                                   | 4                                                                  | 3               | 2                 | 1    | 0    |  |  |
|---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------|-------------------|------|------|--|--|
| -             | -               | PT2H                                                                                                                                | PSH                                                                | PT1H            | PX1H              | РТ0Н | PX0H |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                                                                                                     | Description                                                        |                 |                   |      |      |  |  |
| 7             | -               | Reserved<br>The value rea                                                                                                           | d from this bit is ir                                              | ndeterminate. D | o not set this bi | t.   |      |  |  |
| 6             | -               | Reserved<br>The value rea                                                                                                           | d from this bit is ir                                              | ndeterminate. D | o not set this bi | t.   |      |  |  |
| 5             | PT2H            | Timer 2 overflue           PT2H         PT2           0         0           0         1           1         0           1         1 | ow interrupt Priorit<br><u>Priority Level</u><br>Lowest<br>Highest | y High bit      |                   |      |      |  |  |
| 4             | PSH             | Serial port Prid           PSH         PS           0         0           0         1           1         0           1         1   | ority High bit<br><u>Priority Level</u><br>Lowest<br>Highest       |                 |                   |      |      |  |  |
| 3             | PT1H            | Timer 1 overflue           PT1H         PT1           0         0           0         1           1         0           1         1 | ow interrupt Priorit<br><u>Priority Level</u><br>Lowest<br>Highest | y High bit      |                   |      |      |  |  |
| 2             | PX1H            | External interr<br><u>PX1H</u> <u>PX1</u><br>0 0<br>0 1<br>1 0<br>1 1                                                               | upt 1 Priority High<br><u>Priority Level</u><br>Lowest<br>Highest  | bit             |                   |      |      |  |  |
| 1             | РТОН            | Timer 0 overflu           PT0H         PT0           0         0           1         0           1         1                        | ow interrupt Priorit<br><u>Priority Level</u><br>Lowest<br>Highest | y High bit      |                   |      |      |  |  |
| 0             | РХОН            | External interr           PX0H         PX0           0         0           1         0           1         1                        | upt 0 Priority High<br><u>Priority Level</u><br>Lowest<br>Highest  | bit             |                   |      |      |  |  |

Reset Value = XX00 0000b Not bit addressable

## 11. Idle mode

An instruction that sets PCON.0 causes that to be the last instruction executed before going into the Idle mode. In the Idle mode, the internal clock signal is gated off to the CPU, but not to the interrupt, Timer, and Serial Port functions. The CPU status is preserved in its entirely : the Stack Pointer, Program Counter, Program Status Word, Accumulator and all other registers maintain their data during Idle. The port pins hold the logical states they had at the time Idle was activated. ALE and PSEN hold at logic high levels.

There are two ways to terminate the Idle. Activation of any enabled interrupt will cause PCON.0 to be cleared by hardware, terminating the Idle mode. The interrupt will be serviced, and following RETI the next instruction to be executed will be the one following the instruction that put the device into idle.

The flag bits GF0 and GF1 can be used to give an indication if an interrupt occured during normal operation or during an Idle. For example, an instruction that activates Idle can also set one or both flag bits. When Idle is terminated by an interrupt, the interrupt service routine can examine the flag bits.

The other way of terminating the Idle mode is with a hardware reset. Since the clock oscillator is still running, the hardware reset needs to be held active for only two machine cycles (24 oscillator periods) to complete the reset.

### 11.1 Power-Down Mode

To save maximum power, a power-down mode can be invoked by software (Refer to Table 9-4., PCON register).

In power-down mode, the oscillator is stopped and the instruction that invoked power-down mode is the last instruction executed. The internal RAM and SFRs retain their value until the power-down mode is terminated.  $V_{CC}$  can be lowered to save further power. Either a hardware reset or an external interrupt can cause an exit from power-down. To properly terminate power-down, the reset or external interrupt should not be executed before  $V_{CC}$  is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize.

Only external interrupts INT0 and INT1 are useful to exit from power-down. For that, interrupt must be enabled and configured as level or edge sensitive interrupt input.

Holding the pin low restarts the oscillator but bringing the pin high completes the exit as detailed in Figure 11-1. When both interrupts are enabled, the oscillator restarts as soon as one of the two inputs is held low and power down exit will be completed when the first input will be released. In this case the higher priority interrupt service routine is executed.

Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put TS80C54/58X2 into power-down mode.





### Figure 11-1. Power-Down Exit Waveform



Exit from power-down by reset redefines all the SFRs, exit from power-down by external interrupt does no affect the SFRs.

Exit from power-down by either reset or external interrupt does not affect the internal RAM content.

NOTE: If idle mode is activated with power-down mode (IDL and PD bits set), the exit sequence is unchanged, when execution is vectored to interrupt, PD and IDL bits are cleared and idle mode is not entered.

| Mode       | Program<br>Memory | ALE | PSEN | PORT0      | PORT1     | PORT2     | PORT3     |
|------------|-------------------|-----|------|------------|-----------|-----------|-----------|
| ldle       | Internal          | 1   | 1    | Port Data* | Port Data | Port Data | Port Data |
| Idle       | External          | 1   | 1    | Floating   | Port Data | Address   | Port Data |
| Power Down | Internal          | 0   | 0    | Port Data* | Port Data | Port Data | Port Data |
| Power Down | External          | 0   | 0    | Floating   | Port Data | Port Data | Port Data |

 Table 11-1.
 The state of ports during idle and power-down modes

\* Port 0 can force a "zero" level A "one" Level will leave port floating.

## 13. ONCE<sup>™</sup> Mode (ON Chip Emulation)

The ONCE mode facilitates testing and debugging of systems using TS80C54/58X2 without removing the circuit from the board. The ONCE mode is invoked by driving certain pins of the TS80C54/58X2; the following sequence must be exercised:

- Pull ALE low while the device is in reset (RST high) and PSEN is high.
- Hold ALE low as RST is deactivated.

While the TS80C54/58X2 is in ONCE mode, an emulator or test CPU can be used to drive the circuit Table 13-1 shows the status of the port pins during ONCE mode.

Normal operation is restored when normal reset is applied.

Table 13-1. External Pin Status during ONCE Mode

| ALE          | PSEN         | Port 0 | Port 1       | Port 2       | Port 3       | XTAL1/2 |
|--------------|--------------|--------|--------------|--------------|--------------|---------|
| Weak pull-up | Weak pull-up | Float  | Weak pull-up | Weak pull-up | Weak pull-up | Active  |





## 16. TS80C54/58X2 ROM

### 16.1 ROM Structure

The TS80C54/58X2 ROM memory is in three different arrays:

- the code array:16/32 Kbytes.
- the encryption array:64 bytes.
- the signature array:4 bytes.

### 16.2 ROM Lock System

The program Lock system, when programmed, protects the on-chip program against software piracy.

### 16.2.1 Encryption Array

Within the ROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

### 16.2.2 Program Lock Bits

The lock bits when programmed according to Table 16-1. will provide different level of protection for the on-chip code and data.

|                   | Program Lock Bits |     |     |                                                                                                                                                                                                 |
|-------------------|-------------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Security<br>level | LB1               | LB2 | LB3 | Protection Description                                                                                                                                                                          |
| 1                 | U                 | U   | U   | No program lock features enabled. Code verify will still be encrypted by the encryption array if programmed. MOVC instruction executed from external program memory returns non encrypted data. |
| 2                 | Р                 | U   | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{\text{EA}}$ is sampled and latched on reset.                      |

Table 16-1.Program Lock bits

U: unprogrammed

P: programmed

### 16.2.3 Signature bytes

The TS80C54/58X2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 8.3.

### 16.2.4 Verify Algorithm

Refer to 17.3.4

## 36 AT/TS8xC54/8X2

- 5. Typicals are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and 5V.
- Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port: Port 0: 26 mA Ports 1, 2 and 3: 15 mA Maximum total I<sub>OL</sub> for all output pins: 71 mA If I<sub>OL</sub> exceeds the test condition, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.
- 7. For other values, please contact your sales office.
- Operating I<sub>CC</sub> is measured with all output pins disconnected; XTAL1 driven with T<sub>CLCH</sub>, T<sub>CHCL</sub> = 5 ns (see Figure 19-5.), V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V,

 $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.;  $\overline{EA} = Port 0 = V_{CC}$ ; RST =  $V_{SS}$ . The internal ROM runs the code 80 FE (label: SJMP label).  $I_{CC}$  would be slightly higher if a crystal oscillator is used. Measurements are made with OTP products when possible, which is the worst case.





All other pins are disconnected.





All other pins are disconnected.





Figure 19-3. I<sub>CC</sub> Test Condition, Idle Mode



All other pins are disconnected.









| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -M | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>RLRH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>WLWH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>RLDV</sub> | Max  | 5 T - x           | 2.5 T - x | 25 | 23 | 30 | ns    |
| T <sub>RHDX</sub> | Min  | х                 | х         | 0  | 0  | 0  | ns    |
| T <sub>RHDZ</sub> | Max  | 2 T - x           | T - x     | 20 | 15 | 25 | ns    |
| T <sub>LLDV</sub> | Max  | 8 T - x           | 4T -x     | 40 | 35 | 45 | ns    |
| T <sub>AVDV</sub> | Max  | 9 T - x           | 4.5 T - x | 60 | 50 | 65 | ns    |
| T <sub>LLWL</sub> | Min  | 3 T - x           | 1.5 T - x | 25 | 20 | 30 | ns    |
| T <sub>LLWL</sub> | Max  | 3 T + x           | 1.5 T + x | 25 | 20 | 30 | ns    |
| T <sub>AVWL</sub> | Min  | 4 T - x           | 2 T - x   | 25 | 20 | 30 | ns    |
| T <sub>QVWX</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>QVWH</sub> | Min  | 7 T - x           | 3.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHQX</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>RLAZ</sub> | Max  | х                 | х         | 0  | 0  | 0  | ns    |
| T <sub>WHLH</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHLH</sub> | Max  | T + x             | 0.5 T + x | 15 | 10 | 20 | ns    |

Table 19-10. AC Parameters for a Variable Clock: derating formula

### 19.5.5 External Data Memory Write Cycle









### 19.5.9 EPROM Programming and Verification Characteristics

 $T_A$  = 21°C to 27°C;  $V_{SS}$  = 0V;  $V_{CC}$  = 5V  $\pm$  10% while programming.  $V_{CC}$  = operating range while verifying.

| Symbol              | Parameter                         | Min                  | Мах                  | Units |  |
|---------------------|-----------------------------------|----------------------|----------------------|-------|--|
| V <sub>PP</sub>     | Programming Supply Voltage        | 12.5                 | 13                   | V     |  |
| I <sub>PP</sub>     | Programming Supply Current        |                      | 75                   | mA    |  |
| 1/T <sub>CLCL</sub> | Oscillator Frquency               | 4                    | 6                    | MHz   |  |
| T <sub>AVGL</sub>   | Address Setup to PROG Low         | 48 T <sub>CLCL</sub> |                      |       |  |
| T <sub>GHAX</sub>   | Adress Hold after PROG            | 48 T <sub>CLCL</sub> |                      |       |  |
| T <sub>DVGL</sub>   | Data Setup to PROG Low            | 48 T <sub>CLCL</sub> |                      |       |  |
| T <sub>GHDX</sub>   | Data Hold after PROG              | 48 T <sub>CLCL</sub> |                      |       |  |
| T <sub>EHSH</sub>   | (Enable) High to V <sub>PP</sub>  | 48 T <sub>CLCL</sub> |                      |       |  |
| T <sub>SHGL</sub>   | V <sub>PP</sub> Setup to PROG Low | 10                   |                      | μs    |  |
| T <sub>GHSL</sub>   | V <sub>PP</sub> Hold after PROG   | 10                   |                      | μs    |  |
| T <sub>GLGH</sub>   | PROG Width                        | 90                   | 110                  | μs    |  |
| T <sub>AVQV</sub>   | Address to Valid Data             |                      | 48 T <sub>CLCL</sub> |       |  |
| $T_{ELQV}$          | ENABLE Low to Data Valid          |                      | 48 T <sub>CLCL</sub> |       |  |
| T <sub>EHQZ</sub>   | Data Float after ENABLE           | 0                    | 48 T <sub>CLCL</sub> |       |  |

Table 19-14. EPROM Programming Parameters

### 19.5.10 EPROM Programming and Verification Waveforms





\* 8KB: up to P2.4, 16KB: up to P2.5, 32KB: up to P3.4, 64KB: up to P3.5



### 19.5.13 AC Testing Input/Output Waveforms

### Figure 19-12. AC Testing Input/Output Waveforms



AC inputs during testing are driven at V<sub>CC</sub> - 0.5 for a logic "1" and 0.45V for a logic "0". Timing measurement are made at V<sub>IH</sub> min for a logic "1" and V<sub>IL</sub> max for a logic "0".

### 19.5.14 Float Waveforms

### Figure 19-13. Float Waveforms



For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.  $I_{OL}/I_{OH} \ge \pm 20$ mA.

### 19.5.15 Clock Waveforms

Valid in normal clock mode. In X2 mode XTAL2 signal must be changed to XTAL2 divided by two.



| Part Number        | Supply Voltage | Temperature Range  | Package | Packing  |
|--------------------|----------------|--------------------|---------|----------|
| TS80C58X2xxx-MCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick    |
| TS80C58X2xxx-MCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick    |
| TS80C58X2xxx-MCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray     |
| TS80C58X2xxx-MCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray     |
| TS80C58X2xxx-VCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick    |
| TS80C58X2xxx-VCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick    |
| TS80C58X2xxx-VCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray     |
| TS80C58X2xxx-VCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray     |
| TS80C58X2xxx-LCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick    |
| TS80C58X2xxx-LCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick    |
| TS80C58X2xxx-LCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray     |
| TS80C58X2xxx-LCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray     |
| TS80C58X2xxx-MIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick    |
| TS80C58X2xxx-MIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick    |
| TS80C58X2xxx-MIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray     |
| TS80C58X2xxx-MIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray     |
| TS80C58X2xxx-VIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick    |
| TS80C58X2xxx-VIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick    |
| TS80C58X2xxx-VIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray     |
| TS80C58X2xxx-VIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray     |
| TS80C58X2xxx-LIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick    |
| TS80C58X2xxx-LIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick    |
| TS80C58X2xxx-LIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray     |
| TS80C58X2xxx-LIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray     |
|                    |                |                    |         |          |
| AT80C58X2zzz-3CSUM | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick    |
| AT80C58X2zzz-SLSUM | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick    |
| AT80C58X2zzz-RLTUM | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray     |
| AT80C58X2zzz-3CSUL | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick    |
| AT80C58X2zzz-SLSUL | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick    |
| AT80C58X2zzz-RLTUL | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray     |
| AT80C58X2zzz-3CSUV | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick    |
| AT80C58X2zzz-SLSUV | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick    |
| AT80C58X2zzz-RLTUV | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray     |
|                    |                | <b>2</b>           |         | <b>~</b> |
| TS87C58X2-MCA      | 5V ±10%        | Commercial         | PDIL40  | Stick    |
| TS87C58X2-MCB      | 5V ±10%        | Commercial         | PLCC44  | Stick    |
| TS87C58X2-MCC      | 5V ±10%        | Commercial         | PQFP44  | Tray     |



### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

### **Regional Headquarters**

### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

### **Atmel Operations**

Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

### Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNTIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically providedotherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel'sAtmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© Atmel Corporation 2006. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and Everywhere You Are<sup>®</sup> are the trademarks or registered trademark of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

