



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                   |
|----------------------------|------------------------------------------------------------|
| Core Processor             | 80C51                                                      |
| Core Size                  | 8-Bit                                                      |
| Speed                      | 40/20MHz                                                   |
| Connectivity               | UART/USART                                                 |
| Peripherals                | POR, WDT                                                   |
| Number of I/O              | 32                                                         |
| Program Memory Size        | 16KB (16K x 8)                                             |
| Program Memory Type        | ОТР                                                        |
| EEPROM Size                | -                                                          |
| RAM Size                   | 256 x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                |
| Data Converters            | -                                                          |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                          |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 44-LQFP                                                    |
| Supplier Device Package    | 44-VQFP (10x10)                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/at87c54x2-rltum |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



The TS80C54/58X2 has 2 software-selectable modes of reduced activity for further reduction in power consumption. In the idle mode the CPU is frozen while the timers, the serial port and the interrupt system are still operating. In the power-down mode the RAM is saved and all other functions are inoperative.

| PDIL40<br>PLCC44<br>PQFP44 F1<br>VQFP44 1.4 | ROM (bytes) | EPROM (bytes) |
|---------------------------------------------|-------------|---------------|
| TS80C54X2                                   | 16k         | 0             |
| TS80C58X2                                   | 32k         | 0             |
| TS87C54X2                                   | 0           | 16k           |
| TS87C58X2                                   | 0           | 32k           |

# 2. Block Diagram





| Table 4-1. | All SFRs with their address and their reset valu | e |
|------------|--------------------------------------------------|---|
|            |                                                  | - |

|     | Bit<br>address-<br>able | Non Bit addressable |                     |                     |                  |                  |                     |                     |          |  |
|-----|-------------------------|---------------------|---------------------|---------------------|------------------|------------------|---------------------|---------------------|----------|--|
|     | 0/8                     | 1/9                 | 2/A                 | 3/B                 | 4/C              | 5/D              | 6/E                 | 7/F                 |          |  |
| F8h |                         |                     |                     |                     |                  |                  |                     |                     | FFh      |  |
| F0h | B<br>0000 0000          |                     |                     |                     |                  |                  |                     |                     | F7h      |  |
| E8h |                         |                     |                     |                     |                  |                  |                     |                     | EFh      |  |
| E0h | ACC<br>0000 0000        |                     |                     |                     |                  |                  |                     |                     | E7h      |  |
| D8h |                         |                     |                     |                     |                  |                  |                     |                     | DFh      |  |
| D0h | PSW<br>0000 0000        |                     |                     |                     |                  |                  |                     |                     | D7h      |  |
| C8h | T2CON<br>0000 0000      | T2MOD<br>XXXX XX00  | RCAP2L<br>0000 0000 | RCAP2H<br>0000 0000 | TL2<br>0000 0000 | TH2<br>0000 0000 |                     |                     | CFh      |  |
| C0h |                         |                     |                     |                     |                  |                  |                     |                     | C7h      |  |
| B8h | IP<br>XX00 0000         | SADEN<br>0000 0000  |                     |                     |                  |                  |                     |                     | BFh      |  |
| B0h | P3<br>1111 1111         |                     |                     |                     |                  |                  |                     | IPH<br>XX00 0000    | B7h      |  |
| A8h | IE<br>0X00 0000         | SADDR<br>0000 0000  |                     |                     |                  |                  |                     |                     | AFh      |  |
| A0h | P2<br>1111 1111         |                     | AUXR1<br>XXXX 0XX0  |                     |                  |                  | WDTRST<br>XXXX XXXX | WDTPRG<br>XXXX X000 | A7h      |  |
| 98h | SCON<br>0000 0000       | SBUF<br>XXXX XXXX   |                     |                     |                  |                  |                     |                     | 9Fh      |  |
| 90h | P1<br>1111 1111         |                     |                     |                     |                  |                  |                     |                     | 97h      |  |
| 88h | TCON<br>0000 0000       | TMOD<br>0000 0000   | TL0<br>0000 0000    | TL1<br>0000 0000    | TH0<br>0000 0000 | TH1<br>0000 0000 | AUXR<br>XXXX XXX0   | CKCON<br>XXXX XXX0  | 8Fh      |  |
| 80h | P0<br>1111 1111         | SP<br>0000 0111     | DPL<br>0000 0000    | DPH<br>0000 0000    |                  |                  |                     | PCON<br>00X1 0000   | 87h      |  |
|     | 0/8                     | 1/9                 | 2/A                 | 3/B                 | 4/C              | 5/D              | 6/E                 | 7/F                 | <u> </u> |  |

reserved



## 8. Timer 2

The timer 2 in the TS80C54/58X2 is compatible with the timer 2 in the 80C52.

It is a 16-bit timer/counter: the count is maintained by two eight-bit timer registers, TH2 and TL2, connected in cascade. It is controlled by T2CON register (See Table 8-1) and T2MOD register (See Table 8-2). Timer 2 operation is similar to Timer 0 and Timer 1. C/T2 selects  $F_{OSC}/12$  (timer operation) or external pin T2 (counter operation) as the timer clock input. Setting TR2 allows TL2 to be incremented by the selected input.

Timer 2 has 3 operating modes: capture, autoreload and Baud Rate Generator. These modes are selected by the combination of RCLK, TCLK and CP/RL2 (T2CON), as described in the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description.

Refer to the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description for the description of Capture and Baud Rate Generator Modes.

In TS80C54/58X2 Timer 2 includes the following enhancements:

- Auto-reload mode with up or down counter
- Programmable clock-output

#### 8.1 Auto-Reload Mode

The auto-reload mode configures timer 2 as a 16-bit timer or event counter with automatic reload. If DCEN bit in T2MOD is cleared, timer 2 behaves as in 80C52 (refer to the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description). If DCEN bit is set, timer 2 acts as an Up/down timer/counter as shown in Figure 8-1. In this mode the T2EX pin controls the direction of count.

When T2EX is high, timer 2 counts up. Timer overflow occurs at FFFFh which sets the TF2 flag and generates an interrupt request. The overflow also causes the 16-bit value in RCAP2H and RCAP2L registers to be loaded into the timer registers TH2 and TL2.

When T2EX is low, timer 2 counts down. Timer underflow occurs when the count in the timer registers TH2 and TL2 equals the value stored in RCAP2H and RCAP2L registers. The underflow sets TF2 flag and reloads FFFFh into the timer registers.

The EXF2 bit toggles when timer 2 overflows or underflows according to the the direction of the count. EXF2 does not generate any interrupt. This bit can be used to provide 17-bit resolution





#### 8.1.1 Programmable Clock-Output

In the clock-out mode, timer 2 operates as a 50%-duty-cycle, programmable clock generator (See Figure 8-2) . The input clock increments TL2 at frequency  $F_{OSC}/2$ . The timer repeatedly counts to overflow from a loaded value. At overflow, the contents of RCAP2H and RCAP2L registers are loaded into TH2 and TL2. In this mode, timer 2 overflows do not generate interrupts. The formula gives the clock-out frequency as a function of the system oscillator frequency and the value in the RCAP2H and RCAP2L registers :

$$Clock - OutFrequency = \frac{F_{osc}}{4 \times (65536 - RCAP2H/RCAP2L)}$$

For a 16 MHz system clock, timer 2 has a programmable frequency range of 61 Hz  $(F_{OSC}/2^{16})$  to 4 MHz  $(F_{OSC}/4)$ . The generated clock signal is brought out to T2 pin (P1.0).

Timer 2 is programmed for the clock-out mode as follows:

- Set T2OE bit in T2MOD register.
- Clear C/T2 bit in T2CON register.
- Determine the 16-bit reload value from the formula and enter it in RCAP2H/RCAP2L registers.



- **AIMEL**
- Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application.
- To start the timer, set TR2 run control bit in T2CON register.

It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.



# 16 **AT/TS8xC54/8X2**



| Table 8-2. | T2MOD Register |  |
|------------|----------------|--|
|            |                |  |

| T2MOD | - Timer 2 | 2 Mode | Control | Register | (C9h) |
|-------|-----------|--------|---------|----------|-------|
|-------|-----------|--------|---------|----------|-------|

| 7             | 6               | 5                                                    | 4                                                                                                                          | 3                          | 2                  | 1    | 0    |  |  |
|---------------|-----------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------|------|------|--|--|
| -             | -               | -                                                    | -                                                                                                                          | -                          | -                  | T2OE | DCEN |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                      | Description                                                                                                                |                            |                    |      |      |  |  |
| 7             | -               | <b>Reserved</b><br>The value read                    | from this bit is in                                                                                                        | determinate. Do            | o not set this bit |      |      |  |  |
| 6             | -               | <b>Reserved</b><br>The value read                    | from this bit is in                                                                                                        | determinate. Do            | o not set this bit |      |      |  |  |
| 5             | -               | Reserved<br>The value read                           | from this bit is in                                                                                                        | determinate. Do            | o not set this bit |      |      |  |  |
| 4             | -               | Reserved<br>The value read                           | from this bit is in                                                                                                        | determinate. Do            | o not set this bit |      |      |  |  |
| 3             | -               | <b>Reserved</b><br>The value read                    | from this bit is in                                                                                                        | determinate. Do            | o not set this bit |      |      |  |  |
| 2             | -               | Reserved<br>The value read                           | t <b>eserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                    |                            |                    |      |      |  |  |
| 1             | T2OE            | Timer 2 Output<br>Clear to progra<br>Set to program  | imer 2 Output Enable bit<br>lear to program P1.0/T2 as clock input or I/O port.<br>iet to program P1.0/T2 as clock output. |                            |                    |      |      |  |  |
| 0             | DCEN            | Down Counter<br>Clear to disable<br>Set to enable ti | Enable bit<br>timer 2 as up/do<br>mer 2 as up/down                                                                         | own counter.<br>n counter. |                    |      |      |  |  |

Reset Value = XXXX XX00b Not bit addressable

## 9. TS80C54/58X2 Serial I/O Port

The serial I/O port in the TS80C54/58X2 is compatible with the serial I/O port in the 80C52. It provides both synchronous and asynchronous communication modes. It operates as an Universal Asynchronous Receiver and Transmitter (UART) in three full-duplex modes (Modes 1, 2 and 3). Asynchronous transmission and reception can occur simultaneously and at different baud rates

Serial I/O port includes the following enhancements:

- Framing error detection
- Automatic address recognition

## 9.1 Framing Error Detection

Framing bit error detection is provided for the three asynchronous modes (modes 1, 2 and 3). To enable the framing bit error detection feature, set SMOD0 bit in PCON register (See Figure 9-1).



Figure 9-1. Framing Error Block Diagram

When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit. An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register (See Table 9-3.) bit is set.

Software may examine FE bit after each reception to check for data errors. Once set, only software or a reset can clear FE bit. Subsequently received frames with valid stop bits cannot clear FE bit. When FE feature is enabled, RI rises on stop bit instead of the last data bit (See Figure 9-2. and Figure 9-3.).











#### Figure 9-3. UART Timings in Modes 2 and 3

#### 9.1.1 Automatic Address Recognition

The automatic address recognition feature is enabled when the multiprocessor communication feature is enabled (SM2 bit in SCON register is set).

Implemented in hardware, automatic address recognition enhances the multiprocessor communication feature by allowing the serial port to examine the address of each incoming command frame. Only when the serial port recognizes its own address, the receiver sets RI bit in SCON register to generate an interrupt. This ensures that the CPU is not interrupted by command frames addressed to other devices.

If desired, you may enable the automatic address recognition feature in mode 1. In this configuration, the stop bit takes the place of the ninth data bit. Bit RI is set only when the received command frame address matches the device's address and is terminated by a valid stop bit. To support automatic address recognition, a device is identified by a given address and a broadcast address.

NOTE: The multiprocessor communication and automatic address recognition features cannot be enabled in mode 0 (i.e. setting SM2 bit in SCON register in mode 0 has no effect).

#### 9.1.2 Given Address

Each device has an individual address that is specified in SADDR register; the SADEN register is a mask byte that contains don't-care bits (defined by zeros) to form the device's given address. The don't-care bits provide the flexibility to address one or more slaves at a time. The following example illustrates how a given address is formed.

To address a device by its individual address, the SADEN mask byte must be 1111 1111b. For example:

| SADDR | 0101 0110b        |
|-------|-------------------|
| SADEN | <u>1111 1100b</u> |
| Given | 0101 01XXb        |



#### Table 9-1. SADEN - Slave Address Mask Register (B9h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

Reset Value = 0000 0000b

Not bit addressable

#### Table 9-2. SADDR - Slave Address Register (A9h)

| 7 | 6 5 |  | 4 | 3 | 2 | 1 | 0 |  |
|---|-----|--|---|---|---|---|---|--|
|   |     |  |   |   |   |   |   |  |

Reset Value = 0000 0000b Not bit addressable

| Table 10-3. | IP Register |
|-------------|-------------|
|-------------|-------------|

IP - Interrupt Priority Register (B8h)

| 7             | 6               |                         | 5                                                                                  | 4                                   | 3               | 2                  | 1   | 0   |  |  |
|---------------|-----------------|-------------------------|------------------------------------------------------------------------------------|-------------------------------------|-----------------|--------------------|-----|-----|--|--|
| -             | -               |                         | PT2                                                                                | PS                                  | PT1             | PX1                | PT0 | PX0 |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                         | Description                                                                        |                                     |                 |                    |     |     |  |  |
| 7             | -               | Reserve<br>The valu     | ed<br>ue read fro                                                                  | om this bit is in                   | determinate. Do | o not set this bit |     |     |  |  |
| 6             | -               | Reserve<br>The valu     | <b>ed</b><br>ue read fro                                                           | om this bit is in                   | determinate. Do | o not set this bit |     |     |  |  |
| 5             | PT2             | Timer 2<br>Refer to     | overflow<br>PT2H for                                                               | interrupt Price<br>priority level.  | ority bit       |                    |     |     |  |  |
| 4             | PS              | Serial portion Refer to | Serial port Priority bit<br>Refer to PSH for priority level.                       |                                     |                 |                    |     |     |  |  |
| 3             | PT1             | Timer 1<br>Refer to     | Fimer 1 overflow interrupt Priority bit<br>Refer to PT1H for priority level.       |                                     |                 |                    |     |     |  |  |
| 2             | PX1             | Externa<br>Refer to     | xternal interrupt 1 Priority bit<br>Refer to PX1H for priority level.              |                                     |                 |                    |     |     |  |  |
| 1             | PT0             | Timer 0<br>Refer to     | <b>imer 0 overflow interrupt Priority bit</b><br>Refer to PT0H for priority level. |                                     |                 |                    |     |     |  |  |
| 0             | PX0             | Externa<br>Refer to     | I interrup<br>PX0H for                                                             | t 0 Priority bit<br>priority level. | :               |                    |     |     |  |  |

Reset Value = XX00 0000b Bit addressable





| Table 10-4. | IPH Register |
|-------------|--------------|
|             |              |

| IPH - In | terrupt Priority | High Re | egister (B7h) |  |
|----------|------------------|---------|---------------|--|
|          | itoriaper nonty  | 1       |               |  |

| 7             | 6               |                                             | 5                                                    | 4                                                            | 3               | 2                  | 1    | 0    |  |
|---------------|-----------------|---------------------------------------------|------------------------------------------------------|--------------------------------------------------------------|-----------------|--------------------|------|------|--|
| -             | -               |                                             | PT2H                                                 | PSH                                                          | PT1H            | PX1H               | PT0H | PX0H |  |
| Bit<br>Number | Bit<br>Mnemonic |                                             | Description                                          |                                                              |                 |                    |      |      |  |
| 7             | -               | Reserve<br>The value                        | ed<br>ue read fr                                     | om this bit is in                                            | determinate. Do | o not set this bit |      |      |  |
| 6             | -               | Reserve<br>The value                        | ed<br>ue read fr                                     | om this bit is in                                            | determinate. Do | o not set this bit |      |      |  |
| 5             | PT2H            | Timer 2<br><u>PT2H</u><br>0<br>0<br>1<br>1  | overflow i<br><u>PT2 P</u><br>0 Lo<br>1<br>0<br>1 H  | nterrupt Priority<br><u>riority Level</u><br>owest<br>ighest | / High bit      |                    |      |      |  |
| 4             | PSH             | Serial po<br><u>PSH</u><br>0<br>1<br>1      | ort Priority<br><u>PS P</u><br>0 Lo<br>1<br>0<br>1 H | r High bit<br>riority <u>Level</u><br>owest<br>ighest        |                 |                    |      |      |  |
| 3             | PT1H            | Timer 1<br><u>PT1H</u><br>0<br>0<br>1<br>1  | overflow i<br>PT1 P<br>0 Lo<br>1<br>0<br>1 H         | nterrupt Priority<br>riority Level<br>owest<br>ighest        | / High bit      |                    |      |      |  |
| 2             | PX1H            | External<br><u>PX1H</u><br>0<br>0<br>1<br>1 | l interrupt<br><u>PX1</u> P<br>0 Lo<br>1<br>0<br>1 H | 1 Priority High<br>riority Level<br>owest<br>ighest          | bit             |                    |      |      |  |
| 1             | РТОН            | Timer 0<br><u>PT0H</u><br>0<br>1<br>1       | overflow i<br><u>PT0 P</u><br>0 Lo<br>1<br>0<br>1 H  | nterrupt Priority<br><u>riority Level</u><br>owest<br>ighest | / High bit      |                    |      |      |  |
| 0             | РХОН            | External<br><u>PX0H</u><br>0<br>1<br>1      | l interrupt<br><u>PX0 P</u><br>0 Lo<br>1<br>0<br>1 H | 0 Priority High<br><u>riority Level</u><br>owest<br>ighest   | bit             |                    |      |      |  |

Reset Value = XX00 0000b Not bit addressable

# 13. ONCE<sup>™</sup> Mode (ON Chip Emulation)

The ONCE mode facilitates testing and debugging of systems using TS80C54/58X2 without removing the circuit from the board. The ONCE mode is invoked by driving certain pins of the TS80C54/58X2; the following sequence must be exercised:

- Pull ALE low while the device is in reset (RST high) and PSEN is high.
- Hold ALE low as RST is deactivated.

While the TS80C54/58X2 is in ONCE mode, an emulator or test CPU can be used to drive the circuit Table 13-1 shows the status of the port pins during ONCE mode.

Normal operation is restored when normal reset is applied.

Table 13-1. External Pin Status during ONCE Mode

| ALE          | PSEN         | Port 0 | Port 1       | Port 2       | Port 3       | XTAL1/2 |
|--------------|--------------|--------|--------------|--------------|--------------|---------|
| Weak pull-up | Weak pull-up | Float  | Weak pull-up | Weak pull-up | Weak pull-up | Active  |



## 17. TS87C54/58X2 EPROM

### 17.1 EPROM Structure

The TS87C54/58X2 EPROM is divided in two different arrays:

- the code array:16/32 Kbytes.
- the encryption array:64 bytes.
- In addition a third non programmable array is implemented:
- the signature array: 4 bytes.

#### 17.2 EPROM Lock System

The program Lock system, when programmed, protects the on-chip program against software piracy.

#### 17.2.1 Encryption Array

Within the EPROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

#### 17.2.2 Program Lock Bits

The three lock bits, when programmed according to Table 17-1., will provide different level of protection for the on-chip code and data.

| F                 | Program Lo | ock Bits |     |                                                                                                                                                                                                                       |
|-------------------|------------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Security<br>level | LB1        | LB2      | LB3 | Protection Description                                                                                                                                                                                                |
| 1                 | U          | U        | U   | No program lock features enabled. Code verify will still be encrypted by<br>the encryption array if programmed. MOVC instruction executed from<br>external program memory returns non encrypted data.                 |
| 2                 | Р          | U        | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset, and further programming of the EPROM is disabled. |
| 3                 | U          | Р        | U   | Same as 2, also verify is disabled.                                                                                                                                                                                   |
| 4                 | U          | U        | Р   | Same as 3, also external execution is disabled.                                                                                                                                                                       |

Table 17-1.Program Lock bits

U: unprogrammed,

P: programmed

WARNING: Security level 2 and 3 should only be programmed after EPROM and Core verification.







\* See Table 31. for proper value on these inputs

#### 17.3.3 Programming Algorithm

The Improved Quick Pulse algorithm is based on the Quick Pulse algorithm and decreases the number of pulses applied during byte programming from 25 to 1.

To program the TS80C54/58X2 the following sequence must be exercised:

- Step 1: Activate the combination of control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Input the appropriate data on the data lines.
- Step 4: Raise EA/VPP from VCC to VPP (typical 12.75V).
- Step 5: Pulse ALE/PROG once.
- Step 6: Lower EA/VPP from VPP to VCC

Repeat step 2 through 6 changing the address and data for the entire array or until the end of the object file is reached (See Figure 17-2.).

#### 17.3.4 Verify algorithm

Code array verify must be done after each byte or block of bytes is programmed. In either case, a complete verify of the programmed array will ensure reliable programming of the TS87C54/58X2.

P 2.7 is used to enable data output.

To verify the TS87C54/58X2 code the following sequence must be exercised:

- Step 1: Activate the combination of program and control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Read data on the data lines.

Repeat step 2 through 3 changing the address for the entire array verification (See Figure 17-2.)



# AT/TS8xC54/8X2

| Symbol                            | Parameter                                                    | Min                                                                     | Тур    | Max                                                 | Unit        | Test Conditions                                                                                                   |
|-----------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|--------|-----------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------|
| V <sub>OL1</sub>                  | Output Low Voltage, port 0 <sup>(6)</sup>                    |                                                                         |        | 0.3<br>0.45<br>1.0                                  | V<br>V<br>V | $\begin{split} I_{OL} &= 200 \ \mu A^{(4)} \\ I_{OL} &= 3.2 \ m A^{(4)} \\ I_{OL} &= 7.0 \ m A^{(4)} \end{split}$ |
| V <sub>OL2</sub>                  | Output Low Voltage, ALE, PSEN                                |                                                                         |        | 0.3<br>0.45<br>1.0                                  | V<br>V<br>V | $\begin{split} I_{OL} &= 100 \ \mu A^{(4)} \\ I_{OL} &= 1.6 \ m A^{(4)} \\ I_{OL} &= 3.5 \ m A^{(4)} \end{split}$ |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3                           | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |        |                                                     | > > >       | $I_{OH} = -10 \ \mu A$<br>$I_{OH} = -30 \ \mu A$<br>$I_{OH} = -60 \ \mu A$<br>$V_{CC} = 5 \ V \pm 10\%$           |
| V <sub>OH1</sub>                  | Output High Voltage, port 0                                  | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |        |                                                     | V<br>V<br>V | $I_{OH} = -200 \ \mu A$<br>$I_{OH} = -3.2 \ m A$<br>$I_{OH} = -7.0 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$            |
| V <sub>OH2</sub>                  | Output High Voltage,ALE, PSEN                                | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |        |                                                     | V<br>V<br>V | $I_{OH} = -100 \ \mu A$<br>$I_{OH} = -1.6 \ m A$<br>$I_{OH} = -3.5 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$            |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                                                                      | 90 (5) | 200                                                 | kΩ          |                                                                                                                   |
| IIL                               | Logical 0 Input Current ports 1, 2 and 3                     |                                                                         |        | -50                                                 | μA          | Vin = 0.45 V                                                                                                      |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                                                                         |        | ±10                                                 | μA          | 0.45 V < Vin < $V_{CC}$                                                                                           |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3             |                                                                         |        | -650                                                | μA          | Vin = 2.0 V                                                                                                       |
| C <sub>IO</sub>                   | Capacitance of I/O Buffer                                    |                                                                         |        | 10                                                  | pF          | Fc = 1 MHz<br>T <sub>A</sub> = 25°C                                                                               |
| I <sub>PD</sub>                   | Power Down Current                                           |                                                                         | 20 (5) | 50                                                  | μΑ          | $2.0 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}^{(3)}$                                                      |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                                                                         |        | 1 + 0.4 Freq<br>(MHz)<br>@12MHz 5.8<br>@16MHz 7.4   | mA          | V <sub>CC</sub> = 5.5 V <sup>(1)</sup>                                                                            |
| I <sub>cc</sub><br>operating      | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                                                                         |        | 3 + 0.6 Freq<br>(MHz)<br>@12MHz 10.2<br>@16MHz 12.6 | mA          | V <sub>CC</sub> = 5.5 V <sup>(8)</sup>                                                                            |
| l <sub>cc</sub><br>idle           | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                                                                         |        | 0.25+0.3 Freq<br>(MHz)<br>@12MHz 3.9<br>@16MHz 5.1  | mA          | $V_{\rm CC} = 5.5 \ V^{(2)}$                                                                                      |





### 19.4 DC Parameters for Low Voltage

TA = 0°C to +70°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 2.7 V to 5.5 V  $\pm$  10%; F = 0 to 30 MHz. TA = -40°C to +85°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 2.7 V to 5.5 V  $\pm$  10%; F = 0 to 30 MHz.

| Table 19-2. | DC Parameters for Low Voltage |  |
|-------------|-------------------------------|--|
|             |                               |  |

| Symbol                            | Parameter                                                    | Min                       | Тур                                    | Max                                                | Unit | Test Conditions                                                                                      |
|-----------------------------------|--------------------------------------------------------------|---------------------------|----------------------------------------|----------------------------------------------------|------|------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                            | -0.5                      |                                        | 0.2 V <sub>CC</sub> - 0.1                          | V    |                                                                                                      |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST                         | 0.2 V <sub>CC</sub> + 0.9 |                                        | V <sub>CC</sub> + 0.5                              | V    |                                                                                                      |
| V <sub>IH1</sub>                  | Input High Voltage, XTAL1, RST                               | 0.7 V <sub>CC</sub>       |                                        | V <sub>CC</sub> + 0.5                              | V    |                                                                                                      |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3 <sup>(6)</sup>             |                           |                                        | 0.45                                               | V    | I <sub>OL</sub> = 0.8 mA <sup>(4)</sup>                                                              |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0, ALE, PSEN (6)                    |                           |                                        | 0.45                                               | V    | I <sub>OL</sub> = 1.6 mA <sup>(4)</sup>                                                              |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3                           | 0.9 V <sub>CC</sub>       |                                        |                                                    | V    | I <sub>OH</sub> = -10 μA                                                                             |
| V <sub>OH1</sub>                  | Output High Voltage, port 0, ALE, PSEN                       | 0.9 V <sub>CC</sub>       |                                        |                                                    | V    | I <sub>OH</sub> = -40 μA                                                                             |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2 and 3                     |                           |                                        | -50                                                | μΑ   | Vin = 0.45 V                                                                                         |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                           |                                        | ±10                                                | μΑ   | 0.45 V < Vin < V <sub>CC</sub>                                                                       |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3             |                           |                                        | -650                                               | μΑ   | Vin = 2.0 V                                                                                          |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                        | 90 <sup>(5)</sup>                      | 200                                                | kΩ   |                                                                                                      |
| CIO                               | Capacitance of I/O Buffer                                    |                           |                                        | 10                                                 | pF   | Fc = 1 MHz<br>TA = 25°C                                                                              |
| I <sub>PD</sub>                   | Power Down Current                                           |                           | 20 <sup>(5)</sup><br>10 <sup>(5)</sup> | 50<br>30                                           | μΑ   | $V_{CC} = 2.0 \text{ V to } 5.5 \text{ V}^{(3)}$<br>$V_{CC} = 2.0 \text{ V to } 3.3 \text{ V}^{(3)}$ |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                           |                                        | 1 + 0.2 Freq<br>(MHz)<br>@12MHz 3.4<br>@16MHz 4.2  | mA   | $V_{\rm CC} = 3.3 V^{(1)}$                                                                           |
| I <sub>CC</sub><br>operating      | Power Supply Current Maximum values, X1 mode: (7)            |                           |                                        | 1 + 0.3 Freq<br>(MHz)<br>@12MHz 4.6<br>@16MHz 5.8  | mA   | V <sub>CC</sub> = 3.3 V <sup>(8)</sup>                                                               |
| I <sub>cc</sub><br>idle           | Power Supply Current Maximum values, X1 mode: (7)            |                           |                                        | 0.15 Freq (MHz)<br>+ 0.2<br>@12MHz 2<br>@16MHz 2.6 | mA   | $V_{\rm CC} = 3.3 \ V^{(2)}$                                                                         |

1.  $I_{CC}$  under reset is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL}$  = 5 ns (see Figure 19-5.),  $V_{IL} = V_{SS} + 0.5 V$ ,

 $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.;  $\overline{EA} = RST = Port 0 = V_{CC}$ .  $I_{CC}$  would be slightly higher if a crystal oscillator used...

- 2. Idle I<sub>CC</sub> is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  ns,  $V_{IL} = V_{SS} + 0.5$  V,  $V_{IH} = V_{CC} 0.5$  V; XTAL2 N.C; Port 0 =  $V_{CC}$ ; EA = RST =  $V_{SS}$  (see Figure 19-3.).
- Power Down I<sub>CC</sub> is measured with all output pins disconnected; EA = V<sub>SS</sub>, PORT 0 = V<sub>CC</sub>; XTAL2 NC.; RST = V<sub>SS</sub> (see Figure 19-4.).
- 4. Capacitance loading on Ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub>s of ALE and Ports 1 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins make 1 to 0 transitions during bus operation. In the worst cases (capacitive loading 100pF), the noise pulse on the ALE line may exceed 0.45V with maxi V<sub>OL</sub> peak 0.6V. A Schmitt Trigger use is not necessary.

| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -М | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>LHLL</sub> | Min  | 2 T - x           | T - x     | 10 | 8  | 15 | ns    |
| T <sub>AVLL</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLAX</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLIV</sub> | Max  | 4 T - x           | 2 T - x   | 30 | 22 | 35 | ns    |
| T <sub>LLPL</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>PLPH</sub> | Min  | 3 T - x           | 1.5 T - x | 20 | 15 | 25 | ns    |
| T <sub>PLIV</sub> | Max  | 3 T - x           | 1.5 T - x | 40 | 25 | 45 | ns    |
| T <sub>PXIX</sub> | Min  | x                 | х         | 0  | 0  | 0  | ns    |
| T <sub>PXIZ</sub> | Max  | T - x             | 0.5 T - x | 7  | 5  | 15 | ns    |
| T <sub>AVIV</sub> | Max  | 5 T - x           | 2.5 T - x | 40 | 30 | 45 | ns    |
| T <sub>PLAZ</sub> | Max  | х                 | х         | 10 | 10 | 10 | ns    |

Table 19-7. AC Parameters for a Variable Clock: derating formula

#### 19.5.3 External Program Memory Read Cycle











This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though ( $T_A=25^{\circ}C$  fully loaded) RD and WR propagation delays are approximately 50ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications.



# AT/TS8xC54/8X2

| Part Number     | Supply Voltage | Temperature Range  | Package | Packing |
|-----------------|----------------|--------------------|---------|---------|
| TS87C54X2-MCC   | 5V ±10%        | Commercial         | PQFP44  | Tray    |
| TS87C54X2-MCE   | 5V ±10%        | Commercial         | VQFP44  | Tray    |
| TS87C54X2-VCA   | 5V ±10%        | Commercial         | PDIL40  | Stick   |
| TS87C54X2-VCB   | 5V ±10%        | Commercial         | PLCC44  | Stick   |
| TS87C54X2-VCC   | 5V ±10%        | Commercial         | PQFP44  | Tray    |
| TS87C54X2-VCE   | 5V ±10%        | Commercial         | VQFP44  | Tray    |
| TS87C54X2-LCA   | 2.7 to 5.5V    | Commercial         | PDIL40  | Stick   |
| TS87C54X2-LCB   | 2.7 to 5.5V    | Commercial         | PLCC44  | Stick   |
| TS87C54X2-LCC   | 2.7 to 5.5V    | Commercial         | PQFP44  | Tray    |
| TS87C54X2-LCE   | 2.7 to 5.5V    | Commercial         | VQFP44  | Tray    |
| TS87C54X2-MIA   | 5V ±10%        | Industrial         | PDIL40  | Stick   |
| TS87C54X2-MIB   | 5V ±10%        | Industrial         | PLCC44  | Stick   |
| TS87C54X2-MIC   | 5V ±10%        | Industrial         | PQFP44  | Tray    |
| TS87C54X2-MIE   | 5V ±10%        | Industrial         | VQFP44  | Tray    |
| TS87C54X2-VIA   | 5V ±10%        | Industrial         | PDIL40  | Stick   |
| TS87C54X2-VIB   | 5V ±10%        | Industrial         | PLCC44  | Stick   |
| TS87C54X2-VIC   | 5V ±10%        | Industrial         | PQFP44  | Tray    |
| TS87C54X2-VIE   | 5V ±10%        | Industrial         | VQFP44  | Tray    |
| TS87C54X2-LIA   | 2.7 to 5.5V    | Industrial         | PDIL40  | Stick   |
| TS87C54X2-LIB   | 2.7 to 5.5V    | Industrial         | PLCC44  | Stick   |
| TS87C54X2-LIC   | 2.7 to 5.5V    | Industrial         | PQFP44  | Tray    |
| TS87C54X2-LIE   | 2.7 to 5.5V    | Industrial         | VQFP44  | Tray    |
|                 |                |                    |         |         |
| AT87C54X2-3CSUM | 5V ±10%        | Industrial & Green | PDIL40  | Stick   |
| AT87C54X2-SLSUM | 5V ±10%        | Industrial & Green | PLCC44  | Stick   |
| AT87C54X2-RLTUM | 5V ±10%        | Industrial & Green | VQFP44  | Tray    |
| AT87C54X2-3CSUL | 2.7 to 5.5V    | Industrial & Green | PDIL40  | Stick   |
| AT87C54X2-SLSUL | 2.7 to 5.5V    | Industrial & Green | PLCC44  | Stick   |
| AT87C54X2-RLTUL | 2.7 to 5.5V    | Industrial & Green | VQFP44  | Tray    |
| AT87C54X2-3CSUV | 5V ±10%        | Industrial & Green | PDIL40  | Stick   |
| AT87C54X2-SLSUV | 5V ±10%        | Industrial & Green | PLCC44  | Stick   |
| AT87C54X2-RLTUV | 5V ±10%        | Industrial & Green | VQFP44  | Tray    |
|                 |                |                    |         |         |





| Part Number        | Supply Voltage | Temperature Range  | Package | Packing |
|--------------------|----------------|--------------------|---------|---------|
| TS80C58X2xxx-MCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C58X2xxx-MCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C58X2xxx-MCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C58X2xxx-MCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C58X2xxx-VCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C58X2xxx-VCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C58X2xxx-VCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C58X2xxx-VCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C58X2xxx-LCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C58X2xxx-LCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C58X2xxx-LCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C58X2xxx-LCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C58X2xxx-MIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C58X2xxx-MIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C58X2xxx-MIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C58X2xxx-MIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C58X2xxx-VIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C58X2xxx-VIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C58X2xxx-VIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C58X2xxx-VIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C58X2xxx-LIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C58X2xxx-LIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C58X2xxx-LIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C58X2xxx-LIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
|                    | ·              |                    |         |         |
| AT80C58X2zzz-3CSUM | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C58X2zzz-SLSUM | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C58X2zzz-RLTUM | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C58X2zzz-3CSUL | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C58X2zzz-SLSUL | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C58X2zzz-RLTUL | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C58X2zzz-3CSUV | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C58X2zzz-SLSUV | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C58X2zzz-RLTUV | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
|                    |                |                    |         |         |
| TS87C58X2-MCA      | 5V ±10%        | Commercial         | PDIL40  | Stick   |
| TS87C58X2-MCB      | 5V ±10%        | Commercial         | PLCC44  | Stick   |
| TS87C58X2-MCC      | 5V ±10%        | Commercial         | PQFP44  | Tray    |
|                    |                |                    |         |         |