



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                   |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 30/20MHz                                                                |
| Connectivity               | UART/USART                                                              |
| Peripherals                | POR, WDT                                                                |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 16KB (16K x 8)                                                          |
| Program Memory Type        | OTP                                                                     |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 256 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-QFP                                                                  |
| Supplier Device Package    | 44-PQFP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts87c54x2-lcc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 5. Pin Configuration



\*NIC: No Internal Connection





Figure 6-2. Mode Switching Waveforms

The X2 bit in the CKCON register (See Table 6-1.) allows to switch from 12 clock cycles per instruction to 6 clock cycles and vice versa. At reset, the standard speed is activated (STD mode). Setting this bit activates the X2 feature (X2 mode).

#### CAUTION

In order to prevent any incorrect operation while operating in X2 mode, user must be aware that all peripherals using clock frequency as time reference (UART, timers) will have their time reference divided by two. For example a free running timer generating an interrupt every 20 ms will then generate an interrupt every 10 ms. UART with 4800 baud rate will have 9600 baud rate.



## 7. Dual Data Pointer Register Ddptr

The additional data pointer can be used to speed up code execution and reduce code size in a number of ways.

The dual DPTR structure is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called

DPS = AUXR1/bit0 (See Table 7-1.) that allows the program code to switch between them (Refer to Figure 7-1).



### Figure 7-1. Use of Dual Pointer





#### **Table 7-1.**AUXR1: Auxiliary Register 1

| 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0   |
|---|---|---|---|-----|---|---|-----|
| - | - | - | - | GF3 | 0 | - | DPS |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                            |
|---------------|-----------------|----------------------------------------------------------------------------------------|
| 7             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 6             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 5             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 4             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 3             | GF3             | This bit is a general purpose user flag                                                |
| 2             | 0               | Reserved<br>Always stuck at 0.                                                         |
| 1             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 0             | DPS             | Data Pointer Selection<br>Clear to select DPTR0.<br>Set to select DPTR1.               |

Reset Value = XXXX 00X0 Not bit addressable

User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new feature. In that case, the reset value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.

## 9. TS80C54/58X2 Serial I/O Port

The serial I/O port in the TS80C54/58X2 is compatible with the serial I/O port in the 80C52. It provides both synchronous and asynchronous communication modes. It operates as an Universal Asynchronous Receiver and Transmitter (UART) in three full-duplex modes (Modes 1, 2 and 3). Asynchronous transmission and reception can occur simultaneously and at different baud rates

Serial I/O port includes the following enhancements:

- Framing error detection
- Automatic address recognition

### 9.1 Framing Error Detection

Framing bit error detection is provided for the three asynchronous modes (modes 1, 2 and 3). To enable the framing bit error detection feature, set SMOD0 bit in PCON register (See Figure 9-1).



Figure 9-1. Framing Error Block Diagram

When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit. An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register (See Table 9-3.) bit is set.

Software may examine FE bit after each reception to check for data errors. Once set, only software or a reset can clear FE bit. Subsequently received frames with valid stop bits cannot clear FE bit. When FE feature is enabled, RI rises on stop bit instead of the last data bit (See Figure 9-2. and Figure 9-3.).









#### Table 9-4. PCON Register

| 7             | 6               | 5                                                             | 4                 | 3                | 2                  | 1               | 0            |
|---------------|-----------------|---------------------------------------------------------------|-------------------|------------------|--------------------|-----------------|--------------|
| SMOD1         | SMOD            | ) -                                                           | POF               | GF1              | GF0                | PD              | IDL          |
| Bit<br>Number | Bit<br>Mnemonic |                                                               |                   | Descri           | otion              |                 |              |
| 7             | SMOD1           | Serial port Mode<br>Set to select dou                         |                   | n mode 1, 2 or   | 3.                 |                 |              |
| 6             | SMOD0           | Serial port Mode<br>Clear to select SM<br>Set to to select FI | /10 bit in SCON   |                  |                    |                 |              |
| 5             | -               | <b>Reserved</b><br>The value read fro                         | om this bit is in | determinate. D   | o not set this bit | i.              |              |
| 4             | POF             | Power-Off Flag<br>Clear to recognize<br>Set by hardware       |                   |                  | nominal voltage.   | . Can also be s | et by softwa |
| 3             | GF1             | General purpose<br>Cleared by user for<br>Set by user for ge  | or general purp   | 0                |                    |                 |              |
| 2             | GF0             | General purpose<br>Cleared by user for<br>Set by user for ge  | or general purp   |                  |                    |                 |              |
| 1             | PD              | Power-Down mo<br>Cleared by hardw<br>Set to enter powe        | are when rese     |                  |                    |                 |              |
| 0             | IDL             | Idle mode bit<br>Clear by hardwar<br>Set to enter idle n      |                   | ot or reset occu | rs.                |                 |              |

### Table 9-5. PCON - Power Control Register (87h)

Reset Value = 00X1 0000b Not bit addressable

Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit.



| Table 10-4. | IPH Register |
|-------------|--------------|
|             |              |

| IPH - Ir | nterrupt Priority | High Re | gister (B7h) |
|----------|-------------------|---------|--------------|
|          |                   |         |              |

| 7             | 6               | 5                                                                                                                                   | 4                                                                  | 3               | 2                 | 1    | 0    |
|---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------|-------------------|------|------|
| -             | -               | PT2H                                                                                                                                | PSH                                                                | PT1H            | PX1H              | РТ0Н | PX0H |
| Bit<br>Number | Bit<br>Mnemonic |                                                                                                                                     |                                                                    | Descrip         | otion             |      |      |
| 7             | -               | Reserved<br>The value rea                                                                                                           | d from this bit is ir                                              | ndeterminate. D | o not set this bi | t.   |      |
| 6             | -               | Reserved<br>The value rea                                                                                                           | d from this bit is ir                                              | ndeterminate. D | o not set this bi | t.   |      |
| 5             | PT2H            | Timer 2 overflue           PT2H         PT2           0         0           0         1           1         0           1         1 | ow interrupt Priorit<br><u>Priority Level</u><br>Lowest<br>Highest | y High bit      |                   |      |      |
| 4             | PSH             | Serial port Prid           PSH         PS           0         0           0         1           1         0           1         1   | ority High bit<br><u>Priority Level</u><br>Lowest<br>Highest       |                 |                   |      |      |
| 3             | PT1H            | Timer 1 overflue           PT1H         PT1           0         0           0         1           1         0           1         1 | ow interrupt Priorit<br><u>Priority Level</u><br>Lowest<br>Highest | y High bit      |                   |      |      |
| 2             | PX1H            | External interr<br><u>PX1H</u> <u>PX1</u><br>0 0<br>0 1<br>1 0<br>1 1                                                               | upt 1 Priority High<br><u>Priority Level</u><br>Lowest<br>Highest  | bit             |                   |      |      |
| 1             | РТОН            | Timer 0 overflu           PT0H         PT0           0         0           1         0           1         1                        | ow interrupt Priorit<br><u>Priority Level</u><br>Lowest<br>Highest | y High bit      |                   |      |      |
| 0             | РХОН            | External interr           PX0H         PX0           0         0           1         0           1         1                        | upt 0 Priority High<br><u>Priority Level</u><br>Lowest<br>Highest  | bit             |                   |      |      |

Reset Value = XX00 0000b Not bit addressable

## 11. Idle mode

An instruction that sets PCON.0 causes that to be the last instruction executed before going into the Idle mode. In the Idle mode, the internal clock signal is gated off to the CPU, but not to the interrupt, Timer, and Serial Port functions. The CPU status is preserved in its entirely : the Stack Pointer, Program Counter, Program Status Word, Accumulator and all other registers maintain their data during Idle. The port pins hold the logical states they had at the time Idle was activated. ALE and PSEN hold at logic high levels.

There are two ways to terminate the Idle. Activation of any enabled interrupt will cause PCON.0 to be cleared by hardware, terminating the Idle mode. The interrupt will be serviced, and following RETI the next instruction to be executed will be the one following the instruction that put the device into idle.

The flag bits GF0 and GF1 can be used to give an indication if an interrupt occured during normal operation or during an Idle. For example, an instruction that activates Idle can also set one or both flag bits. When Idle is terminated by an interrupt, the interrupt service routine can examine the flag bits.

The other way of terminating the Idle mode is with a hardware reset. Since the clock oscillator is still running, the hardware reset needs to be held active for only two machine cycles (24 oscillator periods) to complete the reset.

### 11.1 Power-Down Mode

To save maximum power, a power-down mode can be invoked by software (Refer to Table 9-4., PCON register).

In power-down mode, the oscillator is stopped and the instruction that invoked power-down mode is the last instruction executed. The internal RAM and SFRs retain their value until the power-down mode is terminated.  $V_{CC}$  can be lowered to save further power. Either a hardware reset or an external interrupt can cause an exit from power-down. To properly terminate power-down, the reset or external interrupt should not be executed before  $V_{CC}$  is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize.

Only external interrupts INT0 and INT1 are useful to exit from power-down. For that, interrupt must be enabled and configured as level or edge sensitive interrupt input.

Holding the pin low restarts the oscillator but bringing the pin high completes the exit as detailed in Figure 11-1. When both interrupts are enabled, the oscillator restarts as soon as one of the two inputs is held low and power down exit will be completed when the first input will be released. In this case the higher priority interrupt service routine is executed.

Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put TS80C54/58X2 into power-down mode.



# 13. ONCE<sup>™</sup> Mode (ON Chip Emulation)

The ONCE mode facilitates testing and debugging of systems using TS80C54/58X2 without removing the circuit from the board. The ONCE mode is invoked by driving certain pins of the TS80C54/58X2; the following sequence must be exercised:

- Pull ALE low while the device is in reset (RST high) and PSEN is high.
- Hold ALE low as RST is deactivated.

While the TS80C54/58X2 is in ONCE mode, an emulator or test CPU can be used to drive the circuit Table 13-1 shows the status of the port pins during ONCE mode.

Normal operation is restored when normal reset is applied.

Table 13-1. External Pin Status during ONCE Mode

| ALE          | PSEN         | Port 0 | Port 1       | Port 2       | Port 3       | XTAL1/2 |
|--------------|--------------|--------|--------------|--------------|--------------|---------|
| Weak pull-up | Weak pull-up | Float  | Weak pull-up | Weak pull-up | Weak pull-up | Active  |



.

^

## 15. Reduced EMI Mode

Г

The ALE signal is used to demultiplex address and data buses on port 0 when used with external program or data memory. Nevertheless, during internal code execution, ALE signal is still generated. In order to reduce EMI, ALE signal can be disabled by setting AO bit.

The AO bit is located in AUXR register at bit location 0. As soon as AO is set, ALE is no longer output but remains active during MOVX and MOVC instructions and external fetches. During ALE disabling, ALE pin is weakly pulled high.

2 2

| 7             | 6               | 5                                 | 4                  | 3                                   | 2                 | 1        | 0  |
|---------------|-----------------|-----------------------------------|--------------------|-------------------------------------|-------------------|----------|----|
| -             | -               | -                                 | -                  | -                                   | -                 | RESERVED | AO |
| Bit<br>Number | Bit<br>Mnemonic |                                   |                    | Descr                               | iption            |          |    |
| 7             | -               | <b>Reserved</b><br>The value read | d from this bit is | s indeterminate                     | . Do not set this | s bit.   |    |
| 6             | -               | Reserved<br>The value read        | d from this bit is | s indeterminate                     | . Do not set this | s bit.   |    |
| 5             | -               | Reserved<br>The value read        | d from this bit is | s indeterminate                     | . Do not set this | s bit.   |    |
| 4             | -               | Reserved<br>The value read        | d from this bit is | s indeterminate                     | . Do not set this | s bit.   |    |
| 3             | -               | Reserved<br>The value read        | d from this bit is | s indeterminate                     | . Do not set this | s bit.   |    |
| 2             | -               | Reserved<br>The value read        | d from this bit is | s indeterminate                     | . Do not set this | s bit.   |    |
| 1             | -               | Reserved<br>The value read        | d from this bit is | s indeterminate                     | . Do not set this | s bit.   |    |
| 0             | AO              |                                   | e ALE operatio     | n during interna<br>during internal |                   |          |    |

Table 15-1.AUXR Register

AUXR - Auxiliary Register (8Eh)

Reset Value = XXXX XXX0b Not bit addressable







\* See Table 31. for proper value on these inputs

#### 17.3.3 Programming Algorithm

The Improved Quick Pulse algorithm is based on the Quick Pulse algorithm and decreases the number of pulses applied during byte programming from 25 to 1.

To program the TS80C54/58X2 the following sequence must be exercised:

- Step 1: Activate the combination of control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Input the appropriate data on the data lines.
- Step 4: Raise EA/VPP from VCC to VPP (typical 12.75V).
- Step 5: Pulse ALE/PROG once.
- Step 6: Lower EA/VPP from VPP to VCC

Repeat step 2 through 6 changing the address and data for the entire array or until the end of the object file is reached (See Figure 17-2.).

#### 17.3.4 Verify algorithm

Code array verify must be done after each byte or block of bytes is programmed. In either case, a complete verify of the programmed array will ensure reliable programming of the TS87C54/58X2.

P 2.7 is used to enable data output.

To verify the TS87C54/58X2 code the following sequence must be exercised:

- Step 1: Activate the combination of program and control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Read data on the data lines.

Repeat step 2 through 3 changing the address for the entire array verification (See Figure 17-2.)



| Table 18-1. | Signature B | ytes Content |
|-------------|-------------|--------------|
|-------------|-------------|--------------|

| Location | Contents | Comment                                                 |
|----------|----------|---------------------------------------------------------|
| 30h      | 58h      | Manufacturer Code: Atmel Wireless &<br>Microcontrollers |
| 31h      | 57h      | Family Code: C51 X2                                     |
| 60h      | 37h      | Product name: TS80C58X2                                 |
| 60h      | B7h      | Product name: TS87C58X2                                 |
| 60h      | 3Bh      | Product name: TS80C54X2                                 |
| 60h      | BBh      | Product name: TS87C54X2                                 |
| 61h      | FFh      | Product revision number                                 |





# **19. Electrical Characteristics**

### 19.1 Absolute Maximum Ratings <sup>(1)</sup>

Ambiant Temperature Under Bias: C = commercial0°C to 70°C I = industrial -40°C to 85°C Storage Temperature-65°C to + 150°C Voltage on V<sub>CC</sub> to V<sub>SS</sub>-0.5 V to + 7 V Voltage on V<sub>PP</sub> to V<sub>SS</sub>-0.5 V to + 13 V Voltage on Any Pin to V<sub>SS</sub>-0.5 V to V<sub>CC</sub> + 0.5 V Power Dissipation1 W<sup>(2)</sup>

- 1. Stresses at or above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- 2. This value is based on the maximum allowable die temperature and the thermal resistance of the package.

### **19.2** Power consumption measurement

Since the introduction of the first C51 devices, every manufacturer made operating lcc measurements under reset, which made sense for the designs were the CPU was running under reset. In Atmel new devices, the CPU is no more active during reset, so the power consumption is very low but is not really representative of what will happen in the customer system. That's why, while keeping measurements under Reset, Atmel presents a new way to measure the operating lcc:

Using an internal test ROM, the following code is executed:

Label:

SJMP Label (80 FE)

Ports 1, 2, 3 are disconnected, Port 0 is tied to FFh, EA = Vcc, RST = Vss, XTAL2 is not connected and XTAL1 is driven by the clock.

This is much more representative of the real operating Icc.

### 19.3 DC Parameters for Standard Voltage

 $\begin{array}{l} T_{A}=0^{\circ}C \ to \ +70^{\circ}C; \ V_{SS}=0 \ V; \ V_{CC}=5 \ V \pm 10\%; \ F=0 \ to \ 40 \ MHz. \\ T_{A}=-40^{\circ}C \ to \ +85^{\circ}C; \ V_{SS}=0 \ V; \ V_{CC}=5 \ V \pm 10\%; \ F=0 \ to \ 40 \ MHz. \end{array}$ 

| Symbol           | Parameter                             | Min                       | Тур | Max                       | Unit | Test Conditions                                            |
|------------------|---------------------------------------|---------------------------|-----|---------------------------|------|------------------------------------------------------------|
| V <sub>IL</sub>  | Input Low Voltage                     | -0.5                      |     | 0.2 V <sub>CC</sub> - 0.1 | V    |                                                            |
| V <sub>IH</sub>  | Input High Voltage except XTAL1, RST  | 0.2 V <sub>CC</sub> + 0.9 |     | V <sub>CC</sub> + 0.5     | V    |                                                            |
| V <sub>IH1</sub> | Input High Voltage, XTAL1, RST        | 0.7 V <sub>CC</sub>       |     | V <sub>CC</sub> + 0.5     | V    |                                                            |
|                  |                                       |                           |     | 0.3                       | V    | $I_{OL} = 100 \ \mu A^{(4)}$<br>$I_{OL} = 1.6 \ m A^{(4)}$ |
| V <sub>OL</sub>  | Output Low Voltage, ports 1, 2, 3 (6) |                           |     | 0.45                      | V    | I <sub>OL</sub> = 1.6 mA <sup>(4)</sup>                    |
|                  |                                       |                           |     | 1.0                       | V    | I <sub>OL</sub> = 3.5 mA <sup>(4)</sup>                    |

| Symbol                            | Parameter                                                    | Min                                                                     | Тур    | Max                                                 | Unit        | Test Conditions                                                                                                 |
|-----------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|--------|-----------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------|
| V <sub>OL1</sub>                  | Output Low Voltage, port 0 <sup>(6)</sup>                    |                                                                         |        | 0.3<br>0.45<br>1.0                                  | V<br>V<br>V | $I_{OL} = 200 \ \mu A^{(4)}$ $I_{OL} = 3.2 \ m A^{(4)}$ $I_{OL} = 7.0 \ m A^{(4)}$                              |
| V <sub>OL2</sub>                  | Output Low Voltage, ALE, PSEN                                |                                                                         |        | 0.3<br>0.45<br>1.0                                  | V<br>V<br>V | $I_{OL} = 100 \ \mu A^{(4)}$ $I_{OL} = 1.6 \ m A^{(4)}$ $I_{OL} = 3.5 \ m A^{(4)}$                              |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3                           | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |        |                                                     | V<br>V<br>V | I <sub>OH</sub> = -10 μA<br>I <sub>OH</sub> = -30 μA<br>I <sub>OH</sub> = -60 μA<br>V <sub>CC</sub> = 5 V ± 10% |
| V <sub>OH1</sub>                  | Output High Voltage, port 0                                  | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |        |                                                     | > ><br>>    | $I_{OH} = -200 \ \mu A$<br>$I_{OH} = -3.2 \ m A$<br>$I_{OH} = -7.0 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$          |
| V <sub>OH2</sub>                  | Output High Voltage,ALE, PSEN                                | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |        |                                                     | V<br>V<br>V | $I_{OH} = -100 \ \mu A$<br>$I_{OH} = -1.6 \ m A$<br>$I_{OH} = -3.5 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$          |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                                                                      | 90 (5) | 200                                                 | kΩ          |                                                                                                                 |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2 and 3                     |                                                                         |        | -50                                                 | μΑ          | Vin = 0.45 V                                                                                                    |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                                                                         |        | ±10                                                 | μΑ          | 0.45 V < Vin < V <sub>CC</sub>                                                                                  |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3             |                                                                         |        | -650                                                | μΑ          | Vin = 2.0 V                                                                                                     |
| C <sub>IO</sub>                   | Capacitance of I/O Buffer                                    |                                                                         |        | 10                                                  | pF          | Fc = 1 MHz<br>TA = 25°C                                                                                         |
| I <sub>PD</sub>                   | Power Down Current                                           |                                                                         | 20 (5) | 50                                                  | μΑ          | $2.0 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}^{(3)}$                                                    |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: (7)            |                                                                         |        | 1 + 0.4 Freq<br>(MHz)<br>@12MHz 5.8<br>@16MHz 7.4   | mA          | V <sub>CC</sub> = 5.5 V <sup>(1)</sup>                                                                          |
| I <sub>cc</sub><br>operating      | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                                                                         |        | 3 + 0.6 Freq<br>(MHz)<br>@12MHz 10.2<br>@16MHz 12.6 | mA          | V <sub>CC</sub> = 5.5 V <sup>(8)</sup>                                                                          |
| l <sub>cc</sub><br>idle           | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                                                                         |        | 0.25+0.3 Freq<br>(MHz)<br>@12MHz 3.9<br>@16MHz 5.1  | mA          | $V_{CC} = 5.5 V^{(2)}$                                                                                          |





### 19.4 DC Parameters for Low Voltage

TA = 0°C to +70°C;  $V_{SS} = 0$  V;  $V_{CC} = 2.7$  V to 5.5 V ± 10%; F = 0 to 30 MHz. TA = -40°C to +85°C;  $V_{SS} = 0$  V;  $V_{CC} = 2.7$  V to 5.5 V ± 10%; F = 0 to 30 MHz.

|  | Table 19-2. | DC Parameters for Low Voltage |
|--|-------------|-------------------------------|
|--|-------------|-------------------------------|

| Symbol                            | Parameter                                                    | Min                       | Тур                                    | Max                                                | Unit | Test Conditions                                                                                      |
|-----------------------------------|--------------------------------------------------------------|---------------------------|----------------------------------------|----------------------------------------------------|------|------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                            | -0.5                      |                                        | 0.2 V <sub>CC</sub> - 0.1                          | V    |                                                                                                      |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST                         | 0.2 V <sub>CC</sub> + 0.9 |                                        | V <sub>CC</sub> + 0.5                              | V    |                                                                                                      |
| V <sub>IH1</sub>                  | Input High Voltage, XTAL1, RST                               | 0.7 V <sub>CC</sub>       |                                        | V <sub>CC</sub> + 0.5                              | V    |                                                                                                      |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3 (6)                        |                           |                                        | 0.45                                               | V    | $I_{OL} = 0.8 \text{ mA}^{(4)}$                                                                      |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0, ALE, PSEN (6)                    |                           |                                        | 0.45                                               | V    | I <sub>OL</sub> = 1.6 mA <sup>(4)</sup>                                                              |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3                           | 0.9 V <sub>CC</sub>       |                                        |                                                    | V    | I <sub>OH</sub> = -10 μA                                                                             |
| V <sub>OH1</sub>                  | Output High Voltage, port 0, ALE, PSEN                       | 0.9 V <sub>CC</sub>       |                                        |                                                    | V    | I <sub>OH</sub> = -40 μA                                                                             |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2 and 3                     |                           |                                        | -50                                                | μΑ   | Vin = 0.45 V                                                                                         |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                           |                                        | ±10                                                | μA   | 0.45 V < Vin < V <sub>CC</sub>                                                                       |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3             |                           |                                        | -650                                               | μA   | Vin = 2.0 V                                                                                          |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                        | 90 <sup>(5)</sup>                      | 200                                                | kΩ   |                                                                                                      |
| CIO                               | Capacitance of I/O Buffer                                    |                           |                                        | 10                                                 | pF   | Fc = 1 MHz<br>TA = 25°C                                                                              |
| I <sub>PD</sub>                   | Power Down Current                                           |                           | 20 <sup>(5)</sup><br>10 <sup>(5)</sup> | 50<br>30                                           | μΑ   | $V_{CC} = 2.0 \text{ V to } 5.5 \text{ V}^{(3)}$<br>$V_{CC} = 2.0 \text{ V to } 3.3 \text{ V}^{(3)}$ |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                           |                                        | 1 + 0.2 Freq<br>(MHz)<br>@12MHz 3.4<br>@16MHz 4.2  | mA   | $V_{CC} = 3.3 V^{(1)}$                                                                               |
| I <sub>CC</sub><br>operating      | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                           |                                        | 1 + 0.3 Freq<br>(MHz)<br>@12MHz 4.6<br>@16MHz 5.8  | mA   | $V_{CC} = 3.3 V^{(8)}$                                                                               |
| I <sub>CC</sub><br>idle           | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                           |                                        | 0.15 Freq (MHz)<br>+ 0.2<br>@12MHz 2<br>@16MHz 2.6 | mA   | $V_{CC} = 3.3 V^{(2)}$                                                                               |

1.  $I_{CC}$  under reset is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL}$  = 5 ns (see Figure 19-5.),  $V_{IL} = V_{SS} + 0.5 V$ ,

 $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.;  $\overline{EA} = RST = Port 0 = V_{CC}$ .  $I_{CC}$  would be slightly higher if a crystal oscillator used...

- 2. Idle I<sub>CC</sub> is measured with all output pins disconnected; XTAL1 driven with T<sub>CLCH</sub>, T<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V, V<sub>IH</sub> = V<sub>CC</sub> 0.5 V; XTAL2 N.C; Port 0 = V<sub>CC</sub>;  $\overline{EA}$  = RST = V<sub>SS</sub> (see Figure 19-3.).
- Power Down I<sub>CC</sub> is measured with all output pins disconnected; EA = V<sub>SS</sub>, PORT 0 = V<sub>CC</sub>; XTAL2 NC.; RST = V<sub>SS</sub> (see Figure 19-4.).
- 4. Capacitance loading on Ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub>s of ALE and Ports 1 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins make 1 to 0 transitions during bus operation. In the worst cases (capacitive loading 100pF), the noise pulse on the ALE line may exceed 0.45V with maxi V<sub>OL</sub> peak 0.6V. A Schmitt Trigger use is not necessary.

| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -М | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>LHLL</sub> | Min  | 2 T - x           | T - x     | 10 | 8  | 15 | ns    |
| T <sub>AVLL</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLAX</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLIV</sub> | Max  | 4 T - x           | 2 T - x   | 30 | 22 | 35 | ns    |
| T <sub>LLPL</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>PLPH</sub> | Min  | 3 T - x           | 1.5 T - x | 20 | 15 | 25 | ns    |
| T <sub>PLIV</sub> | Max  | 3 T - x           | 1.5 T - x | 40 | 25 | 45 | ns    |
| T <sub>PXIX</sub> | Min  | х                 | х         | 0  | 0  | 0  | ns    |
| T <sub>PXIZ</sub> | Max  | T - x             | 0.5 T - x | 7  | 5  | 15 | ns    |
| T <sub>AVIV</sub> | Max  | 5 T - x           | 2.5 T - x | 40 | 30 | 45 | ns    |
| T <sub>PLAZ</sub> | Max  | х                 | х         | 10 | 10 | 10 | ns    |

Table 19-7. AC Parameters for a Variable Clock: derating formula

### 19.5.3 External Program Memory Read Cycle







| Symbol            | Туре | Standard<br>Clock | X2 Clock | -М  | -V  | -L  | Units |
|-------------------|------|-------------------|----------|-----|-----|-----|-------|
| T <sub>XLXL</sub> | Min  | 12 T              | 6 T      |     |     |     | ns    |
| T <sub>QVHX</sub> | Min  | 10 T - x          | 5 T - x  | 50  | 50  | 50  | ns    |
| T <sub>XHQX</sub> | Min  | 2 T - x           | T - x    | 20  | 20  | 20  | ns    |
| T <sub>XHDX</sub> | Min  | x                 | х        | 0   | 0   | 0   | ns    |
| T <sub>XHDV</sub> | Max  | 10 T - x          | 5 T- x   | 133 | 133 | 133 | ns    |

Table 19-13. AC Parameters for a Variable Clock: derating formula

### 19.5.8 Shift Register Timing Waveforms

Figure 19-9. Shift Register Timing Waveforms







### 19.5.9 EPROM Programming and Verification Characteristics

 $T_A$  = 21°C to 27°C;  $V_{SS}$  = 0V;  $V_{CC}$  = 5V  $\pm$  10% while programming.  $V_{CC}$  = operating range while verifying.

| Symbol              | Parameter                         | Min                  | Max                  | Units |
|---------------------|-----------------------------------|----------------------|----------------------|-------|
| V <sub>PP</sub>     | Programming Supply Voltage        | 12.5                 | 13                   | V     |
| I <sub>PP</sub>     | Programming Supply Current        |                      | 75                   | mA    |
| 1/T <sub>CLCL</sub> | Oscillator Frquency               | 4                    | 6                    | MHz   |
| T <sub>AVGL</sub>   | Address Setup to PROG Low         | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>GHAX</sub>   | Adress Hold after PROG            | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>DVGL</sub>   | Data Setup to PROG Low            | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>GHDX</sub>   | Data Hold after PROG              | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>EHSH</sub>   | (Enable) High to V <sub>PP</sub>  | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>SHGL</sub>   | V <sub>PP</sub> Setup to PROG Low | 10                   |                      | μs    |
| T <sub>GHSL</sub>   | V <sub>PP</sub> Hold after PROG   | 10                   |                      | μs    |
| T <sub>GLGH</sub>   | PROG Width                        | 90                   | 110                  | μs    |
| T <sub>AVQV</sub>   | Address to Valid Data             |                      | 48 T <sub>CLCL</sub> |       |
| $T_{ELQV}$          | ENABLE Low to Data Valid          |                      | 48 T <sub>CLCL</sub> |       |
| T <sub>EHQZ</sub>   | Data Float after ENABLE           | 0                    | 48 T <sub>CLCL</sub> |       |

Table 19-14. EPROM Programming Parameters

#### 19.5.10 EPROM Programming and Verification Waveforms





\* 8KB: up to P2.4, 16KB: up to P2.5, 32KB: up to P3.4, 64KB: up to P3.5



# 20. Ordering Information

Possible Ordering Entries

| Part Number        | Supply Voltage | Temperature Range  | Package | Packing |
|--------------------|----------------|--------------------|---------|---------|
| TS80C54X2xxx-MCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C54X2xxx-MCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C54X2xxx-MCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C54X2xxx-MCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C54X2xxx-VCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C54X2xxx-VCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C54X2xxx-VCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C54X2xxx-VCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C54X2xxx-LCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C54X2xxx-LCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C54X2xxx-LCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C54X2xxx-LCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C54X2xxx-MIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C54X2xxx-MIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C54X2xxx-MIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C54X2xxx-MIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C54X2xxx-VIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C54X2xxx-VIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C54X2xxx-VIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C54X2xxx-VIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C54X2xxx-LIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C54X2xxx-LIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C54X2xxx-LIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C54X2xxx-LIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
|                    | T              | Γ                  | T       | Γ       |
| AT80C54X2zzz-3CSUM | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C54X2zzz-SLSUM | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C54X2zzz-RLTUM | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C54X2zzz-3CSUL | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C54X2zzz-SLSUL | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C54X2zzz-RLTUL | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C54X2zzz-3CSUV | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C54X2zzz-SLSUV | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C54X2zzz-RLTUV | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| TS87C54X2-MCA      | 5V ±10%        | Commercial         | PDIL40  | Stick   |
| TS87C54X2-MCB      | 5V ±10%        | Commercial         | PLCC44  | Stick   |

# 8 AT/TS8xC54/8X2

58

| Part Number     | Supply Voltage | Temperature Range  | Package | Packing |
|-----------------|----------------|--------------------|---------|---------|
| TS87C58X2-MCE   | 5V ±10%        | Commercial         | VQFP44  | Tray    |
| TS87C58X2-VCA   | 5V ±10%        | Commercial         | PDIL40  | Stick   |
| TS87C58X2-VCB   | 5V ±10%        | Commercial         | PLCC44  | Stick   |
| TS87C58X2-VCC   | 5V ±10%        | Commercial         | PQFP44  | Tray    |
| TS87C58X2-VCE   | 5V ±10%        | Commercial         | VQFP44  | Tray    |
| TS87C58X2-LCA   | 2.7 to 5.5V    | Commercial         | PDIL40  | Stick   |
| TS87C58X2-LCB   | 2.7 to 5.5V    | Commercial         | PLCC44  | Stick   |
| TS87C58X2-LCC   | 2.7 to 5.5V    | Commercial         | PQFP44  | Tray    |
| TS87C58X2-LCE   | 2.7 to 5.5V    | Commercial         | VQFP44  | Tray    |
| TS87C58X2-MIA   | 5V ±10%        | Industrial         | PDIL40  | Stick   |
| TS87C58X2-MIB   | 5V ±10%        | Industrial         | PLCC44  | Stick   |
| TS87C58X2-MIC   | 5V ±10%        | Industrial         | PQFP44  | Tray    |
| TS87C58X2-MIE   | 5V ±10%        | Industrial         | VQFP44  | Tray    |
| TS87C58X2-VIA   | 5V ±10%        | Industrial         | PDIL40  | Stick   |
| TS87C58X2-VIB   | 5V ±10%        | Industrial         | PLCC44  | Stick   |
| TS87C58X2-VIC   | 5V ±10%        | Industrial         | PQFP44  | Tray    |
| TS87C58X2-VIE   | 5V ±10%        | Industrial         | VQFP44  | Tray    |
| TS87C58X2-LIA   | 2.7 to 5.5V    | Industrial         | PDIL40  | Stick   |
| TS87C58X2-LIB   | 2.7 to 5.5V    | Industrial         | PLCC44  | Stick   |
| TS87C58X2-LIC   | 2.7 to 5.5V    | Industrial         | PQFP44  | Tray    |
| TS87C58X2-LIE   | 2.7 to 5.5V    | Industrial         | VQFP44  | Tray    |
|                 |                |                    |         |         |
| AT87C58X2-3CSUM | 5V ±10%        | Industrial & Green | PDIL40  | Stick   |
| AT87C58X2-SLSUM | 5V ±10%        | Industrial & Green | PLCC44  | Stick   |
| AT87C58X2-RLTUM | 5V ±10%        | Industrial & Green | VQFP44  | Tray    |
| AT87C58X2-3CSUL | 2.7 to 5.5V    | Industrial & Green | PDIL40  | Stick   |
| AT87C58X2-SLSUL | 2.7 to 5.5V    | Industrial & Green | PLCC44  | Stick   |
| AT87C58X2-RLTUL | 2.7 to 5.5V    | Industrial & Green | VQFP44  | Tray    |
| AT87C58X2-3CSUV | 5V ±10%        | Industrial & Green | PDIL40  | Stick   |
| AT87C58X2-SLSUV | 5V ±10%        | Industrial & Green | PLCC44  | Stick   |
| AT87C58X2-RLTUV | 5V ±10%        | Industrial & Green | VQFP44  | Tray    |

# 21. Datasheet Revision History

### 21.1 Changes from Rev. C 01/01 to Rev. D 11/05

1. Added green product Ordering Information.

## 21.2 Changes from Rev. D 11/05 to Rev. E 04/06

1. Changed value of AUXR register.

