



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                   |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 40/20MHz                                                                |
| Connectivity               | UART/USART                                                              |
| Peripherals                | POR, WDT                                                                |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 16KB (16K x 8)                                                          |
| Program Memory Type        | OTP                                                                     |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 256 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-LCC (J-Lead)                                                         |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts87c54x2-mcb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 4. SFR Mapping

The Special Function Registers (SFRs) of the TS80C54/58X2 fall into the following categories:

- C51 core registers: ACC, B, DPH, DPL, PSW, SP, AUXR1
- I/O port registers: P0, P1, P2, P3
- Timer registers: T2CON, T2MOD, TCON, TH0, TH1, TH2, TMOD, TL0, TL1, TL2, RCAP2L, RCAP2H
- Serial I/O port registers: SADDR, SADEN, SBUF, SCON
- Power and clock control registers: PCON
- HDW Watchdog Timer Reset: WDTRST, WDTPRG
- Interrupt system registers: IE, IP, IPH
- Others: AUXR, CKCON



## AT/TS8xC54/8X2

### 5. Pin Configuration



\*NIC: No Internal Connection



|                    | PIN NUMBER |        | TYPE     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------|------------|--------|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MNEMONIC           | DIL        | LCC    | VQFP 1.4 | TTPE  | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| MNEMONIC           |            | PIN NU | MBER     | TYPE  | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ALE/PROG           | 30         | 33     | 27       | O (I) | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 (1/3 in X2 mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. ALE can be disabled by setting SFR's AUXR.0 bit. With this bit set, ALE will be inactive during internal fetches.                                        |
| PSEN               | 29         | 32     | 26       | 0     | <b>Program Store ENable:</b> The read strobe to external program memory. When executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory.                                                                                                                                                                                                                                                                     |
| ĒĀ/V <sub>PP</sub> | 31         | 35     | 29       | I     | <b>External Access Enable/Programming Supply Voltage:</b> $\overline{EA}$ must be externally held<br>low to enable the device to fetch code from external program memory locations 0000H<br>and 3FFFH (54X2) or 7FFFH (58X2). If EA is held high, the device executes from<br>internal program memory unless the program counter contains an address greater<br>than 3FFFH (54X2) or 7FFFH (58X2). This pin also receives the 12.75V programming<br>supply voltage (V <sub>PP</sub> ) during EPROM programming. If security level 1 is programmed,<br>$\overline{EA}$ will be internally latched on Reset. |
| XTAL1              | 19         | 21     | 15       | I     | <b>Crystal 1:</b> Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| XTAL2              | 18         | 20     | 14       | 0     | Crystal 2: Output from the inverting oscillator amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

### **Table 5-1.**Pin Description for 40/44 pin packages





Figure 6-2. Mode Switching Waveforms

The X2 bit in the CKCON register (See Table 6-1.) allows to switch from 12 clock cycles per instruction to 6 clock cycles and vice versa. At reset, the standard speed is activated (STD mode). Setting this bit activates the X2 feature (X2 mode).

#### CAUTION

In order to prevent any incorrect operation while operating in X2 mode, user must be aware that all peripherals using clock frequency as time reference (UART, timers) will have their time reference divided by two. For example a free running timer generating an interrupt every 20 ms will then generate an interrupt every 10 ms. UART with 4800 baud rate will have 9600 baud rate.





# Table 6-1. CKCON Register CKCON - Clock Control Register (8Fh)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  |
|---|---|---|---|---|---|---|----|
| - | - | - | - | - | - | - | X2 |

| Bit    | Bit      |                                                                                                                                                                                                                 |
|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Mnemonic | Description                                                                                                                                                                                                     |
| 7      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 6      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 5      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 4      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 3      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 2      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 1      | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 0      | X2       | <b>CPU and peripheral clock bit</b><br>Clear to select 12 clock periods per machine cycle (STD mode, $F_{OSC}=F_{XTAL}/2$ ).<br>Set to select 6 clock periods per machine cycle (X2 mode, $F_{OSC}=F_{XTAL}$ ). |

Reset Value = XXXX XXX0b Not bit addressable

For further details on the X2 feature, please refer to ANM072 available on the web (http://www.atmel.com)

AT/TS8xC54/8X2

### 7. Dual Data Pointer Register Ddptr

The additional data pointer can be used to speed up code execution and reduce code size in a number of ways.

The dual DPTR structure is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called

DPS = AUXR1/bit0 (See Table 7-1.) that allows the program code to switch between them (Refer to Figure 7-1).



### Figure 7-1. Use of Dual Pointer



- **AIMEL**
- Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application.
- To start the timer, set TR2 run control bit in T2CON register.

It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.



## 16 **AT/TS8xC54/8X2**



| Table 8-2. | T2MOD Register   |  |
|------------|------------------|--|
|            | TOMOD TO ON LO V |  |

| T2MOD | - Timer 2 | 2 Mode | Control | Register | (C9h) |
|-------|-----------|--------|---------|----------|-------|
|-------|-----------|--------|---------|----------|-------|

| 7             | 6               | 5                                                    | 4                                                                                                                            | 3               | 2                  | 1    | 0    |  |  |
|---------------|-----------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------|------|------|--|--|
| -             | -               | -                                                    | -                                                                                                                            | -               | -                  | T2OE | DCEN |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                      | Description                                                                                                                  |                 |                    |      |      |  |  |
| 7             | -               | <b>Reserved</b><br>The value read                    | from this bit is in                                                                                                          | determinate. Do | o not set this bit |      |      |  |  |
| 6             | -               | <b>Reserved</b><br>The value read                    | eserved<br>he value read from this bit is indeterminate. Do not set this bit.                                                |                 |                    |      |      |  |  |
| 5             | -               | Reserved<br>The value read                           | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                              |                 |                    |      |      |  |  |
| 4             | -               | Reserved<br>The value read                           | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                              |                 |                    |      |      |  |  |
| 3             | -               | <b>Reserved</b><br>The value read                    | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                              |                 |                    |      |      |  |  |
| 2             | -               | Reserved<br>The value read                           | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                              |                 |                    |      |      |  |  |
| 1             | T2OE            | Timer 2 Output<br>Clear to progra<br>Set to program  | Fimer 2 Output Enable bit<br>Clear to program P1.0/T2 as clock input or I/O port.<br>Set to program P1.0/T2 as clock output. |                 |                    |      |      |  |  |
| 0             | DCEN            | Down Counter<br>Clear to disable<br>Set to enable ti | <b>Jown Counter Enable bit</b><br>Clear to disable timer 2 as up/down counter.<br>Set to enable timer 2 as up/down counter.  |                 |                    |      |      |  |  |

Reset Value = XXXX XX00b Not bit addressable

## AT/TS8xC54/8X2

### Table 9-3.

SCON Register SCON - Serial Control Register (98h)

| 7             | 6               |                                   | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4                                                        | 3                                    | 2         | 1              | 0  |
|---------------|-----------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------|-----------|----------------|----|
| FE/SM0        | SM1             |                                   | SM2                                                                                                                                                                                                                                                                                                                                                                                                                                                   | REN                                                      | TB8                                  | RB8       | TI             | RI |
| Bit<br>Number | Bit<br>Mnemonic |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                          | Descrip                              | otion     |                |    |
| 7             | FE              | Fran<br>Clea<br>Set<br>SMC        | Framing Error bit (SMOD0=1)<br>Clear to reset the error state, not cleared by a valid stop bit.<br>Set by hardware when an invalid stop bit is detected.<br>SMOD0 must be set to enable access to the FE bit                                                                                                                                                                                                                                          |                                                          |                                      |           |                |    |
|               | SM0             | Seria<br>Refe<br>SMC              | al port Mode<br>er to SM1 for s<br>DD0 must be c                                                                                                                                                                                                                                                                                                                                                                                                      | bit 0<br>serial port mod<br>cleared to enab              | e selection.<br>le access to the     | e SM0 bit |                |    |
| 6             | SM1             | <b>Seri</b><br>SMC<br>0<br>1<br>1 | Serial port Mode bit 1         Baud Rate           SM0         SM1Mode         Description         Baud Rate           0         0         0         Shift RegisterF <sub>XTAL</sub> /12 (/6 in X2 mode)           0         1         1         8-bit UARTVariable           1         0         2         9-bit UARTF <sub>XTAL</sub> /64 or F <sub>XTAL</sub> /32 (/32, /16 in X2 mode)           1         1         3         9-bit UARTVariable |                                                          |                                      |           |                |    |
| 5             | SM2             | Seria<br>Clea<br>Set 1<br>1. Th   | Serial port Mode 2 bit / Multiprocessor Communication Enable bit<br>Clear to disable multiprocessor communication feature.<br>Set to enable multiprocessor communication feature in mode 2 and 3, and eventually mode<br>1. This bit should be cleared in mode 0.                                                                                                                                                                                     |                                                          |                                      |           |                |    |
| 4             | REN             | Rece<br>Clea<br>Set 1             | eption Enable<br>ar to disable so<br>to enable seri                                                                                                                                                                                                                                                                                                                                                                                                   | e bit<br>erial reception.<br>al reception.               |                                      |           |                |    |
| 3             | TB8             | Tran<br>Clea<br>Set               | smitter Bit 8 /<br>ar to transmit a<br>to transmit a l                                                                                                                                                                                                                                                                                                                                                                                                | Ninth bit to tra<br>a logic 0 in the<br>ogic 1 in the 9t | nsmit in modes<br>9th bit.<br>h bit. | 2 and 3.  |                |    |
| 2             | RB8             | Rece<br>Clea<br>Set I<br>In m     | Receiver Bit 8 / Ninth bit received in modes 2 and 3<br>Cleared by hardware if 9th bit received is a logic 0.<br>Set by hardware if 9th bit received is a logic 1.<br>In mode 1, if SM2 = 0, RB8 is the received stop bit. In mode 0 RB8 is not used.                                                                                                                                                                                                 |                                                          |                                      |           |                |    |
| 1             | TI              | Tran<br>Clea<br>Set I<br>the c    | Transmit Interrupt flag         Clear to acknowledge interrupt.         Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the stop bit in the other         modes.                                                                                                                                                                                                                                                      |                                                          |                                      |           |                |    |
| 0             | RI              | Rece<br>Clea<br>Set<br>the c      | Receive Interrupt flag<br>Clear to acknowledge interrupt.<br>Set by hardware at the end of the 8th bit time in mode 0, see Figure 9-2. and Figure 9-3. in<br>he other modes.                                                                                                                                                                                                                                                                          |                                                          |                                      |           | Figure 9-3. in |    |

Reset Value = 0000 0000b Bit addressable





### Table 9-4. PCON Register

| Table 3-J. | FUUN     | - Fower Control Register (871)                                                                                                                      |                                                                                                                  |                  |      |    |     |  |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------|------|----|-----|--|
| 7          | 6        | 5                                                                                                                                                   | 4                                                                                                                | 3                | 2    | 1  | 0   |  |
| SMOD1      | SMOD     | ) -                                                                                                                                                 | POF                                                                                                              | GF1              | GF0  | PD | IDL |  |
| Bit        | Bit      |                                                                                                                                                     |                                                                                                                  |                  |      |    |     |  |
| Number     | Mnemonic |                                                                                                                                                     |                                                                                                                  | Descrip          | tion |    |     |  |
| 7          | SMOD1    | Serial port Mode<br>Set to select dou                                                                                                               | <b>e bit 1</b><br>uble baud rate in                                                                              | n mode 1, 2 or 3 | 3.   |    |     |  |
| 6          | SMOD0    | Serial port Mode<br>Clear to select S<br>Set to to select F                                                                                         | Serial port Mode bit 0<br>Clear to select SM0 bit in SCON register.<br>Set to to select FE bit in SCON register. |                  |      |    |     |  |
| 5          | -        | Reserved<br>The value read fi                                                                                                                       | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                  |                  |      |    |     |  |
| 4          | POF      | Power-Off Flag<br>Clear to recognize next reset type.<br>Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set by software. |                                                                                                                  |                  |      |    |     |  |
| 3          | GF1      | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                        |                                                                                                                  |                  |      |    |     |  |
| 2          | GF0      | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                        |                                                                                                                  |                  |      |    |     |  |
| 1          | PD       | Power-Down mo<br>Cleared by hardw<br>Set to enter powe                                                                                              | Power-Down mode bit<br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode.                   |                  |      |    |     |  |
| 0          | IDL      | <b>idle mode bit</b><br>Clear by hardware when interrupt or reset occurs.<br>Set to enter idle mode.                                                |                                                                                                                  |                  |      |    |     |  |

### Table 9-5. PCON - Power Control Register (87h)

Reset Value = 00X1 0000b Not bit addressable

Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit.

| Table 10-3. | IP Register |
|-------------|-------------|
|-------------|-------------|

IP - Interrupt Priority Register (B8h)

| 7             | 6               |                         | 5                                                                                   | 4                                   | 3   | 2   | 1   | 0   |  |
|---------------|-----------------|-------------------------|-------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-----|-----|--|
| -             | -               |                         | PT2                                                                                 | PS                                  | PT1 | PX1 | PT0 | PX0 |  |
| Bit<br>Number | Bit<br>Mnemonic |                         | Description                                                                         |                                     |     |     |     |     |  |
| 7             | -               | Reserve<br>The valu     | eserved<br>The value read from this bit is indeterminate. Do not set this bit.      |                                     |     |     |     |     |  |
| 6             | -               | Reserve<br>The valu     | eserved<br>The value read from this bit is indeterminate. Do not set this bit.      |                                     |     |     |     |     |  |
| 5             | PT2             | Timer 2<br>Refer to     | Timer 2 overflow interrupt Priority bit<br>Refer to PT2H for priority level.        |                                     |     |     |     |     |  |
| 4             | PS              | Serial portion Refer to | Serial port Priority bit<br>Refer to PSH for priority level.                        |                                     |     |     |     |     |  |
| 3             | PT1             | Timer 1<br>Refer to     | <b>Timer 1 overflow interrupt Priority bit</b><br>Refer to PT1H for priority level. |                                     |     |     |     |     |  |
| 2             | PX1             | Externa<br>Refer to     | External interrupt 1 Priority bit<br>Refer to PX1H for priority level.              |                                     |     |     |     |     |  |
| 1             | PT0             | Timer 0<br>Refer to     | Fimer 0 overflow interrupt Priority bit<br>Refer to PT0H for priority level.        |                                     |     |     |     |     |  |
| 0             | PX0             | Externa<br>Refer to     | I interrup<br>PX0H for                                                              | t 0 Priority bit<br>priority level. | :   |     |     |     |  |

Reset Value = XX00 0000b Bit addressable





| Table 10-4. | IPH Register |
|-------------|--------------|
|             |              |

| 7             | 6               | 5                                                                                                                                  | 4                                                                             | 3               | 2                  | 1    | 0    |  |  |
|---------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------|--------------------|------|------|--|--|
| -             | -               | PT2H                                                                                                                               | PSH                                                                           | PT1H            | PX1H               | PT0H | PX0H |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                                                                                                    | Description                                                                   |                 |                    |      |      |  |  |
| 7             | -               | <b>Reserved</b><br>The value read                                                                                                  | eserved<br>he value read from this bit is indeterminate. Do not set this bit. |                 |                    |      |      |  |  |
| 6             | -               | Reserved<br>The value read                                                                                                         | from this bit is in                                                           | determinate. Do | o not set this bit |      |      |  |  |
| 5             | PT2H            | Timer 2 overflow           PT2H         PT2           0         0           1         0           1         1                      | / interrupt Priorit <u>y<br/>Priority Level</u><br>Lowest<br>Highest          | y High bit      |                    |      |      |  |  |
| 4             | PSH             | Serial port Prior           PSH         PS           0         0           0         1           1         0           1         1 | ty High bit<br><u>Priority Level</u><br>Lowest<br>Highest                     |                 |                    |      |      |  |  |
| 3             | PT1H            | Timer 1 overflow           PT1H         PT1           0         0           1         0           1         1                      | / interrupt Priority<br><u>Priority Level</u><br>Lowest<br>Highest            | / High bit      |                    |      |      |  |  |
| 2             | PX1H            | External interru<br><u>PX1H</u> <u>PX1</u><br>0 0<br>0 1<br>1 0<br>1 1                                                             | ot 1 Priority High<br><u>Priority Level</u><br>Lowest<br>Highest              | bit             |                    |      |      |  |  |
| 1             | РТОН            | Timer 0 overflow           PT0H         PT0           0         0           1         0           1         1                      | v interrupt Priorit <u>y<br/>Priority Level</u><br>Lowest<br>Highest          | y High bit      |                    |      |      |  |  |
| 0             | РХОН            | External interrup           PX0H         PX0           0         0           1         1           1         1                     | ot 0 Priority High<br><u>Priority Level</u><br>Lowest<br>Highest              | bit             |                    |      |      |  |  |

Reset Value = XX00 0000b Not bit addressable

.

^

### 15. Reduced EMI Mode

Г

The ALE signal is used to demultiplex address and data buses on port 0 when used with external program or data memory. Nevertheless, during internal code execution, ALE signal is still generated. In order to reduce EMI, ALE signal can be disabled by setting AO bit.

The AO bit is located in AUXR register at bit location 0. As soon as AO is set, ALE is no longer output but remains active during MOVX and MOVC instructions and external fetches. During ALE disabling, ALE pin is weakly pulled high.

2 2

| '             | 0               | 5                                                  | 4                                                                                      | 3                                    | 2                       | •        | U  |  |  |
|---------------|-----------------|----------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------|-------------------------|----------|----|--|--|
| -             | -               | -                                                  | -                                                                                      | -                                    | -                       | RESERVED | AO |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                    | Description                                                                            |                                      |                         |          |    |  |  |
| 7             | -               | Reserved<br>The value read                         | teserved<br>The value read from this bit is indeterminate. Do not set this bit.        |                                      |                         |          |    |  |  |
| 6             | -               | Reserved<br>The value read                         | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.        |                                      |                         |          |    |  |  |
| 5             | -               | Reserved<br>The value read                         | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |                                      |                         |          |    |  |  |
| 4             | -               | Reserved<br>The value read                         | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |                                      |                         |          |    |  |  |
| 3             | -               | <b>Reserved</b><br>The value read                  | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |                                      |                         |          |    |  |  |
| 2             | -               | Reserved<br>The value read                         | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.        |                                      |                         |          |    |  |  |
| 1             | -               | Reserved<br>The value read                         | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.        |                                      |                         |          |    |  |  |
| 0             | AO              | ALE Output to<br>Clear to restor<br>Set to disable | it<br>e ALE operation<br>ALE operation                                                 | on during interna<br>during internal | al fetches.<br>fetches. |          |    |  |  |

Table 15-1.AUXR Register

AUXR - Auxiliary Register (8Eh)

Reset Value = XXXX XXX0b Not bit addressable



### 17. TS87C54/58X2 EPROM

### 17.1 EPROM Structure

The TS87C54/58X2 EPROM is divided in two different arrays:

- the code array:16/32 Kbytes.
- the encryption array:64 bytes.
- In addition a third non programmable array is implemented:
- the signature array: 4 bytes.

### 17.2 EPROM Lock System

The program Lock system, when programmed, protects the on-chip program against software piracy.

### 17.2.1 Encryption Array

Within the EPROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

### 17.2.2 Program Lock Bits

The three lock bits, when programmed according to Table 17-1., will provide different level of protection for the on-chip code and data.

| Program Lock Bits |     |     |     |                                                                                                                                                                                                                       |
|-------------------|-----|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Security<br>level | LB1 | LB2 | LB3 | Protection Description                                                                                                                                                                                                |
| 1                 | U   | U   | U   | No program lock features enabled. Code verify will still be encrypted by<br>the encryption array if programmed. MOVC instruction executed from<br>external program memory returns non encrypted data.                 |
| 2                 | Р   | U   | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset, and further programming of the EPROM is disabled. |
| 3                 | U   | Р   | U   | Same as 2, also verify is disabled.                                                                                                                                                                                   |
| 4                 | U   | U   | Р   | Same as 3, also external execution is disabled.                                                                                                                                                                       |

Table 17-1.Program Lock bits

U: unprogrammed,

P: programmed

WARNING: Security level 2 and 3 should only be programmed after EPROM and Core verification.







\* See Table 31. for proper value on these inputs

### 17.3.3 Programming Algorithm

The Improved Quick Pulse algorithm is based on the Quick Pulse algorithm and decreases the number of pulses applied during byte programming from 25 to 1.

To program the TS80C54/58X2 the following sequence must be exercised:

- Step 1: Activate the combination of control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Input the appropriate data on the data lines.
- Step 4: Raise EA/VPP from VCC to VPP (typical 12.75V).
- Step 5: Pulse ALE/PROG once.
- Step 6: Lower EA/VPP from VPP to VCC

Repeat step 2 through 6 changing the address and data for the entire array or until the end of the object file is reached (See Figure 17-2.).

### 17.3.4 Verify algorithm

Code array verify must be done after each byte or block of bytes is programmed. In either case, a complete verify of the programmed array will ensure reliable programming of the TS87C54/58X2.

P 2.7 is used to enable data output.

To verify the TS87C54/58X2 code the following sequence must be exercised:

- Step 1: Activate the combination of program and control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Read data on the data lines.

Repeat step 2 through 3 changing the address for the entire array verification (See Figure 17-2.)





The encryption array cannot be directly verified. Verification of the encryption array is done by observing that the code array is well encrypted.





### 17.4 EPROM Erasure (Windowed Packages Only)

Erasing the EPROM erases the code array, the encryption array and the lock bits returning the parts to full functionality.

Erasure leaves all the EPROM cells in a 1's state (FF).

#### 17.4.1 Erasure Characteristics

The recommended erasure procedure is exposure to ultraviolet light (at 2537 Å) to an integrated dose at least 15 W-sec/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of 12,000  $\mu$ W/cm<sup>2</sup> rating for 30 minutes, at a distance of about 25 mm, should be sufficient. An exposure of 1 hour is recommended with most of standard erasers.

Erasure of the EPROM begins to occur when the chip is exposed to light with wavelength shorter than approximately 4,000 Å. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room-level fluorescent lighting) could cause inadvertent erasure. If an application subjects the device to this type of exposure, it is suggested that an opaque label be placed over the window.

### 18. Signature Bytes

The TS87C54/58X2 has four signature bytes in location 30h, 31h, 60h and 61h. To read these bytes follow the procedure for EPROM verify but activate the control lines provided in Table 31. for Read Signature Bytes. Table 18-1. shows the content of the signature byte for the TS80C54/58X2.

| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -М | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>LHLL</sub> | Min  | 2 T - x           | T - x     | 10 | 8  | 15 | ns    |
| T <sub>AVLL</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLAX</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLIV</sub> | Max  | 4 T - x           | 2 T - x   | 30 | 22 | 35 | ns    |
| T <sub>LLPL</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>PLPH</sub> | Min  | 3 T - x           | 1.5 T - x | 20 | 15 | 25 | ns    |
| T <sub>PLIV</sub> | Max  | 3 T - x           | 1.5 T - x | 40 | 25 | 45 | ns    |
| T <sub>PXIX</sub> | Min  | x                 | х         | 0  | 0  | 0  | ns    |
| T <sub>PXIZ</sub> | Max  | T - x             | 0.5 T - x | 7  | 5  | 15 | ns    |
| T <sub>AVIV</sub> | Max  | 5 T - x           | 2.5 T - x | 40 | 30 | 45 | ns    |
| T <sub>PLAZ</sub> | Max  | х                 | х         | 10 | 10 | 10 | ns    |

Table 19-7. AC Parameters for a Variable Clock: derating formula

### 19.5.3 External Program Memory Read Cycle







| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -М | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>RLRH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>WLWH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>RLDV</sub> | Max  | 5 T - x           | 2.5 T - x | 25 | 23 | 30 | ns    |
| T <sub>RHDX</sub> | Min  | x                 | х         | 0  | 0  | 0  | ns    |
| T <sub>RHDZ</sub> | Max  | 2 T - x           | T - x     | 20 | 15 | 25 | ns    |
| T <sub>LLDV</sub> | Max  | 8 T - x           | 4T -x     | 40 | 35 | 45 | ns    |
| T <sub>AVDV</sub> | Max  | 9 T - x           | 4.5 T - x | 60 | 50 | 65 | ns    |
| T <sub>LLWL</sub> | Min  | 3 T - x           | 1.5 T - x | 25 | 20 | 30 | ns    |
| T <sub>LLWL</sub> | Max  | 3 T + x           | 1.5 T + x | 25 | 20 | 30 | ns    |
| T <sub>AVWL</sub> | Min  | 4 T - x           | 2 T - x   | 25 | 20 | 30 | ns    |
| T <sub>QVWX</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>QVWH</sub> | Min  | 7 T - x           | 3.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHQX</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>RLAZ</sub> | Max  | х                 | х         | 0  | 0  | 0  | ns    |
| T <sub>WHLH</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHLH</sub> | Max  | T + x             | 0.5 T + x | 15 | 10 | 20 | ns    |

Table 19-10. AC Parameters for a Variable Clock: derating formula

### 19.5.5 External Data Memory Write Cycle









## 20. Ordering Information

| Table 20-1. |  |
|-------------|--|
|-------------|--|

Possible Ordering Entries

| Part Number        | Supply Voltage | Temperature Range  | Package | Packing |
|--------------------|----------------|--------------------|---------|---------|
| TS80C54X2xxx-MCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C54X2xxx-MCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C54X2xxx-MCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C54X2xxx-MCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C54X2xxx-VCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C54X2xxx-VCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C54X2xxx-VCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C54X2xxx-VCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C54X2xxx-LCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C54X2xxx-LCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C54X2xxx-LCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C54X2xxx-LCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C54X2xxx-MIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C54X2xxx-MIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C54X2xxx-MIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C54X2xxx-MIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C54X2xxx-VIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C54X2xxx-VIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C54X2xxx-VIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C54X2xxx-VIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C54X2xxx-LIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C54X2xxx-LIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C54X2xxx-LIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C54X2xxx-LIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
|                    |                |                    |         |         |
| AT80C54X2zzz-3CSUM | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C54X2zzz-SLSUM | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C54X2zzz-RLTUM | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C54X2zzz-3CSUL | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C54X2zzz-SLSUL | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C54X2zzz-RLTUL | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C54X2zzz-3CSUV | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C54X2zzz-SLSUV | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C54X2zzz-RLTUV | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
|                    |                |                    |         |         |
| TS87C54X2-MCA      | 5V ±10%        | Commercial         | PDIL40  | Stick   |
| TS87C54X2-MCB      | 5V ±10%        | Commercial         | PLCC44  | Stick   |

# 8 AT/TS8xC54/8X2

# AT/TS8xC54/8X2

| Part Number     | Supply Voltage | Temperature Range  | Package | Packing |
|-----------------|----------------|--------------------|---------|---------|
| TS87C54X2-MCC   | 5V ±10%        | Commercial         | PQFP44  | Tray    |
| TS87C54X2-MCE   | 5V ±10%        | Commercial         | VQFP44  | Tray    |
| TS87C54X2-VCA   | 5V ±10%        | Commercial         | PDIL40  | Stick   |
| TS87C54X2-VCB   | 5V ±10%        | Commercial         | PLCC44  | Stick   |
| TS87C54X2-VCC   | 5V ±10%        | Commercial         | PQFP44  | Tray    |
| TS87C54X2-VCE   | 5V ±10%        | Commercial         | VQFP44  | Tray    |
| TS87C54X2-LCA   | 2.7 to 5.5V    | Commercial         | PDIL40  | Stick   |
| TS87C54X2-LCB   | 2.7 to 5.5V    | Commercial         | PLCC44  | Stick   |
| TS87C54X2-LCC   | 2.7 to 5.5V    | Commercial         | PQFP44  | Tray    |
| TS87C54X2-LCE   | 2.7 to 5.5V    | Commercial         | VQFP44  | Tray    |
| TS87C54X2-MIA   | 5V ±10%        | Industrial         | PDIL40  | Stick   |
| TS87C54X2-MIB   | 5V ±10%        | Industrial         | PLCC44  | Stick   |
| TS87C54X2-MIC   | 5V ±10%        | Industrial         | PQFP44  | Tray    |
| TS87C54X2-MIE   | 5V ±10%        | Industrial         | VQFP44  | Tray    |
| TS87C54X2-VIA   | 5V ±10%        | Industrial         | PDIL40  | Stick   |
| TS87C54X2-VIB   | 5V ±10%        | Industrial         | PLCC44  | Stick   |
| TS87C54X2-VIC   | 5V ±10%        | Industrial         | PQFP44  | Tray    |
| TS87C54X2-VIE   | 5V ±10%        | Industrial         | VQFP44  | Tray    |
| TS87C54X2-LIA   | 2.7 to 5.5V    | Industrial         | PDIL40  | Stick   |
| TS87C54X2-LIB   | 2.7 to 5.5V    | Industrial         | PLCC44  | Stick   |
| TS87C54X2-LIC   | 2.7 to 5.5V    | Industrial         | PQFP44  | Tray    |
| TS87C54X2-LIE   | 2.7 to 5.5V    | Industrial         | VQFP44  | Tray    |
|                 |                |                    |         |         |
| AT87C54X2-3CSUM | 5V ±10%        | Industrial & Green | PDIL40  | Stick   |
| AT87C54X2-SLSUM | 5V ±10%        | Industrial & Green | PLCC44  | Stick   |
| AT87C54X2-RLTUM | 5V ±10%        | Industrial & Green | VQFP44  | Tray    |
| AT87C54X2-3CSUL | 2.7 to 5.5V    | Industrial & Green | PDIL40  | Stick   |
| AT87C54X2-SLSUL | 2.7 to 5.5V    | Industrial & Green | PLCC44  | Stick   |
| AT87C54X2-RLTUL | 2.7 to 5.5V    | Industrial & Green | VQFP44  | Tray    |
| AT87C54X2-3CSUV | 5V ±10%        | Industrial & Green | PDIL40  | Stick   |
| AT87C54X2-SLSUV | 5V ±10%        | Industrial & Green | PLCC44  | Stick   |
| AT87C54X2-RLTUV | 5V ±10%        | Industrial & Green | VQFP44  | Tray    |
|                 |                |                    |         |         |

