



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                   |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 40/20MHz                                                                |
| Connectivity               | UART/USART                                                              |
| Peripherals                | POR, WDT                                                                |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 16KB (16K x 8)                                                          |
| Program Memory Type        | ОТР                                                                     |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 256 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                |
| Supplier Device Package    | 40-PDIL                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts87c54x2-mia |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## Table 5-1. Pin Description for 40/44 pin packages

|                 |       |              | IBER         | TVDE |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------|-------|--------------|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MNEMONIC        | DIL   | LCC          | VQFP 1.4     | TYPE | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| V <sub>SS</sub> | 20    | 22           | 16           | I    | Ground: 0V reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Vss1            |       | 1            | 39           | I    | Optional Ground: Contact the Sales Office for ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| V <sub>CC</sub> | 40    | 44           | 38           | I    | <b>Power Supply:</b> This is the power supply voltage for normal, idle and power-down operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| P0.0-P0.7       | 39-32 | 43-36        | 37-30        | I/O  | <b>Port 0</b> : Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written t them float and can be used as high impedance inputs. Port 0 pins must be polarized t Vcc or Vss in order to prevent any parasitic current consumption. Port 0 is also the multiplexed low-order address and data bus during access to external program and data memory. In this application, it uses strong internal pull-up when emitting 1s. Port also inputs the code bytes during EPROM programming. External pull-ups are require during program verification during which P0 outputs the code bytes.                                                                                                            |
| P1.0-P1.7       | 1-8   | 2-9          | 40-44<br>1-3 | I/O  | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that<br>have 1s written to them are pulled high by the internal pull-ups and can be used as<br>inputs. As inputs, Port 1 pins that are externally pulled low will source current because<br>of the internal pull-ups. Port 1 also receives the low-order address byte during memory<br>programming and verification.<br>Alternate functions for Port 1 include:                                                                                                                                                                                                                                                                     |
|                 | 1     | 2            | 40           | I/O  | T2 (P1.0): Timer/Counter 2 external count input/Clockout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | 2     | 3            | 41           | I    | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 |       |              |              |      | have 1s written to them are pulled high by the internal pull-ups and can be used as<br>inputs. As inputs, Port 2 pins that are externally pulled low will source current becaus<br>of the internal pull-ups. Port 2 emits the high-order address byte during fetches from<br>external program memory and during accesses to external data memory that use 16<br>bit addresses (MOVX @DPTR).In this application, it uses strong internal pull-ups<br>emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV<br>@Ri), port 2 emits the contents of the P2 SFR. Some Port 2 pins receive the high order<br>address bits during EPROM programming and verification:<br>P2.0 to P2.5 for A8 to A13 |
| P3.0-P3.7       | 10-17 | 11,<br>13-19 | 5,<br>7-13   | I/O  | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current becaus of the internal pull-ups. Some Port 3 pin P3.4 receive the high order address bits durin EPROM programming and verification for TS8xC58X2 devices.<br>Port 3 also serves the special features of the 80C51 family, as listed below.                                                                                                                                                                                                        |
|                 | 10    | 11           | 5            | I    | RXD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 | 11    | 13           | 7            | 0    | TXD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 | 12    | 14           | 8            | 1    | INT0 (P3.2): External interrupt 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 | 13    | 15           | 9            | 1    | INT1 (P3.3): External interrupt 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 | 14    | 16           | 10           | I    | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 | 15    | 17           | 11           | I    | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                 | 16    | 18           | 12           | 0    | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | 17    | 19           | 13           | 0    | <b>RD (P3.7):</b> External data memory read strobe<br>P3.4 also receives A14 during TS87C58X2 EPROM Programming.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Reset           | 9     | 10           | 4            | I    | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, reset the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only ar external capacitor to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



Figure 6-2. Mode Switching Waveforms

The X2 bit in the CKCON register (See Table 6-1.) allows to switch from 12 clock cycles per instruction to 6 clock cycles and vice versa. At reset, the standard speed is activated (STD mode). Setting this bit activates the X2 feature (X2 mode).

### CAUTION

In order to prevent any incorrect operation while operating in X2 mode, user must be aware that all peripherals using clock frequency as time reference (UART, timers) will have their time reference divided by two. For example a free running timer generating an interrupt every 20 ms will then generate an interrupt every 10 ms. UART with 4800 baud rate will have 9600 baud rate.



AT/TS8xC54/8X2

## 7. Dual Data Pointer Register Ddptr

The additional data pointer can be used to speed up code execution and reduce code size in a number of ways.

The dual DPTR structure is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called

DPS = AUXR1/bit0 (See Table 7-1.) that allows the program code to switch between them (Refer to Figure 7-1).



### Figure 7-1. Use of Dual Pointer





### **Table 7-1.**AUXR1: Auxiliary Register 1

| 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0   |
|---|---|---|---|-----|---|---|-----|
| - | - | - | - | GF3 | 0 | - | DPS |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                            |
|---------------|-----------------|----------------------------------------------------------------------------------------|
| 7             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 6             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 5             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 4             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 3             | GF3             | This bit is a general purpose user flag                                                |
| 2             | 0               | Reserved<br>Always stuck at 0.                                                         |
| 1             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 0             | DPS             | Data Pointer Selection<br>Clear to select DPTR0.<br>Set to select DPTR1.               |

Reset Value = XXXX 00X0 Not bit addressable

User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new feature. In that case, the reset value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.



## 8. Timer 2

The timer 2 in the TS80C54/58X2 is compatible with the timer 2 in the 80C52.

It is a 16-bit timer/counter: the count is maintained by two eight-bit timer registers, TH2 and TL2, connected in cascade. It is controlled by T2CON register (See Table 8-1) and T2MOD register (See Table 8-2). Timer 2 operation is similar to Timer 0 and Timer 1. C/T2 selects  $F_{OSC}/12$  (timer operation) or external pin T2 (counter operation) as the timer clock input. Setting TR2 allows TL2 to be incremented by the selected input.

Timer 2 has 3 operating modes: capture, autoreload and Baud Rate Generator. These modes are selected by the combination of RCLK, TCLK and CP/RL2 (T2CON), as described in the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description.

Refer to the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description for the description of Capture and Baud Rate Generator Modes.

In TS80C54/58X2 Timer 2 includes the following enhancements:

- Auto-reload mode with up or down counter
- Programmable clock-output

### 8.1 Auto-Reload Mode

The auto-reload mode configures timer 2 as a 16-bit timer or event counter with automatic reload. If DCEN bit in T2MOD is cleared, timer 2 behaves as in 80C52 (refer to the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description). If DCEN bit is set, timer 2 acts as an Up/down timer/counter as shown in Figure 8-1. In this mode the T2EX pin controls the direction of count.

When T2EX is high, timer 2 counts up. Timer overflow occurs at FFFFh which sets the TF2 flag and generates an interrupt request. The overflow also causes the 16-bit value in RCAP2H and RCAP2L registers to be loaded into the timer registers TH2 and TL2.

When T2EX is low, timer 2 counts down. Timer underflow occurs when the count in the timer registers TH2 and TL2 equals the value stored in RCAP2H and RCAP2L registers. The underflow sets TF2 flag and reloads FFFFh into the timer registers.

The EXF2 bit toggles when timer 2 overflows or underflows according to the the direction of the count. EXF2 does not generate any interrupt. This bit can be used to provide 17-bit resolution

- AMEL
- Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application.
- To start the timer, set TR2 run control bit in T2CON register.

It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.



## <sup>16</sup> **AT/TS8xC54/8X2**



### Table 9-4. PCON Register

| 7             | 6               | 5                                                             | 4                 | 3                | 2                  | 1               | 0            |
|---------------|-----------------|---------------------------------------------------------------|-------------------|------------------|--------------------|-----------------|--------------|
| SMOD1         | SMOD            | ) -                                                           | POF               | GF1              | GF0                | PD              | IDL          |
| Bit<br>Number | Bit<br>Mnemonic |                                                               |                   | Descri           | otion              |                 |              |
| 7             | SMOD1           | Serial port Mode<br>Set to select dou                         |                   | n mode 1, 2 or   | 3.                 |                 |              |
| 6             | SMOD0           | Serial port Mode<br>Clear to select SM<br>Set to to select FI | /10 bit in SCON   |                  |                    |                 |              |
| 5             | -               | <b>Reserved</b><br>The value read fro                         | om this bit is in | determinate. D   | o not set this bit | i.              |              |
| 4             | POF             | Power-Off Flag<br>Clear to recognize<br>Set by hardware       |                   |                  | nominal voltage.   | . Can also be s | et by softwa |
| 3             | GF1             | General purpose<br>Cleared by user for<br>Set by user for ge  | or general purp   | 0                |                    |                 |              |
| 2             | GF0             | General purpose<br>Cleared by user for<br>Set by user for ge  | or general purp   |                  |                    |                 |              |
| 1             | PD              | Power-Down mo<br>Cleared by hardw<br>Set to enter powe        | are when rese     |                  |                    |                 |              |
| 0             | IDL             | Idle mode bit<br>Clear by hardwar<br>Set to enter idle n      |                   | ot or reset occu | rs.                |                 |              |

### Table 9-5. PCON - Power Control Register (87h)

Reset Value = 00X1 0000b Not bit addressable

Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit.

## 12. Hardware Watchdog Timer

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer ReSeT (WDTRST) SFR. The WDT is by default disabled from exiting reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST-pin.

### 12.1 Using the WDT

To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycle. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST-pin. The RESET pulse duration is 96 x  $T_{\rm OSC}$ , where  $T_{\rm OSC}$  =  $1/F_{\rm OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

To have a more powerful WDT, a  $2^7$  counter has been added to extend the Time-out capability, ranking from 16ms to 2s @  $F_{OSC}$  = 12MHz. To manage this feature, refer to WDTPRG register description, Table 12-2. (SFR0A7h).

# Table 12-1.WDTRST RegisterWDTRST Address (0A6h)

|             | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
|-------------|---|---|---|---|---|---|---|
| Reset value | Х | Х | Х | Х | Х | Х | Х |

Write only, this SFR is used to reset/enable the WDT by writing 01EH then 0E1H in sequence.



## 13. ONCE<sup>™</sup> Mode (ON Chip Emulation)

The ONCE mode facilitates testing and debugging of systems using TS80C54/58X2 without removing the circuit from the board. The ONCE mode is invoked by driving certain pins of the TS80C54/58X2; the following sequence must be exercised:

- Pull ALE low while the device is in reset (RST high) and PSEN is high.
- Hold ALE low as RST is deactivated.

While the TS80C54/58X2 is in ONCE mode, an emulator or test CPU can be used to drive the circuit Table 13-1 shows the status of the port pins during ONCE mode.

Normal operation is restored when normal reset is applied.

Table 13-1. External Pin Status during ONCE Mode

| ALE          | PSEN         | Port 0 | Port 1       | Port 2       | Port 3       | XTAL1/2 |
|--------------|--------------|--------|--------------|--------------|--------------|---------|
| Weak pull-up | Weak pull-up | Float  | Weak pull-up | Weak pull-up | Weak pull-up | Active  |





## 16. TS80C54/58X2 ROM

### 16.1 ROM Structure

The TS80C54/58X2 ROM memory is in three different arrays:

- the code array:16/32 Kbytes.
- the encryption array:64 bytes.
- the signature array:4 bytes.

### 16.2 ROM Lock System

The program Lock system, when programmed, protects the on-chip program against software piracy.

### 16.2.1 Encryption Array

Within the ROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

### 16.2.2 Program Lock Bits

The lock bits when programmed according to Table 16-1. will provide different level of protection for the on-chip code and data.

|                   | Program | Lock Bits |     |                                                                                                                                                                                                 |
|-------------------|---------|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Security<br>level | LB1     | LB2       | LB3 | Protection Description                                                                                                                                                                          |
| 1                 | U       | U         | U   | No program lock features enabled. Code verify will still be encrypted by the encryption array if programmed. MOVC instruction executed from external program memory returns non encrypted data. |
| 2                 | Р       | U         | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{\text{EA}}$ is sampled and latched on reset.                      |

Table 16-1.Program Lock bits

U: unprogrammed

P: programmed

### 16.2.3 Signature bytes

The TS80C54/58X2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 8.3.

### 16.2.4 Verify Algorithm

Refer to 17.3.4

## 36 AT/TS8xC54/8X2

## 17. TS87C54/58X2 EPROM

### 17.1 EPROM Structure

The TS87C54/58X2 EPROM is divided in two different arrays:

- the code array:16/32 Kbytes.
- the encryption array:64 bytes.
- In addition a third non programmable array is implemented:
- the signature array: 4 bytes.

### 17.2 EPROM Lock System

The program Lock system, when programmed, protects the on-chip program against software piracy.

### 17.2.1 Encryption Array

Within the EPROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

### 17.2.2 Program Lock Bits

The three lock bits, when programmed according to Table 17-1., will provide different level of protection for the on-chip code and data.

| F                 | Program Lo | ock Bits |     |                                                                                                                                                                                                                       |
|-------------------|------------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Security<br>level | LB1        | LB2      | LB3 | Protection Description                                                                                                                                                                                                |
| 1                 | U          | U        | U   | No program lock features enabled. Code verify will still be encrypted by the encryption array if programmed. MOVC instruction executed from external program memory returns non encrypted data.                       |
| 2                 | Р          | U        | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset, and further programming of the EPROM is disabled. |
| 3                 | U          | Р        | U   | Same as 2, also verify is disabled.                                                                                                                                                                                   |
| 4                 | U          | U        | Р   | Same as 3, also external execution is disabled.                                                                                                                                                                       |

Table 17-1.Program Lock bits

U: unprogrammed,

P: programmed

WARNING: Security level 2 and 3 should only be programmed after EPROM and Core verification.





The encryption array cannot be directly verified. Verification of the encryption array is done by observing that the code array is well encrypted.





### 17.4 EPROM Erasure (Windowed Packages Only)

Erasing the EPROM erases the code array, the encryption array and the lock bits returning the parts to full functionality.

Erasure leaves all the EPROM cells in a 1's state (FF).

### 17.4.1 Erasure Characteristics

The recommended erasure procedure is exposure to ultraviolet light (at 2537 Å) to an integrated dose at least 15 W-sec/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of 12,000  $\mu$ W/cm<sup>2</sup> rating for 30 minutes, at a distance of about 25 mm, should be sufficient. An exposure of 1 hour is recommended with most of standard erasers.

Erasure of the EPROM begins to occur when the chip is exposed to light with wavelength shorter than approximately 4,000 Å. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room-level fluorescent lighting) could cause inadvertent erasure. If an application subjects the device to this type of exposure, it is suggested that an opaque label be placed over the window.

## 18. Signature Bytes

The TS87C54/58X2 has four signature bytes in location 30h, 31h, 60h and 61h. To read these bytes follow the procedure for EPROM verify but activate the control lines provided in Table 31. for Read Signature Bytes. Table 18-1. shows the content of the signature byte for the TS80C54/58X2.

# AT/TS8xC54/8X2

| Table 18-1. | Signature B | ytes Content |
|-------------|-------------|--------------|
|-------------|-------------|--------------|

| Location | Contents | Comment                                                 |
|----------|----------|---------------------------------------------------------|
| 30h      | 58h      | Manufacturer Code: Atmel Wireless &<br>Microcontrollers |
| 31h      | 57h      | Family Code: C51 X2                                     |
| 60h      | 37h      | Product name: TS80C58X2                                 |
| 60h      | B7h      | Product name: TS87C58X2                                 |
| 60h      | 3Bh      | Product name: TS80C54X2                                 |
| 60h      | BBh      | Product name: TS87C54X2                                 |
| 61h      | FFh      | Product revision number                                 |





## **19. Electrical Characteristics**

## 19.1 Absolute Maximum Ratings <sup>(1)</sup>

Ambiant Temperature Under Bias: C = commercial0°C to 70°C I = industrial -40°C to 85°C Storage Temperature-65°C to + 150°C Voltage on V<sub>CC</sub> to V<sub>SS</sub>-0.5 V to + 7 V Voltage on V<sub>PP</sub> to V<sub>SS</sub>-0.5 V to + 13 V Voltage on Any Pin to V<sub>SS</sub>-0.5 V to V<sub>CC</sub> + 0.5 V Power Dissipation1 W<sup>(2)</sup>

- 1. Stresses at or above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- 2. This value is based on the maximum allowable die temperature and the thermal resistance of the package.

### **19.2** Power consumption measurement

Since the introduction of the first C51 devices, every manufacturer made operating lcc measurements under reset, which made sense for the designs were the CPU was running under reset. In Atmel new devices, the CPU is no more active during reset, so the power consumption is very low but is not really representative of what will happen in the customer system. That's why, while keeping measurements under Reset, Atmel presents a new way to measure the operating lcc:

Using an internal test ROM, the following code is executed:

Label:

SJMP Label (80 FE)

Ports 1, 2, 3 are disconnected, Port 0 is tied to FFh, EA = Vcc, RST = Vss, XTAL2 is not connected and XTAL1 is driven by the clock.

This is much more representative of the real operating Icc.

### 19.3 DC Parameters for Standard Voltage

 $\begin{array}{l} T_{A}=0^{\circ}C \ to \ +70^{\circ}C; \ V_{SS}=0 \ V; \ V_{CC}=5 \ V \pm 10\%; \ F=0 \ to \ 40 \ MHz. \\ T_{A}=-40^{\circ}C \ to \ +85^{\circ}C; \ V_{SS}=0 \ V; \ V_{CC}=5 \ V \pm 10\%; \ F=0 \ to \ 40 \ MHz. \end{array}$ 

| Symbol           | Parameter                             | Min                       | Тур | Мах                       | Unit | Test Conditions                                            |
|------------------|---------------------------------------|---------------------------|-----|---------------------------|------|------------------------------------------------------------|
| V <sub>IL</sub>  | Input Low Voltage                     | -0.5                      |     | 0.2 V <sub>CC</sub> - 0.1 | V    |                                                            |
| V <sub>IH</sub>  | Input High Voltage except XTAL1, RST  | 0.2 V <sub>CC</sub> + 0.9 |     | V <sub>CC</sub> + 0.5     | V    |                                                            |
| V <sub>IH1</sub> | Input High Voltage, XTAL1, RST        | 0.7 V <sub>CC</sub>       |     | V <sub>CC</sub> + 0.5     | V    |                                                            |
|                  |                                       |                           |     | 0.3                       | V    | $I_{OL} = 100 \ \mu A^{(4)}$<br>$I_{OL} = 1.6 \ m A^{(4)}$ |
| V <sub>OL</sub>  | Output Low Voltage, ports 1, 2, 3 (6) |                           |     | 0.45                      | V    | I <sub>OL</sub> = 1.6 mA <sup>(4)</sup>                    |
|                  |                                       |                           |     | 1.0                       | V    | I <sub>OL</sub> = 3.5 mA <sup>(4)</sup>                    |

- 5. Typicals are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and 5V.
- Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port: Port 0: 26 mA Ports 1, 2 and 3: 15 mA Maximum total I<sub>OL</sub> for all output pins: 71 mA If I<sub>OL</sub> exceeds the test condition, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.
- 7. For other values, please contact your sales office.
- Operating I<sub>CC</sub> is measured with all output pins disconnected; XTAL1 driven with T<sub>CLCH</sub>, T<sub>CHCL</sub> = 5 ns (see Figure 19-5.), V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V,

 $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.;  $\overline{EA} = Port 0 = V_{CC}$ ; RST =  $V_{SS}$ . The internal ROM runs the code 80 FE (label: SJMP label).  $I_{CC}$  would be slightly higher if a crystal oscillator is used. Measurements are made with OTP products when possible, which is the worst case.





All other pins are disconnected.





All other pins are disconnected.





Figure 19-3. I<sub>CC</sub> Test Condition, Idle Mode



All other pins are disconnected.











### 19.5.13 AC Testing Input/Output Waveforms

### Figure 19-12. AC Testing Input/Output Waveforms



AC inputs during testing are driven at V<sub>CC</sub> - 0.5 for a logic "1" and 0.45V for a logic "0". Timing measurement are made at V<sub>IH</sub> min for a logic "1" and V<sub>IL</sub> max for a logic "0".

### 19.5.14 Float Waveforms

### Figure 19-13. Float Waveforms



For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.  $I_{OL}/I_{OH} \ge \pm 20$ mA.

#### 19.5.15 Clock Waveforms

Valid in normal clock mode. In X2 mode XTAL2 signal must be changed to XTAL2 divided by two.



## 20. Ordering Information

Possible Ordering Entries

| Part Number        | Supply Voltage | Temperature Range  | Package | Packing |
|--------------------|----------------|--------------------|---------|---------|
| TS80C54X2xxx-MCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C54X2xxx-MCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C54X2xxx-MCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C54X2xxx-MCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C54X2xxx-VCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C54X2xxx-VCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C54X2xxx-VCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C54X2xxx-VCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C54X2xxx-LCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C54X2xxx-LCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C54X2xxx-LCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C54X2xxx-LCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C54X2xxx-MIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C54X2xxx-MIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C54X2xxx-MIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C54X2xxx-MIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C54X2xxx-VIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C54X2xxx-VIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C54X2xxx-VIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C54X2xxx-VIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C54X2xxx-LIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C54X2xxx-LIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C54X2xxx-LIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C54X2xxx-LIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
|                    |                |                    |         |         |
| AT80C54X2zzz-3CSUM | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C54X2zzz-SLSUM | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C54X2zzz-RLTUM | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C54X2zzz-3CSUL | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C54X2zzz-SLSUL | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C54X2zzz-RLTUL | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C54X2zzz-3CSUV | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C54X2zzz-SLSUV | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C54X2zzz-RLTUV | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| TS87C54X2-MCA      | 5V ±10%        | Commercial         | PDIL40  | Stick   |
| TS87C54X2-MCB      | 5V ±10%        | Commercial         | PLCC44  | Stick   |

# 8 AT/TS8xC54/8X2

58

# AT/TS8xC54/8X2

| Part Number     | Supply Voltage | Temperature Range  | Package | Packing |
|-----------------|----------------|--------------------|---------|---------|
| TS87C54X2-MCC   | 5V ±10%        | Commercial         | PQFP44  | Tray    |
| TS87C54X2-MCE   | 5V ±10%        | Commercial         | VQFP44  | Tray    |
| TS87C54X2-VCA   | 5V ±10%        | Commercial         | PDIL40  | Stick   |
| TS87C54X2-VCB   | 5V ±10%        | Commercial         | PLCC44  | Stick   |
| TS87C54X2-VCC   | 5V ±10%        | Commercial         | PQFP44  | Tray    |
| TS87C54X2-VCE   | 5V ±10%        | Commercial         | VQFP44  | Tray    |
| TS87C54X2-LCA   | 2.7 to 5.5V    | Commercial         | PDIL40  | Stick   |
| TS87C54X2-LCB   | 2.7 to 5.5V    | Commercial         | PLCC44  | Stick   |
| TS87C54X2-LCC   | 2.7 to 5.5V    | Commercial         | PQFP44  | Tray    |
| TS87C54X2-LCE   | 2.7 to 5.5V    | Commercial         | VQFP44  | Tray    |
| TS87C54X2-MIA   | 5V ±10%        | Industrial         | PDIL40  | Stick   |
| TS87C54X2-MIB   | 5V ±10%        | Industrial         | PLCC44  | Stick   |
| TS87C54X2-MIC   | 5V ±10%        | Industrial         | PQFP44  | Tray    |
| TS87C54X2-MIE   | 5V ±10%        | Industrial         | VQFP44  | Tray    |
| TS87C54X2-VIA   | 5V ±10%        | Industrial         | PDIL40  | Stick   |
| TS87C54X2-VIB   | 5V ±10%        | Industrial         | PLCC44  | Stick   |
| TS87C54X2-VIC   | 5V ±10%        | Industrial         | PQFP44  | Tray    |
| TS87C54X2-VIE   | 5V ±10%        | Industrial         | VQFP44  | Tray    |
| TS87C54X2-LIA   | 2.7 to 5.5V    | Industrial         | PDIL40  | Stick   |
| TS87C54X2-LIB   | 2.7 to 5.5V    | Industrial         | PLCC44  | Stick   |
| TS87C54X2-LIC   | 2.7 to 5.5V    | Industrial         | PQFP44  | Tray    |
| TS87C54X2-LIE   | 2.7 to 5.5V    | Industrial         | VQFP44  | Tray    |
|                 |                |                    |         |         |
| AT87C54X2-3CSUM | 5V ±10%        | Industrial & Green | PDIL40  | Stick   |
| AT87C54X2-SLSUM | 5V ±10%        | Industrial & Green | PLCC44  | Stick   |
| AT87C54X2-RLTUM | 5V ±10%        | Industrial & Green | VQFP44  | Tray    |
| AT87C54X2-3CSUL | 2.7 to 5.5V    | Industrial & Green | PDIL40  | Stick   |
| AT87C54X2-SLSUL | 2.7 to 5.5V    | Industrial & Green | PLCC44  | Stick   |
| AT87C54X2-RLTUL | 2.7 to 5.5V    | Industrial & Green | VQFP44  | Tray    |
| AT87C54X2-3CSUV | 5V ±10%        | Industrial & Green | PDIL40  | Stick   |
| AT87C54X2-SLSUV | 5V ±10%        | Industrial & Green | PLCC44  | Stick   |
| AT87C54X2-RLTUV | 5V ±10%        | Industrial & Green | VQFP44  | Tray    |





| Part Number        | Supply Voltage | Temperature Range  | Package | Packing |
|--------------------|----------------|--------------------|---------|---------|
| TS80C58X2xxx-MCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C58X2xxx-MCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C58X2xxx-MCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C58X2xxx-MCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C58X2xxx-VCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C58X2xxx-VCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C58X2xxx-VCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C58X2xxx-VCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C58X2xxx-LCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C58X2xxx-LCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C58X2xxx-LCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C58X2xxx-LCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C58X2xxx-MIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C58X2xxx-MIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C58X2xxx-MIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C58X2xxx-MIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C58X2xxx-VIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C58X2xxx-VIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C58X2xxx-VIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C58X2xxx-VIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C58X2xxx-LIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C58X2xxx-LIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C58X2xxx-LIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C58X2xxx-LIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
|                    |                |                    |         |         |
| AT80C58X2zzz-3CSUM | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C58X2zzz-SLSUM | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C58X2zzz-RLTUM | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C58X2zzz-3CSUL | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C58X2zzz-SLSUL | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C58X2zzz-RLTUL | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C58X2zzz-3CSUV | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C58X2zzz-SLSUV | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C58X2zzz-RLTUV | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
|                    |                | <b>a</b>           |         |         |
| TS87C58X2-MCA      | 5V ±10%        | Commercial         | PDIL40  | Stick   |
| TS87C58X2-MCB      | 5V ±10%        | Commercial         | PLCC44  | Stick   |
| TS87C58X2-MCC      | 5V ±10%        | Commercial         | PQFP44  | Tray    |