



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                   |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 30/20MHz                                                                |
| Connectivity               | UART/USART                                                              |
| Peripherals                | POR, WDT                                                                |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 32KB (32K x 8)                                                          |
| Program Memory Type        | ОТР                                                                     |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 256 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                |
| Supplier Device Package    | 40-PDIL                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts87c58x2-lia |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 4. SFR Mapping

The Special Function Registers (SFRs) of the TS80C54/58X2 fall into the following categories:

- C51 core registers: ACC, B, DPH, DPL, PSW, SP, AUXR1
- I/O port registers: P0, P1, P2, P3
- Timer registers: T2CON, T2MOD, TCON, TH0, TH1, TH2, TMOD, TL0, TL1, TL2, RCAP2L, RCAP2H
- Serial I/O port registers: SADDR, SADEN, SBUF, SCON
- Power and clock control registers: PCON
- HDW Watchdog Timer Reset: WDTRST, WDTPRG
- Interrupt system registers: IE, IP, IPH
- Others: AUXR, CKCON





| Table 4-1. | All SFRs with their address and their reset valu | e |
|------------|--------------------------------------------------|---|
|            |                                                  | - |

|     | Bit<br>address-<br>able |                    |                     | Nor                 | n Bit address    | able             |                     |                     |          |
|-----|-------------------------|--------------------|---------------------|---------------------|------------------|------------------|---------------------|---------------------|----------|
|     | 0/8                     | 1/9                | 2/A                 | 3/B                 | 4/C              | 5/D              | 6/E                 | 7/F                 |          |
| F8h |                         |                    |                     |                     |                  |                  |                     |                     | FFh      |
| F0h | B<br>0000 0000          |                    |                     |                     |                  |                  |                     |                     | F7h      |
| E8h |                         |                    |                     |                     |                  |                  |                     |                     | EFh      |
| E0h | ACC<br>0000 0000        |                    |                     |                     |                  |                  |                     |                     | E7h      |
| D8h |                         |                    |                     |                     |                  |                  |                     |                     | DFh      |
| D0h | PSW<br>0000 0000        |                    |                     |                     |                  |                  |                     |                     | D7h      |
| C8h | T2CON<br>0000 0000      | T2MOD<br>XXXX XX00 | RCAP2L<br>0000 0000 | RCAP2H<br>0000 0000 | TL2<br>0000 0000 | TH2<br>0000 0000 |                     |                     | CFh      |
| C0h |                         |                    |                     |                     |                  |                  |                     |                     | C7h      |
| B8h | IP<br>XX00 0000         | SADEN<br>0000 0000 |                     |                     |                  |                  |                     |                     | BFh      |
| B0h | P3<br>1111 1111         |                    |                     |                     |                  |                  |                     | IPH<br>XX00 0000    | B7h      |
| A8h | IE<br>0X00 0000         | SADDR<br>0000 0000 |                     |                     |                  |                  |                     |                     | AFh      |
| A0h | P2<br>1111 1111         |                    | AUXR1<br>XXXX 0XX0  |                     |                  |                  | WDTRST<br>XXXX XXXX | WDTPRG<br>XXXX X000 | A7h      |
| 98h | SCON<br>0000 0000       | SBUF<br>XXXX XXXX  |                     |                     |                  |                  |                     |                     | 9Fh      |
| 90h | P1<br>1111 1111         |                    |                     |                     |                  |                  |                     |                     | 97h      |
| 88h | TCON<br>0000 0000       | TMOD<br>0000 0000  | TL0<br>0000 0000    | TL1<br>0000 0000    | TH0<br>0000 0000 | TH1<br>0000 0000 | AUXR<br>XXXX XXX0   | CKCON<br>XXXX XXX0  | 8Fh      |
| 80h | P0<br>1111 1111         | SP<br>0000 0111    | DPL<br>0000 0000    | DPH<br>0000 0000    |                  |                  |                     | PCON<br>00X1 0000   | 87h      |
|     | 0/8                     | 1/9                | 2/A                 | 3/B                 | 4/C              | 5/D              | 6/E                 | 7/F                 | <u> </u> |

reserved



## Table 5-1. Pin Description for 40/44 pin packages

|                 |       | PIN NU       | MBER         | TYPE |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|-----------------|-------|--------------|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| MNEMONIC        | DIL   | LCC          | VQFP 1.4     | ITPE | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| V <sub>SS</sub> | 20    | 22           | 16           | I    | Ground: 0V reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Vss1            |       | 1            | 39           | I    | Optional Ground: Contact the Sales Office for ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| V <sub>cc</sub> | 40    | 44           | 38           | I    | Power Supply: This is the power supply voltage for normal, idle and power-down operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| P0.0-P0.7       | 39-32 | 43-36        | 37-30        | I/O  | Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|                 |       |              |              |      | Vcc or Vss in order to prevent any parasitic current consumption. Port 0 is also the multiplexed low-order address and data bus during access to external program and data memory. In this application, it uses strong internal pull-up when emitting 1s. Port 0 also inputs the code bytes during EPROM programming. External pull-ups are required during program verification during which P0 outputs the code bytes.                                                                                                                                                                                                                |  |  |  |  |
| P1.0-P1.7       | 1-8   | 2-9          | 40-44<br>1-3 | I/O  | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally pulled low will source current because of the internal pull-ups. Port 1 also receives the low-order address byte during memory programming and verification.<br>Alternate functions for Port 1 include:                                                                                                                                                                                               |  |  |  |  |
|                 | 1     | 2            | 40           | I/O  | T2 (P1.0): Timer/Counter 2 external count input/Clockout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|                 | 2     | 3            | 41           | I    | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| P2.0-P2.7       | 21-28 | 24-31        | 18-25        | I/O  | <b>Port 2</b> : Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                 |       |              |              |      | Inputs. As inputs, Port 2 pins that are externally pulled low will source current because<br>of the internal pull-ups. Port 2 emits the high-order address byte during fetches from<br>external program memory and during accesses to external data memory that use 16-<br>bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups<br>emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX<br>@ Ri), port 2 emits the contents of the P2 SFR. Some Port 2 pins receive the high order<br>address bits during EPROM programming and verification:<br>P2.0 to P2.5 for A8 to A13 |  |  |  |  |
| P3.0-P3.7       | 10-17 | 11,<br>13-19 | 5,<br>7-13   | I/O  | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current because of the internal pull-ups. Some Port 3 pin P3.4 receive the high order address bits during EPROM programming and verification for TS8xC58X2 devices.                                                                                                                                                                                                     |  |  |  |  |
|                 | 10    | 11           | 5            | 1    | RXD (P3 0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                 | 11    | 13           | 7            | 0    | TXD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|                 | 12    | 14           | 8            | 1    | INTO (P3.2): External interrupt 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                 | 13    | 15           | 9            |      | INT1 (P3.3): External interrupt 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                 | 14    | 16           | 10           | 1    | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                 | 15    | 17           | 11           | I    | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                 | 16    | 18           | 12           | 0    | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|                 | 17    | 19           | 13           | 0    | RD (P3.7): External data memory read strobe<br>P3.4 also receives A14 during TS87C58X2 EPROM Programming.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Reset           | 9     | 10           | 4            | I    | P3.4 also receives A14 during TS87C58X2 EPROM Programming.<br><b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |



## 6. TS80C54/58X2 Enhanced Features

In comparison to the original 80C52, the TS80C54/58X2 implements some new features, which are:

- The X2 option.
- The Dual Data Pointer.
- The Watchdog.
- The 4 level interrupt priority system.
- The power-off flag.
- The ONCE mode.
- The ALE disabling.
- Some enhanced features are also located in the UART and the timer 2.

## 6.1 X2 Feature

The TS80C54/58X2 core needs only 6 clock periods per machine cycle. This feature called "X2" provides the following advantages:

- Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power.
- Save power consumption while keeping same CPU power (oscillator power saving).
- Save power consumption by dividing dynamically operating frequency by 2 in operating and idle modes.
- Increase CPU power by 2 while keeping same crystal frequency.

In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main clock input of the core (phase generator). This divider may be disabled by software.

### 6.1.1 Description

The clock for the whole circuit and peripheral is first divided by two before being used by the CPU core and peripherals. This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is bypassed, the signals on XTAL1 must have a cyclic ratio between 40 to 60%. Figure 6-2. shows the clock generation block diagram. X2 bit is validated on XTAL1÷2 rising edge to avoid glitches when switching from X2 to STD mode. Figure 6-2. shows the mode switching waveforms.

### Figure 6-1. Clock Generation Diagram



# 8 AT/TS8xC54/8X2



## **Table 7-1.**AUXR1: Auxiliary Register 1

| 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0   |
|---|---|---|---|-----|---|---|-----|
| - | - | - | - | GF3 | 0 | - | DPS |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                            |
|---------------|-----------------|----------------------------------------------------------------------------------------|
| 7             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.        |
| 6             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 5             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 4             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 3             | GF3             | This bit is a general purpose user flag                                                |
| 2             | 0               | Reserved<br>Always stuck at 0.                                                         |
| 1             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |
| 0             | DPS             | Data Pointer Selection<br>Clear to select DPTR0.<br>Set to select DPTR1.               |

Reset Value = XXXX 00X0 Not bit addressable

User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new feature. In that case, the reset value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.





## 8.1.1 Programmable Clock-Output

In the clock-out mode, timer 2 operates as a 50%-duty-cycle, programmable clock generator (See Figure 8-2) . The input clock increments TL2 at frequency  $F_{OSC}/2$ . The timer repeatedly counts to overflow from a loaded value. At overflow, the contents of RCAP2H and RCAP2L registers are loaded into TH2 and TL2. In this mode, timer 2 overflows do not generate interrupts. The formula gives the clock-out frequency as a function of the system oscillator frequency and the value in the RCAP2H and RCAP2L registers :

$$Clock - OutFrequency = \frac{F_{osc}}{4 \times (65536 - RCAP2H/RCAP2L)}$$

For a 16 MHz system clock, timer 2 has a programmable frequency range of 61 Hz  $(F_{OSC}/2^{16})$  to 4 MHz  $(F_{OSC}/4)$ . The generated clock signal is brought out to T2 pin (P1.0).

Timer 2 is programmed for the clock-out mode as follows:

- Set T2OE bit in T2MOD register.
- Clear C/T2 bit in T2CON register.
- Determine the 16-bit reload value from the formula and enter it in RCAP2H/RCAP2L registers.





| Table 8-2. | T2MOD Register |  |
|------------|----------------|--|
|            |                |  |

| T2MOD | - Timer 2 | 2 Mode | Control | Register | (C9h) |
|-------|-----------|--------|---------|----------|-------|
|-------|-----------|--------|---------|----------|-------|

| 7             | 6               | 5                                                    | 4                                                                                                                              | 3               | 2                  | 1    | 0    |  |  |  |  |  |  |
|---------------|-----------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------|------|------|--|--|--|--|--|--|
| -             | -               | -                                                    | -                                                                                                                              | -               | -                  | T2OE | DCEN |  |  |  |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                      | Description                                                                                                                    |                 |                    |      |      |  |  |  |  |  |  |
| 7             | -               | <b>Reserved</b><br>The value read                    | from this bit is in                                                                                                            | determinate. Do | o not set this bit |      |      |  |  |  |  |  |  |
| 6             | -               | <b>Reserved</b><br>The value read                    | from this bit is in                                                                                                            | determinate. Do | o not set this bit |      |      |  |  |  |  |  |  |
| 5             | -               | Reserved<br>The value read                           | from this bit is in                                                                                                            | determinate. Do | o not set this bit |      |      |  |  |  |  |  |  |
| 4             | -               | Reserved<br>The value read                           | from this bit is in                                                                                                            | determinate. Do | o not set this bit |      |      |  |  |  |  |  |  |
| 3             | -               | <b>Reserved</b><br>The value read                    | from this bit is in                                                                                                            | determinate. Do | o not set this bit |      |      |  |  |  |  |  |  |
| 2             | -               | Reserved<br>The value read                           | from this bit is in                                                                                                            | determinate. Do | o not set this bit |      |      |  |  |  |  |  |  |
| 1             | T2OE            | Timer 2 Output<br>Clear to progra<br>Set to program  | <b>mer 2 Output Enable bit</b><br>ear to program P1.0/T2 as clock input or I/O port.<br>et to program P1.0/T2 as clock output. |                 |                    |      |      |  |  |  |  |  |  |
| 0             | DCEN            | Down Counter<br>Clear to disable<br>Set to enable ti | own Counter Enable bit<br>ear to disable timer 2 as up/down counter.<br>et to enable timer 2 as up/down counter.               |                 |                    |      |      |  |  |  |  |  |  |

Reset Value = XXXX XX00b Not bit addressable



## Table 9-4. PCON Register

| Table 3-J. | FUUN        |                                                             |                                                                                                                                                     |                       |      |    |     |  |  |  |
|------------|-------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|----|-----|--|--|--|
| 7          | 7 6         |                                                             | 5 4 3 2 1 0                                                                                                                                         |                       |      |    |     |  |  |  |
| SMOD1      | SMOD1 SMOD0 |                                                             | POF                                                                                                                                                 | GF1                   | GF0  | PD | IDL |  |  |  |
| Bit        | Bit         |                                                             |                                                                                                                                                     |                       |      |    |     |  |  |  |
| Number     | Mnemonic    |                                                             |                                                                                                                                                     | Descrip               | tion |    |     |  |  |  |
| 7          | SMOD1       | Serial port Mode<br>Set to select dou                       | <b>e bit 1</b><br>uble baud rate in                                                                                                                 | n mode 1, 2 or 3      | 3.   |    |     |  |  |  |
| 6          | SMOD0       | Serial port Mode<br>Clear to select S<br>Set to to select F | Serial port Mode bit 0<br>Clear to select SM0 bit in SCON register.<br>Set to to select FE bit in SCON register.                                    |                       |      |    |     |  |  |  |
| 5          | -           | Reserved<br>The value read fi                               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                     |                       |      |    |     |  |  |  |
| 4          | POF         | Power-Off Flag<br>Clear to recogniz<br>Set by hardware      | Power-Off Flag<br>Clear to recognize next reset type.<br>Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set by software. |                       |      |    |     |  |  |  |
| 3          | GF1         | General purpose<br>Cleared by user<br>Set by user for g     | <b>e Flag</b><br>for general purp<br>eneral purpose                                                                                                 | oose usage.<br>usage. |      |    |     |  |  |  |
| 2          | GF0         | General purpose<br>Cleared by user<br>Set by user for g     | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                        |                       |      |    |     |  |  |  |
| 1          | PD          | Power-Down mo<br>Cleared by hardw<br>Set to enter powe      | Power-Down mode bit<br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode.                                                      |                       |      |    |     |  |  |  |
| 0          | IDL         | Idle mode bit<br>Clear by hardwar<br>Set to enter idle      | re when interrup<br>mode.                                                                                                                           | ot or reset occu      | rS.  |    |     |  |  |  |

## Table 9-5. PCON - Power Control Register (87h)

Reset Value = 00X1 0000b Not bit addressable

Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit.

## 12. Hardware Watchdog Timer

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer ReSeT (WDTRST) SFR. The WDT is by default disabled from exiting reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST-pin.

## 12.1 Using the WDT

To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycle. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST-pin. The RESET pulse duration is 96 x  $T_{\rm OSC}$ , where  $T_{\rm OSC}$  =  $1/F_{\rm OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

To have a more powerful WDT, a  $2^7$  counter has been added to extend the Time-out capability, ranking from 16ms to 2s @  $F_{OSC}$  = 12MHz. To manage this feature, refer to WDTPRG register description, Table 12-2. (SFR0A7h).

# Table 12-1.WDTRST RegisterWDTRST Address (0A6h)

|             | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
|-------------|---|---|---|---|---|---|---|
| Reset value | Х | Х | Х | Х | Х | Х | Х |

Write only, this SFR is used to reset/enable the WDT by writing 01EH then 0E1H in sequence.





| 7             | 6               |                                                | 5                                       | 4                                                             | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2                                                                                                                                                         | 1                                                                                                                    | 0  |  |  |  |  |
|---------------|-----------------|------------------------------------------------|-----------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|
| T4            | Т3              |                                                | T2                                      | T1                                                            | то                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | S2                                                                                                                                                        | S1                                                                                                                   | S0 |  |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                | Description                             |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                           |                                                                                                                      |    |  |  |  |  |
| 7             | T4              |                                                |                                         |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                           |                                                                                                                      |    |  |  |  |  |
| 6             | Т3              |                                                |                                         |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                           |                                                                                                                      |    |  |  |  |  |
| 5             | T2              | Reserve<br>Do not                              | ved<br>try to set o                     | r clear this bit                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                           |                                                                                                                      |    |  |  |  |  |
| 4             | T1              |                                                | ,                                       |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                           |                                                                                                                      |    |  |  |  |  |
| 3             | Т0              |                                                |                                         |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                           |                                                                                                                      |    |  |  |  |  |
| 2             | S2              | WDT T                                          | īme-out se                              | lect bit 2                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                           |                                                                                                                      |    |  |  |  |  |
| 1             | S1              | WDT T                                          | īme-out se                              | lect bit 1                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                           |                                                                                                                      |    |  |  |  |  |
| 0             | S0              | WDT T                                          | īme-out se                              | lect bit 0                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                           |                                                                                                                      |    |  |  |  |  |
|               |                 | <u>S2S1</u><br>0<br>0<br>0<br>1<br>1<br>1<br>1 | <u>S0</u><br>0<br>1<br>1<br>0<br>0<br>1 | Selected Tr<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | $\begin{array}{c} \underline{\text{me-out}} \\ (2^{14} - 1) \text{ machine} \\ (2^{15} - 1) \text{ machine} \\ (2^{16} - 1) \text{ machine} \\ (2^{17} - 1) \text{ machine} \\ (2^{17} - 1) \text{ machine} \\ (2^{18} - 1) \text{ machine} \\ (2^{19} - 1) \text{ machine} \\ (2^{20} - 1) \text{ machine} \\ (2^{21} - 1) \text{ machine} \\$ | e cycles, 16.3 r<br>e cycles, 32.7 r<br>e cycles, 65.5 r<br>e cycles, 131 m<br>e cycles, 262 m<br>e cycles, 542 m<br>e cycles, 1.05 s<br>e cycles, 2.09 s | ns @ 12 MHz<br>ns @ 12 MHz<br>ns @ 12 MHz<br>is @ 12 MHz |    |  |  |  |  |

#### Table 12-2. WDTPRG Register WDTPRG Address (0A7h)

Reset value XXXX X000

### 12.1.1 WDT during Power Down and Idle

In Power Down mode the oscillator stops, which means the WDT also stops. While in Power Down mode the user does not need to service the WDT. There are 2 methods of exiting Power Down mode: by a hardware reset or via a level activated external interrupt which is enabled prior to entering Power Down mode. When Power Down is exited with hardware reset, servicing the WDT should occur as it normally should whenever the TS80C54/58X2 is reset. Exiting Power Down with an interrupt is significantly different. The interrupt is held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service routine.

To ensure that the WDT does not overflow within a few states of exiting of powerdown, it is best to reset the WDT just before entering powerdown.

In the Idle mode, the oscillator continues to run. To prevent the WDT from resetting the TS80C54/58X2 while in Idle mode, the user should always set up a timer that will periodically exit Idle, service the WDT, and re-enter Idle mode.

# 13. ONCE<sup>™</sup> Mode (ON Chip Emulation)

The ONCE mode facilitates testing and debugging of systems using TS80C54/58X2 without removing the circuit from the board. The ONCE mode is invoked by driving certain pins of the TS80C54/58X2; the following sequence must be exercised:

- Pull ALE low while the device is in reset (RST high) and PSEN is high.
- Hold ALE low as RST is deactivated.

While the TS80C54/58X2 is in ONCE mode, an emulator or test CPU can be used to drive the circuit Table 13-1 shows the status of the port pins during ONCE mode.

Normal operation is restored when normal reset is applied.

Table 13-1. External Pin Status during ONCE Mode

| ALE          | PSEN Port 0  |       | Port 1       | Port 1 Port 2 |              | XTAL1/2 |
|--------------|--------------|-------|--------------|---------------|--------------|---------|
| Weak pull-up | Weak pull-up | Float | Weak pull-up | Weak pull-up  | Weak pull-up | Active  |







\* See Table 31. for proper value on these inputs

## 17.3.3 Programming Algorithm

The Improved Quick Pulse algorithm is based on the Quick Pulse algorithm and decreases the number of pulses applied during byte programming from 25 to 1.

To program the TS80C54/58X2 the following sequence must be exercised:

- Step 1: Activate the combination of control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Input the appropriate data on the data lines.
- Step 4: Raise EA/VPP from VCC to VPP (typical 12.75V).
- Step 5: Pulse ALE/PROG once.
- Step 6: Lower EA/VPP from VPP to VCC

Repeat step 2 through 6 changing the address and data for the entire array or until the end of the object file is reached (See Figure 17-2.).

## 17.3.4 Verify algorithm

Code array verify must be done after each byte or block of bytes is programmed. In either case, a complete verify of the programmed array will ensure reliable programming of the TS87C54/58X2.

P 2.7 is used to enable data output.

To verify the TS87C54/58X2 code the following sequence must be exercised:

- Step 1: Activate the combination of program and control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Read data on the data lines.

Repeat step 2 through 3 changing the address for the entire array verification (See Figure 17-2.)



# AT/TS8xC54/8X2

| Table 18-1. | Signature B | ytes Content |
|-------------|-------------|--------------|
|-------------|-------------|--------------|

| Location | Contents | Comment                                                 |  |  |  |  |  |  |
|----------|----------|---------------------------------------------------------|--|--|--|--|--|--|
| 30h      | 58h      | Manufacturer Code: Atmel Wireless &<br>Microcontrollers |  |  |  |  |  |  |
| 31h      | 57h      | Family Code: C51 X2                                     |  |  |  |  |  |  |
| 60h      | 37h      | Product name: TS80C58X2                                 |  |  |  |  |  |  |
| 60h      | B7h      | Product name: TS87C58X2                                 |  |  |  |  |  |  |
| 60h      | 3Bh      | Product name: TS80C54X2                                 |  |  |  |  |  |  |
| 60h      | BBh      | Product name: TS87C54X2                                 |  |  |  |  |  |  |
| 61h      | FFh      | Product revision number                                 |  |  |  |  |  |  |



- 5. Typicals are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and 5V.
- Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port: Port 0: 26 mA Ports 1, 2 and 3: 15 mA Maximum total I<sub>OL</sub> for all output pins: 71 mA If I<sub>OL</sub> exceeds the test condition, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.
- 7. For other values, please contact your sales office.
- Operating I<sub>CC</sub> is measured with all output pins disconnected; XTAL1 driven with T<sub>CLCH</sub>, T<sub>CHCL</sub> = 5 ns (see Figure 19-5.), V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V,

 $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.;  $\overline{EA} = Port 0 = V_{CC}$ ; RST =  $V_{SS}$ . The internal ROM runs the code 80 FE (label: SJMP label).  $I_{CC}$  would be slightly higher if a crystal oscillator is used. Measurements are made with OTP products when possible, which is the worst case.





All other pins are disconnected.





All other pins are disconnected.



## 19.5 AC Parameters

## 19.5.1 Explanation of the AC Symbols

Each timing symbol has 5 characters. The first character is always a "T" (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for.

Example:  $T_{AVLL}$  = Time for Address Valid to ALE Low.  $T_{ILPL}$  = Time for ALE Low to PSEN Low.

TA = 0 to +70°C (commercial temperature range);  $V_{SS} = 0 \text{ V}$ ;  $V_{CC} = 5 \text{ V} \pm 10\%$ ; -M and -V ranges. TA = -40°C to +85°C (industrial temperature range);  $V_{SS} = 0 \text{ V}$ ;  $V_{CC} = 5 \text{ V} \pm 10\%$ ; -M and -V ranges.

TA = 0 to +70°C (commercial temperature range);  $V_{SS} = 0$  V; 2.7 V <  $V_{CC}$  < 5.5 V; -L range. TA = -40°C to +85°C (industrial temperature range);  $V_{SS} = 0$  V; 2.7 V <  $V_{CC}$  < 5.5 V; -L range.

Table 19-3. gives the maximum applicable load capacitance for Port 0, Port 1, 2 and 3, and ALE and  $\overrightarrow{\text{PSEN}}$  signals. Timings will be guaranteed if these capacitances are respected. Higher capacitance values can be used, but timings will then be degraded.

|              | -М  | -V | -L  |
|--------------|-----|----|-----|
| Port 0       | 100 | 50 | 100 |
| Port 1, 2, 3 | 80  | 50 | 80  |
| ALE / PSEN   | 100 | 30 | 100 |

Table 19-3. Load Capacitance versus speed range, in pF

Table 19-5., Table 19-8. and Table 19-11. give the description of each AC symbols.

Table 19-6., Table 19-9. and Table 19-12. give for each range the AC parameter.

Table 19-7., Table 19-10. and Table 19-13. give the frequency derating formula of the AC parameter. To calculate each AC symbols, take the x value corresponding to the speed grade you need (-M, -V or -L) and replace this value in the formula. Values of the frequency must be limited to the corresponding speed grade:

 Table 19-4.
 Max frequency for derating formula regarding the speed grade

|            | -M X1 mode | -M X2 mode | -V X1 mode | -V X2 mode | -L X1 mode | -L X2 mode |
|------------|------------|------------|------------|------------|------------|------------|
| Freq (MHz) | 40         | 20         | 40         | 30         | 30         | 20         |
| T (ns)     | 25         | 50         | 25         | 33.3       | 33.3       | 50         |

Example:

 $T_{111V}$  in X2 mode for a -V part at 20 MHz (T = 1/20^{E6} = 50 ns):

x= 22 (Table 19-7.)

T= 50ns

 $T_{LLIV} = 2T - x = 2 \times 50 - 22 = 78$ ns





## 19.5.6 External Data Memory Read Cycle





## 19.5.7 Serial Port Timing - Shift Register Mode Table 19-11. Symbol Description

| Symbol            | Parameter                                |
|-------------------|------------------------------------------|
| T <sub>XLXL</sub> | Serial port clock cycle time             |
| T <sub>QVHX</sub> | Output data set-up to clock rising edge  |
| T <sub>XHQX</sub> | Output data hold after clock rising edge |
| T <sub>XHDX</sub> | Input data hold after clock rising edge  |
| T <sub>XHDV</sub> | Clock rising edge to input data valid    |

Table 19-12. AC Parameters for a Fix Clock

| Speed             | -I<br>40 I | M<br>MHz | -<br>X2 n<br>30 l<br>60 MHz | V<br>node<br>MHz<br>z equiv. | ۔<br>standard<br>M | V<br>mode 40<br>Hz | -<br>X2 n<br>20 I<br>40 MHz | L<br>node<br>MHz<br>z equiv. | -<br>standar<br>30 I | L<br>d mode<br>MHz | Units |
|-------------------|------------|----------|-----------------------------|------------------------------|--------------------|--------------------|-----------------------------|------------------------------|----------------------|--------------------|-------|
| Symbol            | Min        | Max      | Min                         | Max                          | Min                | Мах                | Min                         | Max                          | Min                  | Max                |       |
| T <sub>XLXL</sub> | 300        |          | 200                         |                              | 300                |                    | 300                         |                              | 400                  |                    | ns    |
| T <sub>QVHX</sub> | 200        |          | 117                         |                              | 200                |                    | 200                         |                              | 283                  |                    | ns    |
| T <sub>XHQX</sub> | 30         |          | 13                          |                              | 30                 |                    | 30                          |                              | 47                   |                    | ns    |
| T <sub>XHDX</sub> | 0          |          | 0                           |                              | 0                  |                    | 0                           |                              | 0                    |                    | ns    |
| T <sub>XHDV</sub> |            | 117      |                             | 34                           |                    | 117                |                             | 117                          |                      | 200                | ns    |

| Symbol            | Туре | Standard<br>Clock | X2 Clock | -М  | -V  | -L  | Units |
|-------------------|------|-------------------|----------|-----|-----|-----|-------|
| T <sub>XLXL</sub> | Min  | 12 T              | 6 T      |     |     |     | ns    |
| T <sub>QVHX</sub> | Min  | 10 T - x          | 5 T - x  | 50  | 50  | 50  | ns    |
| T <sub>XHQX</sub> | Min  | 2 T - x           | T - x    | 20  | 20  | 20  | ns    |
| T <sub>XHDX</sub> | Min  | х                 | х        | 0   | 0   | 0   | ns    |
| T <sub>XHDV</sub> | Max  | 10 T - x          | 5 T- x   | 133 | 133 | 133 | ns    |

Table 19-13. AC Parameters for a Variable Clock: derating formula

## 19.5.8 Shift Register Timing Waveforms

Figure 19-9. Shift Register Timing Waveforms







| Part Number        | Supply Voltage | Temperature Range  | Package | Packing |
|--------------------|----------------|--------------------|---------|---------|
| TS80C58X2xxx-MCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C58X2xxx-MCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C58X2xxx-MCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C58X2xxx-MCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C58X2xxx-VCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C58X2xxx-VCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C58X2xxx-VCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C58X2xxx-VCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C58X2xxx-LCA   | -5 to +/-10%   | Commercial         | PDIL40  | Stick   |
| TS80C58X2xxx-LCB   | -5 to +/-10%   | Commercial         | PLCC44  | Stick   |
| TS80C58X2xxx-LCC   | -5 to +/-10%   | Commercial         | PQFP44  | Tray    |
| TS80C58X2xxx-LCE   | -5 to +/-10%   | Commercial         | VQFP44  | Tray    |
| TS80C58X2xxx-MIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C58X2xxx-MIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C58X2xxx-MIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C58X2xxx-MIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C58X2xxx-VIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C58X2xxx-VIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C58X2xxx-VIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C58X2xxx-VIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
| TS80C58X2xxx-LIA   | -5 to +/-10%   | Industrial         | PDIL40  | Stick   |
| TS80C58X2xxx-LIB   | -5 to +/-10%   | Industrial         | PLCC44  | Stick   |
| TS80C58X2xxx-LIC   | -5 to +/-10%   | Industrial         | PQFP44  | Tray    |
| TS80C58X2xxx-LIE   | -5 to +/-10%   | Industrial         | VQFP44  | Tray    |
|                    | ·              |                    |         |         |
| AT80C58X2zzz-3CSUM | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C58X2zzz-SLSUM | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C58X2zzz-RLTUM | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C58X2zzz-3CSUL | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C58X2zzz-SLSUL | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C58X2zzz-RLTUL | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
| AT80C58X2zzz-3CSUV | -5 to +/-10%   | Industrial & Green | PDIL40  | Stick   |
| AT80C58X2zzz-SLSUV | -5 to +/-10%   | Industrial & Green | PLCC44  | Stick   |
| AT80C58X2zzz-RLTUV | -5 to +/-10%   | Industrial & Green | VQFP44  | Tray    |
|                    |                |                    |         |         |
| TS87C58X2-MCA      | 5V ±10%        | Commercial         | PDIL40  | Stick   |
| TS87C58X2-MCB      | 5V ±10%        | Commercial         | PLCC44  | Stick   |
| TS87C58X2-MCC      | 5V ±10%        | Commercial         | PQFP44  | Tray    |
|                    |                |                    |         |         |

# AT/TS8xC54/8X2

| Part Number     | Supply Voltage | Temperature Range  | Package | Packing |
|-----------------|----------------|--------------------|---------|---------|
| TS87C58X2-MCE   | 5V ±10%        | Commercial         | VQFP44  | Tray    |
| TS87C58X2-VCA   | 5V ±10%        | Commercial         | PDIL40  | Stick   |
| TS87C58X2-VCB   | 5V ±10%        | Commercial         | PLCC44  | Stick   |
| TS87C58X2-VCC   | 5V ±10%        | Commercial         | PQFP44  | Tray    |
| TS87C58X2-VCE   | 5V ±10%        | Commercial         | VQFP44  | Tray    |
| TS87C58X2-LCA   | 2.7 to 5.5V    | Commercial         | PDIL40  | Stick   |
| TS87C58X2-LCB   | 2.7 to 5.5V    | Commercial         | PLCC44  | Stick   |
| TS87C58X2-LCC   | 2.7 to 5.5V    | Commercial         | PQFP44  | Tray    |
| TS87C58X2-LCE   | 2.7 to 5.5V    | Commercial         | VQFP44  | Tray    |
| TS87C58X2-MIA   | 5V ±10%        | Industrial         | PDIL40  | Stick   |
| TS87C58X2-MIB   | 5V ±10%        | Industrial         | PLCC44  | Stick   |
| TS87C58X2-MIC   | 5V ±10%        | Industrial         | PQFP44  | Tray    |
| TS87C58X2-MIE   | 5V ±10%        | Industrial         | VQFP44  | Tray    |
| TS87C58X2-VIA   | 5V ±10%        | Industrial         | PDIL40  | Stick   |
| TS87C58X2-VIB   | 5V ±10%        | Industrial         | PLCC44  | Stick   |
| TS87C58X2-VIC   | 5V ±10%        | Industrial         | PQFP44  | Tray    |
| TS87C58X2-VIE   | 5V ±10%        | Industrial         | VQFP44  | Tray    |
| TS87C58X2-LIA   | 2.7 to 5.5V    | Industrial         | PDIL40  | Stick   |
| TS87C58X2-LIB   | 2.7 to 5.5V    | Industrial         | PLCC44  | Stick   |
| TS87C58X2-LIC   | 2.7 to 5.5V    | Industrial         | PQFP44  | Tray    |
| TS87C58X2-LIE   | 2.7 to 5.5V    | Industrial         | VQFP44  | Tray    |
|                 | •              |                    |         |         |
| AT87C58X2-3CSUM | 5V ±10%        | Industrial & Green | PDIL40  | Stick   |
| AT87C58X2-SLSUM | 5V ±10%        | Industrial & Green | PLCC44  | Stick   |
| AT87C58X2-RLTUM | 5V ±10%        | Industrial & Green | VQFP44  | Tray    |
| AT87C58X2-3CSUL | 2.7 to 5.5V    | Industrial & Green | PDIL40  | Stick   |
| AT87C58X2-SLSUL | 2.7 to 5.5V    | Industrial & Green | PLCC44  | Stick   |
| AT87C58X2-RLTUL | 2.7 to 5.5V    | Industrial & Green | VQFP44  | Tray    |
| AT87C58X2-3CSUV | 5V ±10%        | Industrial & Green | PDIL40  | Stick   |
| AT87C58X2-SLSUV | 5V ±10%        | Industrial & Green | PLCC44  | Stick   |
| AT87C58X2-RLTUV | 5V ±10%        | Industrial & Green | VQFP44  | Tray    |

# 21. Datasheet Revision History

## 21.1 Changes from Rev. C 01/01 to Rev. D 11/05

1. Added green product Ordering Information.

## 21.2 Changes from Rev. D 11/05 to Rev. E 04/06

1. Changed value of AUXR register.





## **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

## **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

## Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

## **Atmel Operations**

Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

## Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

### Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNTIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically providedotherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel'sAtmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© Atmel Corporation 2006. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and Everywhere You Are<sup>®</sup> are the trademarks or registered trademark of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

