# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                   |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 40/30MHz                                                                |
| Connectivity               | UART/USART                                                              |
| Peripherals                | POR, WDT                                                                |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 32KB (32K x 8)                                                          |
| Program Memory Type        | ОТР                                                                     |
| EEPROM Size                | <u>.</u>                                                                |
| RAM Size                   | 256 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-QFP                                                                  |
| Supplier Device Package    | 44-PQFP                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts87c58x2-vic |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 4. SFR Mapping

The Special Function Registers (SFRs) of the TS80C54/58X2 fall into the following categories:

- C51 core registers: ACC, B, DPH, DPL, PSW, SP, AUXR1
- I/O port registers: P0, P1, P2, P3
- Timer registers: T2CON, T2MOD, TCON, TH0, TH1, TH2, TMOD, TL0, TL1, TL2, RCAP2L, RCAP2H
- Serial I/O port registers: SADDR, SADEN, SBUF, SCON
- Power and clock control registers: PCON
- HDW Watchdog Timer Reset: WDTRST, WDTPRG
- Interrupt system registers: IE, IP, IPH
- Others: AUXR, CKCON



|                    |     | PIN NU | PIN NUMBER |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------|-----|--------|------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MNEMONIC           | DIL | LCC    | VQFP 1.4   | TYPE  | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| MNEMONIC           |     | PIN NU | MBER       | TYPE  | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ALE/PROG           | 30  | 33     | 27         | O (I) | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 (1/3 in X2 mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. ALE can be disabled by setting SFR's AUXR.0 bit. With this bit set, ALE will be inactive during internal fetches.                                                                  |
| PSEN               | 29  | 32     | 26         | 0     | <b>Program Store ENable:</b> The read strobe to external program memory. When executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory.                                                                                                                                                                                                                                                                                               |
| ĒĀ/V <sub>PP</sub> | 31  | 35     | 29         | I     | <b>External Access Enable/Programming Supply Voltage:</b> $\overrightarrow{\text{EA}}$ must be externally held<br>low to enable the device to fetch code from external program memory locations 0000H<br>and 3FFFH (54X2) or 7FFFH (58X2). If EA is held high, the device executes from<br>internal program memory unless the program counter contains an address greater<br>than 3FFFH (54X2) or 7FFFH (58X2). This pin also receives the 12.75V programming<br>supply voltage (V <sub>PP</sub> ) during EPROM programming. If security level 1 is programmed,<br>$\overrightarrow{\text{EA}}$ will be internally latched on Reset. |
| XTAL1              | 19  | 21     | 15         | I     | <b>Crystal 1:</b> Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| XTAL2              | 18  | 20     | 14         | 0     | Crystal 2: Output from the inverting oscillator amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# **Table 5-1.**Pin Description for 40/44 pin packages





Figure 6-2. Mode Switching Waveforms

The X2 bit in the CKCON register (See Table 6-1.) allows to switch from 12 clock cycles per instruction to 6 clock cycles and vice versa. At reset, the standard speed is activated (STD mode). Setting this bit activates the X2 feature (X2 mode).

## CAUTION

In order to prevent any incorrect operation while operating in X2 mode, user must be aware that all peripherals using clock frequency as time reference (UART, timers) will have their time reference divided by two. For example a free running timer generating an interrupt every 20 ms will then generate an interrupt every 10 ms. UART with 4800 baud rate will have 9600 baud rate.



# 7.1 Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare, search ...) are well served by using one data pointer as a 'source' pointer and the other one as a "destination" pointer.

#### ASSEMBLY LANGUAGE

| ; Destroys DPTR0, D<br>; note: DPS exits opp | ; Block move using dual data pointers<br>; Destroys DPTR0, DPTR1, A and PSW<br>; note: DPS exits opposite of entry state<br>; unless an extra INC AUXR1 is added |              |                            |  |  |  |  |  |  |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------|--|--|--|--|--|--|
| ,<br>00A2                                    | AUXR                                                                                                                                                             | 1 EQU 0A2H   |                            |  |  |  |  |  |  |
| ;                                            |                                                                                                                                                                  |              |                            |  |  |  |  |  |  |
| 0000 909000                                  | MOV                                                                                                                                                              | DPTR,#SOURCE | ; address of SOURCE        |  |  |  |  |  |  |
| 0003 05A2                                    | INC                                                                                                                                                              | AUXR1        | ; switch data pointers     |  |  |  |  |  |  |
| 0005 90A000                                  | MOV                                                                                                                                                              | DPTR,#DEST   | ; address of DEST          |  |  |  |  |  |  |
| 0008                                         | LOOP:                                                                                                                                                            |              |                            |  |  |  |  |  |  |
| 0008 05A2                                    | INC                                                                                                                                                              | AUXR1        | ; switch data pointers     |  |  |  |  |  |  |
| 000A E0                                      | MOVX                                                                                                                                                             | A, @DPTR     | ; get a byte from SOURCE   |  |  |  |  |  |  |
| 000B A3                                      | INC                                                                                                                                                              | DPTR         | ; increment SOURCE address |  |  |  |  |  |  |
| 000C 05A2                                    | INC                                                                                                                                                              | AUXR1        | ; switch data pointers     |  |  |  |  |  |  |
| 000E F0                                      | MOVX                                                                                                                                                             | @DPTR,A      | ; write the byte to DEST   |  |  |  |  |  |  |
| 000F A3                                      | INC                                                                                                                                                              | DPTR         | ; increment DEST address   |  |  |  |  |  |  |
| 0010 70F6                                    | JNZ                                                                                                                                                              | LOOP         | ; check for 0 terminator   |  |  |  |  |  |  |
| 0012 05A2                                    | INC                                                                                                                                                              | AUXR1        | ; (optional) restore DPS   |  |  |  |  |  |  |

INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.



- AMEL
- Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application.
- To start the timer, set TR2 run control bit in T2CON register.

It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.



# <sup>16</sup> **AT/TS8xC54/8X2**

# AT/TS8xC54/8X2

| Table 8-1. | T2CON Register |
|------------|----------------|
|------------|----------------|

T2CON - Timer 2 Control Register (C8h)

| 7             | 6                                                                                                                                                                                                                                            | N - Timer 2 Co<br>5                                                                                                                                                                                                               | 4                                                                                                                                                                                      | 3               | 2            | 1     | 0       |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|-------|---------|--|
| TF2           | EXF2                                                                                                                                                                                                                                         | RCLK                                                                                                                                                                                                                              | TCLK                                                                                                                                                                                   | EXEN2           | TR2          | C/T2# | CP/RL2# |  |
| Bit<br>Number | Bit<br>Mnemonic                                                                                                                                                                                                                              |                                                                                                                                                                                                                                   |                                                                                                                                                                                        | Descrip         | tion         |       |         |  |
| 7             | TF2                                                                                                                                                                                                                                          | Timer 2 overflow<br>Must be cleared b<br>Set by hardware c                                                                                                                                                                        | y software.                                                                                                                                                                            | flow, if RCLK = | 0 and TCLK = | 0.    |         |  |
| 6             | EXF2                                                                                                                                                                                                                                         | Set when a captur<br>When set, causes<br>enabled.                                                                                                                                                                                 | Aust be cleared by software. EXF2 doesn't cause an interrupt in Up/down counter mode                                                                                                   |                 |              |       |         |  |
| 5             | RCLK                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                   | Receive Clock bit<br>Clear to use timer 1 overflow as receive clock for serial port in mode 1 or 3.<br>Set to use timer 2 overflow as receive clock for serial port in mode 1 or 3.    |                 |              |       |         |  |
| 4             | TCLK                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                   | Transmit Clock bit<br>Clear to use timer 1 overflow as transmit clock for serial port in mode 1 or 3.<br>Set to use timer 2 overflow as transmit clock for serial port in mode 1 or 3. |                 |              |       |         |  |
| 3             | 3 EXEN2 Timer 2 External Enable bit<br>Clear to ignore events on T2EX pin for timer 2 operation.<br>Set to cause a capture or reload when a negative transition on T2EX pin is detected, if timer<br>2 is not used to clock the serial port. |                                                                                                                                                                                                                                   |                                                                                                                                                                                        |                 |              |       |         |  |
| 2             | TR2                                                                                                                                                                                                                                          | Timer 2 Run control bit<br>Clear to turn off timer 2.<br>Set to turn on timer 2.                                                                                                                                                  |                                                                                                                                                                                        |                 |              |       |         |  |
| 1             | C/T2#                                                                                                                                                                                                                                        | <b>Timer/Counter 2 select bit</b><br>Clear for timer operation (input from internal clock system: F <sub>OSC</sub> ).<br>Set for counter operation (input from T2 input pin, falling edge trigger). Must be 0 for clock out mode. |                                                                                                                                                                                        |                 |              |       |         |  |
| 0             | CP/RL2#                                                                                                                                                                                                                                      | If RCLK=1 or TCL<br>overflow.<br>Clear to auto-reloa                                                                                                                                                                              | Fimer 2 Capture/Reload bit<br>f RCLK=1 or TCLK=1, CP/RL2# is ignored and timer is forced to auto-reload on timer 2                                                                     |                 |              |       |         |  |

Reset Value = 0000 0000b Bit addressable



The following is an example of how to use given addresses to address different slaves:

| Slave A: | SADDR<br><u>SADEN</u><br>Given | 1111 0001b<br><u>1111 1010b</u><br>1111 0X0Xb |
|----------|--------------------------------|-----------------------------------------------|
| Slave B: | SADDR<br><u>SADEN</u><br>Given | 1111 0011b<br><u>1111 1001b</u><br>1111 0XX1b |
| Slave C: | SADDR<br><u>SADEN</u><br>Given | 1111 0010b<br><u>1111 1101b</u><br>1111 00X1b |

The SADEN byte is selected so that each slave may be addressed separately.

For slave A, bit 0 (the LSB) is a don't-care bit; for slaves B and C, bit 0 is a 1. To communicate with slave A only, the master must send an address where bit 0 is clear (e.g. 1111 0000b). For slave A, bit 1 is a 1; for slaves B and C, bit 1 is a don't care bit. To communicate with slaves B and C, but not slave A, the master must send an address with bits 0 and 1 both set (e.g. 1111

0011b).

To communicate with slaves A, B and C, the master must send an address with bit 0 set, bit 1 clear, and bit 2 clear (e.g. 1111 0001b).

## 9.1.3 Broadcast Address

A broadcast address is formed from the logical OR of the SADDR and SADEN registers with zeros defined as don't-care bits, e.g.:

| SADDR                     | 0101 0110b |
|---------------------------|------------|
| SADEN                     | 1111 1100b |
| Broadcast =SADDR OR SADEN | 1111 111Xb |

The use of don't-care bits provides flexibility in defining the broadcast address, however in most applications, a broadcast address is FFh. The following is an example of using broadcast addresses:

| Slave A: | SADDR<br><u>SADEN</u><br>Broadcast  | 1111 0001b<br><u>1111 1010b</u><br>1111 1X11b, |
|----------|-------------------------------------|------------------------------------------------|
| Slave B: | SADDR<br><u>SADEN</u><br>Broadcast  | 1111 0011b<br><u>1111 1001b</u><br>1111 1X11B, |
| Slave C: | SADDR=<br><u>SADEN</u><br>Broadcast | 1111 0010b<br><u>1111 1101b</u><br>1111 1111b  |

For slaves A and B, bit 2 is a don't care bit; for slave C, bit 2 is set. To communicate with all of the slaves, the master must send an address FFh. To communicate with slaves A and B, but not slave C, the master can send and address FBh.

#### 9.1.4 Reset Addresses

On reset, the SADDR and SADEN registers are initialized to 00h, i.e. the given and broadcast addresses are XXXX XXXb (all don't-care bits). This ensures that the serial port will reply to any address, and so, that it is backwards compatible with the 80C51 microcontrollers that do not support automatic address recognition.



# 10. Interrupt System

The TS80C54/58X2 has a total of 7 interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (timers 0, 1 and 2) and the serial port interrupt. These interrupts are shown in Figure 10-1.



# Figure 10-1. Interrupt Control System

Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (See Table 10-2.). This register also contains a global disable bit, which must be cleared to disable all interrupts at once.

Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (See Table 10-3.) and in the Interrupt Priority High register (See Table 10-4.). shows the bit values and priority levels associated with each combination.

| IPH.x | IP.x | Interrupt Level Priority |
|-------|------|--------------------------|
| 0     | 0    | 0 (Lowest)               |
| 0     | 1    | 1                        |
| 1     | 0    | 2                        |
| 1     | 1    | 3 (Highest)              |

Table 10-1. Priority Level Bit Values

A low-priority interrupt can be interrupted by a high priority interrupt, but not by another low-priority interrupt. A high-priority interrupt can't be interrupted by any other interrupt source.



IP - Interrupt Priority Register (B8h)

| 7             | 6               | 5                                                                            | 4                                                                               | 3   | 2   | 1   | 0   |  |  |
|---------------|-----------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|-----|--|--|
| -             | -               | PT2                                                                          | PS                                                                              | PT1 | PX1 | PT0 | PX0 |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                                              | Description                                                                     |     |     |     |     |  |  |
| 7             | -               | Reserved<br>The value read                                                   | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |     |     |     |     |  |  |
| 6             | -               | Reserved<br>The value read                                                   | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |     |     |     |     |  |  |
| 5             | PT2             |                                                                              | Timer 2 overflow interrupt Priority bit<br>Refer to PT2H for priority level.    |     |     |     |     |  |  |
| 4             | PS              |                                                                              | Serial port Priority bit<br>Refer to PSH for priority level.                    |     |     |     |     |  |  |
| 3             | PT1             | Fimer 1 overflow interrupt Priority bit<br>Refer to PT1H for priority level. |                                                                                 |     |     |     |     |  |  |
| 2             | PX1             |                                                                              | External interrupt 1 Priority bit<br>Refer to PX1H for priority level.          |     |     |     |     |  |  |
| 1             | PT0             |                                                                              | Timer 0 overflow interrupt Priority bit<br>Refer to PT0H for priority level.    |     |     |     |     |  |  |
| 0             | PX0             |                                                                              | External interrupt 0 Priority bit<br>Refer to PX0H for priority level.          |     |     |     |     |  |  |

Reset Value = XX00 0000b Bit addressable



# 11. Idle mode

An instruction that sets PCON.0 causes that to be the last instruction executed before going into the Idle mode. In the Idle mode, the internal clock signal is gated off to the CPU, but not to the interrupt, Timer, and Serial Port functions. The CPU status is preserved in its entirely : the Stack Pointer, Program Counter, Program Status Word, Accumulator and all other registers maintain their data during Idle. The port pins hold the logical states they had at the time Idle was activated. ALE and PSEN hold at logic high levels.

There are two ways to terminate the Idle. Activation of any enabled interrupt will cause PCON.0 to be cleared by hardware, terminating the Idle mode. The interrupt will be serviced, and following RETI the next instruction to be executed will be the one following the instruction that put the device into idle.

The flag bits GF0 and GF1 can be used to give an indication if an interrupt occured during normal operation or during an Idle. For example, an instruction that activates Idle can also set one or both flag bits. When Idle is terminated by an interrupt, the interrupt service routine can examine the flag bits.

The other way of terminating the Idle mode is with a hardware reset. Since the clock oscillator is still running, the hardware reset needs to be held active for only two machine cycles (24 oscillator periods) to complete the reset.

# 11.1 Power-Down Mode

To save maximum power, a power-down mode can be invoked by software (Refer to Table 9-4., PCON register).

In power-down mode, the oscillator is stopped and the instruction that invoked power-down mode is the last instruction executed. The internal RAM and SFRs retain their value until the power-down mode is terminated.  $V_{CC}$  can be lowered to save further power. Either a hardware reset or an external interrupt can cause an exit from power-down. To properly terminate power-down, the reset or external interrupt should not be executed before  $V_{CC}$  is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize.

Only external interrupts INT0 and INT1 are useful to exit from power-down. For that, interrupt must be enabled and configured as level or edge sensitive interrupt input.

Holding the pin low restarts the oscillator but bringing the pin high completes the exit as detailed in Figure 11-1. When both interrupts are enabled, the oscillator restarts as soon as one of the two inputs is held low and power down exit will be completed when the first input will be released. In this case the higher priority interrupt service routine is executed.

Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put TS80C54/58X2 into power-down mode.



# 12. Hardware Watchdog Timer

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer ReSeT (WDTRST) SFR. The WDT is by default disabled from exiting reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST-pin.

# 12.1 Using the WDT

To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycle. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST-pin. The RESET pulse duration is 96 x  $T_{\rm OSC}$ , where  $T_{\rm OSC}$  =  $1/F_{\rm OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

To have a more powerful WDT, a  $2^7$  counter has been added to extend the Time-out capability, ranking from 16ms to 2s @  $F_{OSC}$  = 12MHz. To manage this feature, refer to WDTPRG register description, Table 12-2. (SFR0A7h).

# Table 12-1.WDTRST RegisterWDTRST Address (0A6h)

|             | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
|-------------|---|---|---|---|---|---|---|
| Reset value | Х | Х | Х | Х | Х | Х | Х |

Write only, this SFR is used to reset/enable the WDT by writing 01EH then 0E1H in sequence.





| 7             | 6               |                                                | 5                                                | 4                                                       | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2                                                                                                                       | 1                                                                                     | 0  |  |
|---------------|-----------------|------------------------------------------------|--------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----|--|
| T4 T3         |                 | T2                                             |                                                  | T1                                                      | ТО                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | \$2                                                                                                                     | S1                                                                                    | S0 |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                | Description                                      |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                         |                                                                                       |    |  |
| 7             | T4              |                                                |                                                  |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                         |                                                                                       |    |  |
| 6             | Т3              |                                                |                                                  |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                         |                                                                                       |    |  |
| 5             | T2              |                                                | Reserved<br>Do not try to set or clear this bit. |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                         |                                                                                       |    |  |
| 4             | T1              | Donot                                          |                                                  |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                         |                                                                                       |    |  |
| 3             | T0              |                                                |                                                  |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                         |                                                                                       |    |  |
| 2             | S2              | WDT Ti                                         | me-out se                                        | elect bit 2                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                         |                                                                                       |    |  |
| 1             | S1              | WDT Ti                                         | ime-out se                                       | elect bit 1                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                         |                                                                                       |    |  |
| 0             | S0              | WDT Ti                                         | me-out s                                         | elect bit 0                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                         |                                                                                       |    |  |
|               |                 | <u>S2S1</u><br>0<br>0<br>0<br>1<br>1<br>1<br>1 | <u>S0</u><br>0<br>1<br>1<br>0<br>0<br>1          | <u>Selected</u><br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | $\begin{array}{l} \hline \mbox{Imme-out} \\ (2^{14} - 1) machir \\ (2^{15} - 1) machir \\ (2^{16} - 1) machir \\ (2^{17} - 1) machir \\ (2^{18} - 1) machir \\ (2^{19} - 1) machir \\ (2^{20} - 1) machir \\ (2^{21} - 1) mach$ | ne cycles, 32.7 m<br>ne cycles, 65.5 m<br>ne cycles, 131 m<br>ne cycles, 262 m<br>ne cycles, 542 m<br>ne cycles, 1.05 s | ms @ 12 MHz<br>ms @ 12 MHz<br>ns @ 12 MHz<br>ns @ 12 MHz<br>ns @ 12 MHz<br>s @ 12 MHz |    |  |

#### Table 12-2. WDTPRG Register WDTPRG Address (0A7h)

Reset value XXXX X000

#### 12.1.1 WDT during Power Down and Idle

In Power Down mode the oscillator stops, which means the WDT also stops. While in Power Down mode the user does not need to service the WDT. There are 2 methods of exiting Power Down mode: by a hardware reset or via a level activated external interrupt which is enabled prior to entering Power Down mode. When Power Down is exited with hardware reset, servicing the WDT should occur as it normally should whenever the TS80C54/58X2 is reset. Exiting Power Down with an interrupt is significantly different. The interrupt is held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service routine.

To ensure that the WDT does not overflow within a few states of exiting of powerdown, it is best to reset the WDT just before entering powerdown.

In the Idle mode, the oscillator continues to run. To prevent the WDT from resetting the TS80C54/58X2 while in Idle mode, the user should always set up a timer that will periodically exit Idle, service the WDT, and re-enter Idle mode.



# 14. Power-Off Flag

The power-off flag allows the user to distinguish between a "cold start" reset and a "warm start" reset.

A cold start reset is the one induced by  $V_{CC}$  switch-on. A warm start reset occurs while  $V_{CC}$  is still applied to the device and could be generated for example by an exit from power-down.

The power-off flag (POF) is located in PCON register (See Table 14-1.). POF is set by hardware when  $V_{CC}$  rises from 0 to its nominal voltage. The POF can be set or cleared by software allowing the user to determine the type of reset.

The POF value is only relevant with a Vcc range from 4.5V to 5.5V. For lower Vcc value, reading POF bit will return indeterminate value.

| 7             | 6               | 5                                                                                              | 4                                                                                                                                                                      | 3                | 2     | 1  | 0   |  |
|---------------|-----------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|----|-----|--|
| SMOD1         | SMODO           | ) -                                                                                            | POF                                                                                                                                                                    | GF1              | GF0   | PD | IDL |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                                                                |                                                                                                                                                                        | Descrip          | otion |    |     |  |
| 7             | SMOD1           | Serial port Mode<br>Set to select dou                                                          |                                                                                                                                                                        | n mode 1, 2 or 3 | 3.    |    |     |  |
| 6             | SMOD0           | Clear to select SM                                                                             | Serial port Mode bit 0<br>Clear to select SM0 bit in SCON register.<br>Set to to select FE bit in SCON register.                                                       |                  |       |    |     |  |
| 5             | -               | <b>Reserved</b><br>The value read fro                                                          | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                 |                  |       |    |     |  |
| 4             | POF             | •                                                                                              | <b>Power-Off Flag</b><br>Clear to recognize next reset type.<br>Set by hardware when V <sub>CC</sub> rises from 0 to its nominal voltage. Can also be set by software. |                  |       |    |     |  |
| 3             | GF1             | Cleared by user for                                                                            | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                                           |                  |       |    |     |  |
| 2             | GF0             | Cleared by user for                                                                            | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                                           |                  |       |    |     |  |
| 1             | PD              | Power-Down mode bit<br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode. |                                                                                                                                                                        |                  |       |    |     |  |
| 0             | IDL             |                                                                                                |                                                                                                                                                                        |                  |       |    |     |  |

# Table 14-1. PCON Register PCON - Power Control Register (87h)

Reset Value = 00X1 0000b Not bit addressable

.

^

# 15. Reduced EMI Mode

Г

The ALE signal is used to demultiplex address and data buses on port 0 when used with external program or data memory. Nevertheless, during internal code execution, ALE signal is still generated. In order to reduce EMI, ALE signal can be disabled by setting AO bit.

The AO bit is located in AUXR register at bit location 0. As soon as AO is set, ALE is no longer output but remains active during MOVX and MOVC instructions and external fetches. During ALE disabling, ALE pin is weakly pulled high.

2 2

| 7             | 6               | 5                                 | 4                                                                               | 3                                   | 2 | 1        | 0  |  |  |
|---------------|-----------------|-----------------------------------|---------------------------------------------------------------------------------|-------------------------------------|---|----------|----|--|--|
| -             | -               | -                                 | -                                                                               | -                                   | - | RESERVED | AO |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                   | Description                                                                     |                                     |   |          |    |  |  |
| 7             | -               | <b>Reserved</b><br>The value read | eserved<br>he value read from this bit is indeterminate. Do not set this bit.   |                                     |   |          |    |  |  |
| 6             | -               | Reserved<br>The value read        | eserved<br>he value read from this bit is indeterminate. Do not set this bit.   |                                     |   |          |    |  |  |
| 5             | -               | Reserved<br>The value read        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                     |   |          |    |  |  |
| 4             | -               | Reserved<br>The value read        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                     |   |          |    |  |  |
| 3             | -               | Reserved<br>The value read        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                     |   |          |    |  |  |
| 2             | -               | Reserved<br>The value read        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                     |   |          |    |  |  |
| 1             | -               | Reserved<br>The value read        | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                     |   |          |    |  |  |
| 0             | AO              |                                   | e ALE operatio                                                                  | n during interna<br>during internal |   |          |    |  |  |

Table 15-1.AUXR Register

AUXR - Auxiliary Register (8Eh)

Reset Value = XXXX XXX0b Not bit addressable







\* See Table 31. for proper value on these inputs

# 17.3.3 Programming Algorithm

The Improved Quick Pulse algorithm is based on the Quick Pulse algorithm and decreases the number of pulses applied during byte programming from 25 to 1.

To program the TS80C54/58X2 the following sequence must be exercised:

- Step 1: Activate the combination of control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Input the appropriate data on the data lines.
- Step 4: Raise EA/VPP from VCC to VPP (typical 12.75V).
- Step 5: Pulse ALE/PROG once.
- Step 6: Lower EA/VPP from VPP to VCC

Repeat step 2 through 6 changing the address and data for the entire array or until the end of the object file is reached (See Figure 17-2.).

# 17.3.4 Verify algorithm

Code array verify must be done after each byte or block of bytes is programmed. In either case, a complete verify of the programmed array will ensure reliable programming of the TS87C54/58X2.

P 2.7 is used to enable data output.

To verify the TS87C54/58X2 code the following sequence must be exercised:

- Step 1: Activate the combination of program and control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Read data on the data lines.

Repeat step 2 through 3 changing the address for the entire array verification (See Figure 17-2.)



# AT/TS8xC54/8X2

| Table 18-1. | Signature B | ytes Content |
|-------------|-------------|--------------|
|-------------|-------------|--------------|

| Location | Contents | Comment                                                 |
|----------|----------|---------------------------------------------------------|
| 30h      | 58h      | Manufacturer Code: Atmel Wireless &<br>Microcontrollers |
| 31h      | 57h      | Family Code: C51 X2                                     |
| 60h      | 37h      | Product name: TS80C58X2                                 |
| 60h      | B7h      | Product name: TS87C58X2                                 |
| 60h      | 3Bh      | Product name: TS80C54X2                                 |
| 60h      | BBh      | Product name: TS87C54X2                                 |
| 61h      | FFh      | Product revision number                                 |



# 19.5 AC Parameters

# 19.5.1 Explanation of the AC Symbols

Each timing symbol has 5 characters. The first character is always a "T" (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for.

Example:  $T_{AVLL}$  = Time for Address Valid to ALE Low.  $T_{ILPL}$  = Time for ALE Low to PSEN Low.

TA = 0 to +70°C (commercial temperature range);  $V_{SS} = 0 \text{ V}$ ;  $V_{CC} = 5 \text{ V} \pm 10\%$ ; -M and -V ranges. TA = -40°C to +85°C (industrial temperature range);  $V_{SS} = 0 \text{ V}$ ;  $V_{CC} = 5 \text{ V} \pm 10\%$ ; -M and -V ranges.

TA = 0 to +70°C (commercial temperature range);  $V_{SS} = 0$  V; 2.7 V <  $V_{CC}$  < 5.5 V; -L range. TA = -40°C to +85°C (industrial temperature range);  $V_{SS} = 0$  V; 2.7 V <  $V_{CC}$  < 5.5 V; -L range.

Table 19-3. gives the maximum applicable load capacitance for Port 0, Port 1, 2 and 3, and ALE and  $\overrightarrow{\text{PSEN}}$  signals. Timings will be guaranteed if these capacitances are respected. Higher capacitance values can be used, but timings will then be degraded.

| í. |              |     |    |     |
|----|--------------|-----|----|-----|
|    |              | -М  | -V | ۰L  |
|    | Port 0       | 100 | 50 | 100 |
|    | Port 1, 2, 3 | 80  | 50 | 80  |
|    | ALE / PSEN   | 100 | 30 | 100 |

Table 19-3. Load Capacitance versus speed range, in pF

Table 19-5., Table 19-8. and Table 19-11. give the description of each AC symbols.

Table 19-6., Table 19-9. and Table 19-12. give for each range the AC parameter.

Table 19-7., Table 19-10. and Table 19-13. give the frequency derating formula of the AC parameter. To calculate each AC symbols, take the x value corresponding to the speed grade you need (-M, -V or -L) and replace this value in the formula. Values of the frequency must be limited to the corresponding speed grade:

 Table 19-4.
 Max frequency for derating formula regarding the speed grade

|            | -M X1 mode | -M X2 mode | -V X1 mode | -V X2 mode | -L X1 mode | -L X2 mode |
|------------|------------|------------|------------|------------|------------|------------|
| Freq (MHz) | 40         | 20         | 40         | 30         | 30         | 20         |
| T (ns)     | 25         | 50         | 25         | 33.3       | 33.3       | 50         |

Example:

 $T_{111V}$  in X2 mode for a -V part at 20 MHz (T = 1/20^{E6} = 50 ns):

x= 22 (Table 19-7.)

T= 50ns

 $T_{LLIV} = 2T - x = 2 \times 50 - 22 = 78$ ns



| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -M | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>RLRH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>WLWH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>RLDV</sub> | Max  | 5 T - x           | 2.5 T - x | 25 | 23 | 30 | ns    |
| T <sub>RHDX</sub> | Min  | х                 | х         | 0  | 0  | 0  | ns    |
| T <sub>RHDZ</sub> | Max  | 2 T - x           | T - x     | 20 | 15 | 25 | ns    |
| T <sub>LLDV</sub> | Max  | 8 T - x           | 4T -x     | 40 | 35 | 45 | ns    |
| T <sub>AVDV</sub> | Max  | 9 T - x           | 4.5 T - x | 60 | 50 | 65 | ns    |
| T <sub>LLWL</sub> | Min  | 3 T - x           | 1.5 T - x | 25 | 20 | 30 | ns    |
| T <sub>LLWL</sub> | Max  | 3 T + x           | 1.5 T + x | 25 | 20 | 30 | ns    |
| T <sub>AVWL</sub> | Min  | 4 T - x           | 2 T - x   | 25 | 20 | 30 | ns    |
| T <sub>QVWX</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>QVWH</sub> | Min  | 7 T - x           | 3.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHQX</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>RLAZ</sub> | Max  | х                 | х         | 0  | 0  | 0  | ns    |
| T <sub>WHLH</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHLH</sub> | Max  | T + x             | 0.5 T + x | 15 | 10 | 20 | ns    |

Table 19-10. AC Parameters for a Variable Clock: derating formula

# 19.5.5 External Data Memory Write Cycle







# **19.5.11** External Clock Drive Characteristics (XTAL1)

# Table 19-15.AC Parameters

| Symbol                               | Parameter               | Min | Мах | Units |
|--------------------------------------|-------------------------|-----|-----|-------|
| T <sub>CLCL</sub>                    | Oscillator Period       | 25  |     | ns    |
| T <sub>CHCX</sub>                    | High Time               | 5   |     | ns    |
| T <sub>CLCX</sub>                    | Low Time                | 5   |     | ns    |
| T <sub>CLCH</sub>                    | Rise Time               |     | 5   | ns    |
| T <sub>CHCL</sub>                    | Fall Time               |     | 5   | ns    |
| T <sub>CHCX</sub> /T <sub>CLCX</sub> | Cyclic ratio in X2 mode | 40  | 60  | %     |

#### 19.5.12 External Clock Drive Waveforms

Figure 19-11. External Clock Drive Waveforms







# **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

# **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

## Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

# **Atmel Operations**

Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

## Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNTIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically providedotherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel'sAtmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© Atmel Corporation 2006. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and Everywhere You Are<sup>®</sup> are the trademarks or registered trademark of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

