Welcome to **E-XFL.COM** ## What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | XCore | | Core Size | 32-Bit 16-Core | | Speed | 2000MIPS | | Connectivity | RGMII, USB | | Peripherals | - | | Number of I/O | 67 | | Program Memory Size | 2MB (2M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512K x 8 | | Voltage - Supply (Vcc/Vdd) | 0.95V ~ 3.6V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 128-TQFP Exposed Pad | | Supplier Device Package | 128-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/xmos/xef216-512-tq128-i20 | ### **Table of Contents** | 1 | xCORE Multicore Microcontrollers | 2 | |-----|---------------------------------------|---| | 2 | XEF216-512-TQ128 Features | 4 | | 3 | Pin Configuration | 5 | | 4 | Signal Description | 6 | | 5 | Example Application Diagram | | | 6 | Product Overview | 1 | | 7 | PLL | 4 | | 8 | Boot Procedure | 5 | | 9 | Memory | 6 | | 10 | USB PHÝ | | | 11 | RGMII | 9 | | 12 | JTAG | 0 | | 13 | Board Integration | 1 | | 14 | DC and Switching Characteristics | 6 | | 15 | Package Information | | | 16 | Ordering Information | 1 | | App | endices | 2 | | Α | Configuration of the XEF216-512-TQ128 | 2 | | В | Processor Status Configuration | 5 | | C | Tile Configuration | | | D | Node Configuration | 4 | | E | USB Node Configuration | 2 | | F | USB PHY Configuration | 4 | | G | JTAG, xSCOPE and Debugging | | | Н | Schematics Design Check List | 3 | | 1 | PCB Layout Design Check List | 5 | | J | Associated Design Documentation | | | K | Related Documentation | | | L | Revision History | | #### TO OUR VALUED CUSTOMERS X006990, It is our intention to provide you with accurate and comprehensive documentation for the hardware and software components used in this product. To subscribe to receive updates, visit <a href="http://www.xmos.com/">http://www.xmos.com/</a>. XMOS Ltd. is the owner or licensee of the information in this document and is providing it to you "AS IS" with no warranty of any kind, express or implied and shall have no liability in relation to its use. XMOS Ltd. makes no representation that the information, or any particular implementation thereof, is or will be free from any claims of infringement and again, shall have no liability in relation to any such claims. XMOS and the XMOS logo are registered trademarks of XMOS Ltd in the United Kingdom and other countries, and may not be used without written permission. Company and product names mentioned in this document are the trademarks or registered trademarks of their respective owners. ### 1 xCORE Multicore Microcontrollers The xCORE-200 Series is a comprehensive range of 32-bit multicore microcontrollers that brings the low latency and timing determinism of the xCORE architecture to mainstream embedded applications. Unlike conventional microcontrollers, xCORE multicore microcontrollers execute multiple real-time tasks simultaneously and communicate between tasks using a high speed network. Because xCORE multicore microcontrollers are completely deterministic, you can write software to implement functions that traditionally require dedicated hardware. Figure 1: XEF216-512-TQ128 block diagram Key features of the XEF216-512-TQ128 include: - ► **Tiles**: Devices consist of one or more xCORE tiles. Each tile contains between five and eight 32-bit xCOREs with highly integrated I/O and on-chip memory. - ▶ Logical cores Each logical core can execute tasks such as computational code, DSP code, control software (including logic decisions and executing a state machine) or software that handles I/O. Section 6.1 - ➤ xTIME scheduler The xTIME scheduler performs functions similar to an RTOS, in hardware. It services and synchronizes events in a core, so there is no requirement for interrupt handler routines. The xTIME scheduler triggers cores on events generated by hardware resources such as the I/O pins, communication channels and timers. Once triggered, a core runs independently and concurrently to other cores, until it pauses to wait for more events. Section 6.2 - ▶ Channels and channel ends Tasks running on logical cores communicate using channels formed between two channel ends. Data can be passed synchronously or asynchronously between the channel ends assigned to the communicating tasks. Section 6.5 - ➤ xCONNECT Switch and Links Between tiles, channel communications are implemented over a high performance network of xCONNECT Links and routed through a hardware xCONNECT Switch. Section 6.6 ## 2 XEF216-512-TQ128 Features #### ► Multicore Microcontroller with Advanced Multi-Core RISC Architecture - 16 real-time logical cores on 2 xCORE tiles - Cores share up to 1000 MIPS - Up to 2000 MIPS in dual issue mode - Each logical core has: - Guaranteed throughput of between 1/5 and 1/8 of tile MIPS - 16x32bit dedicated registers - 167 high-density 16/32-bit instructions - All have single clock-cycle execution (except for divide) - 32x32→64-bit MAC instructions for DSP, arithmetic and user-definable cryptographic functions - ▶ USB PHY, fully compliant with USB 2.0 specification - ► RGMII support, compliant with RGMII v1.3 specification - ► Programmable I/O - 81 general-purpose I/O pins, configurable as input or output - Up to 25 x 1bit port, 12 x 4bit port, 8 x 8bit port, 4 x 16bit port - 4 xCONNECT links - Port sampling rates of up to 60 MHz with respect to an external clock - 64 channel endss (32 per tile) for communication with other cores, on or off-chip #### ▶ Memory - 512KB internal single-cycle SRAM (max 256KB per tile) for code and data storage - 16KB internal OTP (max 8KB per tile) for application boot code - 2MB internal flash for application code and overlays #### ▶ Hardware resources - 12 clock blocks (6 per tile) - 20 timers (10 per tile) - 8 locks (4 per tile) #### ▶ JTAG Module for On-Chip Debug #### **▶** Security Features - Programming lock disables debug and prevents read-back of memory contents - AES bootloader ensures secrecy of IP held on external flash memory #### ► Ambient Temperature Range - Commercial qualification: 0°C to 70°C - Industrial qualification: -40°C to 85°C #### ▶ Speed Grade 20: 1000 MIPS #### **▶** Power Consumption - 570 mA (typical) - ▶ 128-pin TQFP package 0.4 mm pitch | Feature | Bit | Description | |---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Disable JTAG | 0 | The JTAG interface is disabled, making it impossible for the tile state or memory content to be accessed via the JTAG interface. | | Disable Link access | 1 | Other tiles are forbidden access to the processor state via the system switch. Disabling both JTAG and Link access transforms an xCORE Tile into a "secure island" with other tiles free for non-secure user application code. | | Secure Boot | 5 | The xCORE Tile is forced to boot from address 0 of the OTP, allowing the xCORE Tile boot ROM to be bypassed (see §8). | | Redundant rows 7 | | Enables redundant rows in OTP. | | Sector Lock 0 8 | | Disable programming of OTP sector 0. | | Sector Lock 1 9 | | Disable programming of OTP sector 1. | | Sector Lock 2 10 | | Disable programming of OTP sector 2. | | Sector Lock 3 | 11 | Disable programming of OTP sector 3. | | OTP Master Lock | 12 | Disable OTP programming completely: disables updates to all sectors and security register. | | Disable JTAG-OTP | 13 | Disable all (read & write) access from the JTAG interface to this OTP. | | | 2115 | General purpose software accessable security register available to end-users. | | | 3122 | General purpose user programmable JTAG UserID code extension. | Figure 10: Security register features are executed within one tile clock cycle. There is no dedicated external memory interface, although data memory can be expanded through appropriate use of the ports. #### 10 USB PHY The USB PHY provides High-Speed and Full-Speed, device, host, and on-the-go functionality. The PHY is configured through a set of peripheral registers (Appendix F), and data is communicated through ports on the digital node. A library, XUD, is provided to implement *USB-device* functionality. The USB PHY is connected to the ports on Tile 0 and Tile 1 as shown in Figure 11. When the USB PHY is enabled on Tile 0, the ports shown can on Tile 0 only be used with the USB PHY. When the USB PHY is enabled on Tile 1, then the ports shown can on Tile 1 only be used with the USB PHY. All other IO pins and ports are unaffected. The USB PHY should not be enabled on both tiles. Two clock blocks can be used to clock the USB ports. One clock block for the TXDATA path, and one clock block for the RXDATA path. Details on how to connect those ports are documented in an application note on USB for xCORE-200. In any case, extra components (such as a ferrite bead and diodes) may be required for EMC compliance and ESD protection. Different wiring is required for USB-host and USB-OTG. ### 10.2 Logical Core Requirements The XMOS XUD software component runs in a single logical core with endpoint and application cores communicating with it via a combination of channel communication and shared memory variables. Each IN (host requests data from device) or OUT (data transferred from host to device) endpoint requires one logical core. #### 11 RGMII The device has a series of pins that are dedicated to communicate with an RGMII PHY, as per the RGMII v1.3 spec. This can be used to communicate with GBit Ethernet PHYs. The pins and functions are listed in Figure 13. When RGMII mode is enabled (using processor status register 2) these pins can no longer be used as GPIO pins, and will instead be driven directly from an RGMII block that provides DDR to SDR conversion, which in turn is interfaced to a set of ports on Tile 1. | Pin | RGMII Fu | ınction | |-------|----------|---------------------------| | X1D40 | TX3 | Transmit bit 3 | | X1D41 | TX2 | Transmit bit 2 | | X1D42 | TX1 | Transmit bit 1 | | X1D43 | TX0 | Transmit bit 0 | | X1D26 | TX_CLK | Receive clock (125 MHz) | | X1D27 | TX_CTL | Transmit data valid/error | | X1D28 | RX_CLK | Receive clock (125 MHz) | | X1D29 | RX_CTL | Receive data valid/error | | X1D30 | RX0 | Receive bit 0 | | X1D31 | RX1 | Receive bit 1 | | X1D32 | RX2 | Receive bit 2 | | X1D33 | RX3 | Receive bit 3 | Figure 13: RGMII block pin functions The RGMII block is connected to the ports on Tile 1 as shown in Figure 14. When the RGMII block is enabled, the ports shown can only be used with the RGMII block, and IO pins X1D26..X1D33/X1D40..X1D43 can only be used with the RGMII block. Ports and pins not used in Figure 14 can be used as normal. The RGMII block generates a clock (configured using processor status register 2), and has the facility to delay the outgoing clock edge, putting it out of phase with the data. The RGMII block translates the double data-rate 4-wire data signals and 1-wire control signal into single-data rate 8-wire TX and DX signals and two control signals. Figure 14 shows how four clock blocks can be used to clock the RGMII ports. One clock block for the TXDATA path, one clock block for the RXDATA path, ## 15.1 Part Marking Figure 30: Part marking scheme # 16 Ordering Information Figure 31: Orderable part numbers | Product Code | Marking | Qualification | Speed Grade | |----------------------|-----------|---------------|-------------| | XEF216-512-TQ128-C20 | E01692C20 | Commercial | 1000 MIPS | | XEF216-512-TQ128-I20 | E01692I20 | Industrial | 1000 MIPS | 0x0C: RAM size | Bits | Perm | Init | Description | |------|------|------|--------------------------------------------| | 31:2 | RO | | Most significant 16 bits of all addresses. | | 1:0 | RO | - | Reserved | ## B.12 Debug SSR: 0x10 This register contains the value of the SSR register when the debugger was called. | Bits | Perm | Init | Description | |-------|------|------|------------------------------------------------------------------------------------| | 31:11 | RO | - | Reserved | | 10 | DRW | | Address space indentifier | | 9 | DRW | | Determines the issue mode (DI bit) upon Kernel Entry after Exception or Interrupt. | | 8 | RO | | Determines the issue mode (DI bit). | | 7 | DRW | | When 1 the thread is in fast mode and will continually issue. | | 6 | DRW | | When 1 the thread is paused waiting for events, a lock or another resource. | | 5 | RO | - | Reserved | | 4 | DRW | | 1 when in kernel mode. | | 3 | DRW | | 1 when in an interrupt handler. | | 2 | DRW | | 1 when in an event enabling sequence. | | 1 | DRW | | When 1 interrupts are enabled for the thread. | | 0 | DRW | | When 1 events are enabled for the thread. | 0x10: Debug SSR ## B.13 Debug SPC: 0x11 This register contains the value of the SPC register when the debugger was called. | 0 | X | 1 | 1 | : | |-------|---|---|---|---| | Debug | S | Ρ | C | | | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | DRW | | Value. | ## B.14 Debug SSP: 0x12 This register contains the value of the SSP register when the debugger was called. 0x12: Debug SSP | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | DRW | | Value. | ## B.15 DGETREG operand 1: 0x13 The resource ID of the logical core whose state is to be read. 0x13: DGETREG operand 1 | Bits | Perm | Init | Description | |------|------|------|--------------------------| | 31:8 | RO | - | Reserved | | 7:0 | DRW | | Thread number to be read | ## B.16 DGETREG operand 2: 0x14 Register number to be read by DGETREG **0x14:** DGETREG operand 2 | Bits | Perm | Init | Description | |------|------|------|----------------------------| | 31:5 | RO | - | Reserved | | 4:0 | DRW | | Register number to be read | ## B.17 Debug interrupt type: 0x15 Register that specifies what activated the debug interrupt. | Bits | Perm | Init | Description | |-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:18 | RO | - | Reserved | | 17:16 | DRW | | Number of the hardware breakpoint/watchpoint which caused the interrupt (always 0 for =HOST= and =DCALL=). If multiple breakpoints/watchpoints trigger at once, the lowest number is taken. | | 15:8 | DRW | | Number of thread which caused the debug interrupt (always 0 in the case of =HOST=). | | 7:3 | RO | - | Reserved | | 2:0 | DRW | 0 | Indicates the cause of the debug interrupt 1: Host initiated a debug interrupt through JTAG 2: Program executed a DCALL instruction 3: Instruction breakpoint 4: Data watch point 5: Resource watch point | 0x15: Debug interrupt type 0x30 .. 0x33: Instruction breakpoint address | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | DRW | | Value. | ## B.22 Instruction breakpoint control: 0x40 .. 0x43 This register controls which logical cores may take an instruction breakpoint, and under which condition. | Bits | Perm | Init | Description | |-------|------|------|----------------------------------------------------------------------------------------------------------| | 31:24 | RO | - | Reserved | | 23:16 | DRW | 0 | A bit for each thread in the machine allowing the breakpoint to be enabled individually for each thread. | | 15:2 | RO | - | Reserved | | 1 | DRW | 0 | When 0 break when PC == IBREAK_ADDR. When 1 = break when PC != IBREAK_ADDR. | | 0 | DRW | 0 | When 1 the instruction breakpoint is enabled. | 0x40 .. 0x43: Instruction breakpoint control # B.23 Data watchpoint address 1: 0x50 .. 0x53 This set of registers contains the first address for the four data watchpoints. 0x50 .. 0x53: Data watchpoint address 1 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | DRW | | Value. | ### B.24 Data watchpoint address 2: 0x60 .. 0x63 This set of registers contains the second address for the four data watchpoints. 0x60 .. 0x63: Data watchpoint address 2 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | DRW | | Value. | ### B.25 Data breakpoint control register: 0x70 .. 0x73 This set of registers controls each of the four data watchpoints. | | Bits | Perm | Init | Description | |---|-------|------|------|----------------------------------------------------------------------------------------------------------| | | 31:24 | RO | - | Reserved | | | 23:16 | DRW | 0 | A bit for each thread in the machine allowing the breakpoint to be enabled individually for each thread. | | | 15:3 | RO | - | Reserved | | | 2 | DRW | 0 | When 1 the breakpoints will be be triggered on loads. | | | 1 | DRW | 0 | Determines the break condition: 0 = A AND B, 1 = A OR B. | | Ī | 0 | DRW | 0 | When 1 the instruction breakpoint is enabled. | 0x70 .. 0x73: Data breakpoint control register ## B.26 Resources breakpoint mask: 0x80 .. 0x83 This set of registers contains the mask for the four resource watchpoints. 0x80 .. 0x83: Resources breakpoint mask | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | DRW | | Value. | ## B.27 Resources breakpoint value: 0x90 .. 0x93 This set of registers contains the value for the four resource watchpoints. 0x90 .. 0x93: Resources breakpoint value | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | DRW | | Value. | ## B.28 Resources breakpoint control register: 0x9C .. 0x9F This set of registers controls each of the four resource watchpoints. | Bits | Perm | Init | Description | |-------|------|------|----------------------------------------------------------------------------------------------------------| | 31:24 | RO | - | Reserved | | 23:16 | DRW | 0 | A bit for each thread in the machine allowing the breakpoint to be enabled individually for each thread. | | 15:2 | RO | - | Reserved | | 1 | DRW | 0 | When 0 break when condition A is met. When 1 = break when condition B is met. | | 0 | DRW | 0 | When 1 the instruction breakpoint is enabled. | 0x9C .. 0x9F: Resources breakpoint control register | Bits | Perm | Init | Description | |-------|------|------|-------------------------------------------------------------| | 31 | CRO | | Disables write permission on this register | | 30:15 | RO | - | Reserved | | 14 | CRO | | Disable access to XCore's global debug | | 13 | RO | - | Reserved | | 12 | CRO | | lock all OTP sectors | | 11:8 | CRO | | lock bit for each OTP sector | | 7 | CRO | | Enable OTP reduanacy | | 6 | RO | - | Reserved | | 5 | CRO | | Override boot mode and read boot image from OTP | | 4 | CRO | | Disable JTAG access to the PLL/BOOT configuration registers | | 3:1 | RO | - | Reserved | | 0 | CRO | | Disable access to XCore's ITAG debug TAP | **0x07:**Security configuration # C.8 Debug scratch: 0x20 .. 0x27 A set of registers used by the debug ROM to communicate with an external debugger, for example over the switch. This is the same set of registers as the Debug Scratch registers in the processor status. 0x20 .. 0x27: Debug scratch | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | CRW | | Value. | ## C.9 PC of logical core 0: 0x40 Value of the PC of logical core 0. **0x40:** PC of logical core 0 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | CRO | | Value. | ## C.10 PC of logical core 1: 0x41 Value of the PC of logical core 1. ## C.15 PC of logical core 6: 0x46 Value of the PC of logical core 6. **0x46:** PC of logical core 6 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | CRO | | Value. | ## C.16 PC of logical core 7: 0x47 Value of the PC of logical core 7. **0x47:** PC of logical core 7 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | CRO | | Value. | ## C.17 SR of logical core 0: 0x60 Value of the SR of logical core 0 0x60: SR of logical core 0 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | CRO | | Value. | ### C.18 SR of logical core 1: 0x61 Value of the SR of logical core 1 0x61: SR of logical core 1 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | CRO | | Value. | ## C.19 SR of logical core 2: 0x62 Value of the SR of logical core 2 0x62: SR of logical core 2 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | CRO | | Value. | ## C.20 SR of logical core 3: 0x63 Value of the SR of logical core 3 0x63: SR of logical core 3 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | CRO | | Value. | ## C.21 SR of logical core 4: 0x64 Value of the SR of logical core 4 **0x64:** SR of logical core 4 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | CRO | | Value. | ## C.22 SR of logical core 5: 0x65 Value of the SR of logical core 5 **0x65:** SR of logical core 5 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | CRO | | Value. | ## C.23 SR of logical core 6: 0x66 Value of the SR of logical core 6 **0x66:** SR of logical core 6 | Bits | Perm | Init | Description | |------|------|------|-------------| | 31:0 | CRO | | Value. | # **D** Node Configuration The digital node control registers can be accessed using configuration reads and writes (use write\_node\_config\_reg(device, ...) and read\_node\_config\_reg(device, ...) for reads and writes). | Number | Perm | Description | |-----------|------|---------------------------------------| | 0x00 | RO | Device identification | | 0x01 | RO | System switch description | | 0x04 | RW | Switch configuration | | 0x05 | RW | Switch node identifier | | 0x06 | RW | PLL settings | | 0x07 | RW | System switch clock divider | | 0x08 | RW | Reference clock | | 0x09 | R | System JTAG device ID register | | 0x0A | R | System USERCODE register | | 0x0C | RW | Directions 0-7 | | 0x0D | RW | Directions 8-15 | | 0x10 | RW | Reserved | | 0x11 | RW | Reserved. | | 0x1F | RO | Debug source | | 0x20 0x28 | RW | Link status, direction, and network | | 0x40 0x47 | RO | PLink status and network | | 0x80 0x88 | RW | Link configuration and initialization | | 0xA0 0xA7 | RW | Static link configuration | Figure 35: Summary ### D.1 Device identification: 0x00 This register contains version and revision identifiers and the mode-pins as sampled at boot-time. | Bits | Perm | Init | Description | |-------|------|------|---------------------------------------------------| | 31:24 | RO | - | Reserved | | 23:16 | RO | | Sampled values of BootCtl pins on Power On Reset. | | 15:8 | RO | | SSwitch revision. | | 7:0 | RO | | SSwitch version. | 0x00: Device identification | Bits | Perm | Init | Description | |-------|------|------|------------------------------------------------------------------------------------------------------------------| | 31 | RW | | If set to 1, the chip will not be reset | | 30 | RW | | If set to 1, the chip will not wait for the PLL to re-lock. Only use this if a gradual change is made to the PLL | | 29 | DW | | If set to 1, set the PLL to be bypassed | | 28 | DW | | If set to 1, set the boot mode to boot from JTAG | | 27:26 | RO | - | Reserved | | 25:23 | RW | | Output divider value range from 1 (8'h0) to 250 (8'hF9). P value. | | 22:21 | RO | - | Reserved | | 20:8 | RW | | Feedback multiplication ratio, range from 1 (8'h0) to 255 (8'hFE). M value. | | 7 | RO | - | Reserved | | 6:0 | RW | | Oscilator input divider value range from 1 (8'h0) to 32 (8'h0F).<br>N value. | 0x06: PLL settings # D.6 System switch clock divider: 0x07 Sets the ratio of the PLL clock and the switch clock. 0x07: System switch clock divider | Bits | Perm | Init | Description | |-------|------|------|--------------------------| | 31:16 | RO | - | Reserved | | 15:0 | RW | 0 | SSwitch clock generation | ## D.7 Reference clock: 0x08 Sets the ratio of the PLL clock and the reference clock used by the node. 0x08: Reference clock | Bits | Perm | Init | Description | |-------|------|------|-----------------------------| | 31:16 | RO | - | Reserved | | 15:0 | RW | 3 | Software ref. clock divider | # **E USB Node Configuration** The USB node control registers can be accessed using configuration reads and writes (use write\_node\_config\_reg(device, ...) and read\_node\_config\_reg(device, ...) for reads and writes). | Number | Perm | Description | |--------|------|--------------------------------| | 0x00 | RO | Device identification register | | 0x04 | RW | Node configuration register | | 0x05 | RW | Node identifier | | 0x51 | RW | System clock frequency | | 0x80 | RW | Link Control and Status | Figure 36: Summary ### E.1 Device identification register: 0x00 This register contains version information, and information on power-on behavior. | 0x00: | |----------------| | Device | | identification | | register | | Bits | Perm | Init | Description | |-------|------|------|----------------------------------| | 31:24 | RO | 0x0F | Chip identifier | | 23:16 | RO | - | Reserved | | 15:8 | RO | 0x02 | Revision number of the USB block | | 7:0 | RO | 0x00 | Version number of the USB block | ## E.2 Node configuration register: 0x04 This register is used to set the communication model to use (1 or 3 byte headers), and to prevent any further updates. | | 0x04 | |----------|--------| | | Node | | configui | ation | | re | gister | | Bits | Perm | Init | Description | |------|------|------|------------------------------------------------------------------------------------------------------| | 31 | RW | 0 | Set to 1 to disable further updates to the node configuration and link control and status registers. | | 30:1 | RO | - | Reserved | | 0 | RW | 0 | Header mode. 0: 3-byte headers; 1: 1-byte headers. | #### F.7 UIFM Serial Control: 0x18 | Bits | Perm | Init | Description | |------|------|------|---------------------------------------------------| | 31:7 | RO | - | Reserved | | 6 | RO | 0 | 1 if UIFM is in UTMI+ RXRCV mode. | | 5 | RO | 0 | 1 if UIFM is in UTMI+ RXDM mode. | | 4 | RO | 0 | 1 if UIFM is in UTMI+ RXDP mode. | | 3 | RW | 0 | Set to 1 to switch UIFM to UTMI+ TXSE0 mode. | | 2 | RW | 0 | Set to 1 to switch UIFM to UTMI+ TXDATA mode. | | 1 | RW | 1 | Set to 0 to switch UIFM to UTMI+ TXENABLE mode. | | 0 | RW | 0 | Set to 1 to switch UIFM to UTMI+ FSLSSERIAL mode. | 0x18: UIFM Serial Control ### F.8 UIFM signal flags: 0x1C Set of flags that monitor line and error states. These flags normally clear on the next packet, but they may be made sticky by using PER\_UIFM\_FLAGS\_STICKY, in which they must be cleared explicitly. | Bits | Perm | Init | Description | |------|------|------|-----------------------------------------------------------------------------------------------------------------------| | 31:7 | RO | - | Reserved | | 6 | RW | 0 | Set to 1 when the UIFM decodes a token successfully (e.g. it passes CRC5, PID check and has matching device address). | | 5 | RW | 0 | Set to 1 when linestate indicates an SEO symbol. | | 4 | RW | 0 | Set to 1 when linestate indicates a K symbol. | | 3 | RW | 0 | Set to 1 when linestate indicates a J symbol. | | 2 | RW | 0 | Set to 1 if an incoming datapacket fails the CRC16 check. | | 1 | RW | 0 | Set to the value of the UTMI_RXACTIVE input signal. | | 0 | RW | 0 | Set to the value of the UTMI_RXERROR input signal | **0x1C:** UIFM signal flags ## F.9 UIFM Sticky flags: 0x20 These bits define the sticky-ness of the bits in the UIFM IFM FLAGS register. A 1 means that bit will be sticky (hold its value until a 1 is written to that bitfield), or normal, in which case signal updates to the UIFM IFM FLAGS bits may be over-written by subsequent changes in those signals. ## F.17 UIFM PHY control: 0x40 | Bits | Perm | Init | Description | |-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:19 | RO | - | Reserved | | 18 | RW | 0 | Set to 1 to disable pulldowns on ports 8A and 8B. | | 17:14 | RO | - | Reserved | | 13 | RW | 0 | After an auto-resume, this bit is set to indicate that the resume signalling was for reset (se0). Set to 0 to clear. | | 12 | RW | 0 | After an auto-resume, this bit is set to indicate that the resume signalling was for resume (K). Set to 0 to clear. | | 11:8 | RW | 0 | Log-2 number of clocks before any linestate change is propagated. | | 7 | RW | 0 | Set to 1 to use the suspend controller handle to resume from suspend. Otherwise, the program has to poll the linestate_filt field in phy_teststatus. | | 6:4 | RW | 0 | Control the the conf1,2,3 input pins of the PHY. | | 3:0 | RO | - | Reserved | 0x40: UIFM PHY control # I PCB Layout Design Check List This section is a checklist for use by PCB designers using the XS2-UEF16A-512-TQ128. Each of the following sections contains items to check for each design. #### I.1 Ground Plane | Multiple vias (eg, 9) have been used to connect the center pad to the PCB ground plane. These minimize impedance and conduct heat away from the device. (Section 13.4). | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Other than ground vias, there are no (or only a few) vias underneath or closely around the device. This create a good, solid, ground plane. | ### I.2 RGMII interface This section can be skipped if you do not have any device connected to the RGMII interface. The RGMII traces are length and impedance matched. ## I.3 Power supply decoupling | The decoupling capacitors are all placed close to a supply pin (Section 13). | |---------------------------------------------------------------------------------------------------------| | The decoupling capacitors are spaced around the device (Section 13). | | The ground side of each decoupling capacitor has a direct path back to the center ground of the device. | ## I.4 PLL\_AVDD ☐ The PLL\_AVDD filter (especially the capacitor) is placed close to the PLL\_AVDD pin (Section 13).