

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | M8C                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 12MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, SPI                                                       |
| Peripherals                | LVD, POR, WDT                                                               |
| Number of I/O              | 24                                                                          |
| Program Memory Size        | 8KB (8K x 8)                                                                |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 512 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 5.25V                                                                |
| Data Converters            | -                                                                           |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                              |
| Supplier Device Package    | 28-SSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c20524-12pvxi |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **PSoC<sup>®</sup>** Functional Overview

The PSoC family consists of many programmable system-on-chips with on-chip controller devices. These devices are designed to replace multiple traditional MCU based system components with one, low cost single chip programmable component. A PSoC device includes configurable analog and digital blocks, and programmable interconnect. This architecture enables the user to create customized peripheral configurations, to match the requirements of each individual application. Additionally, a fast CPU, flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts.

The PSoC architecture for this device family is comprised of three main areas: core, system resources, and CapSense analog system. A common, versatile bus enables connection between I/O and the analog system. Each CY8C20x24 PSoC device includes a dedicated CapSense block that provides sensing and scanning control circuitry for capacitive sensing applications. Depending on the PSoC package, up to 28 GPIOs are also included. The GPIOs provide access to the MCU and analog mux.

#### **PSoC Core**

The PSoC core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and internal main oscillator (IMO) and internal low-speed oscillator (ILO). The CPU core, called the M8C, is a powerful processor with speeds up to 12 MHz. The M8C is a 2-MIPS, 8-bit Harvard-architecture microprocessor.

System resources provide additional capability, such as a configurable  $I^2C$  slave or SPI master-slave communication interface and various system resets supported by the M8C.

The analog system is composed of the CapSense PSoC block and an internal 1.8-V analog reference. Together, they support capacitive sensing of up to 28 inputs.

#### CapSense Analog System

The analog system contains the capacitive sensing hardware. Several hardware algorithms are supported. This hardware performs capacitive sensing and scanning without requiring external components. Capacitive sensing is configurable on each GPIO pin. Scanning of enabled CapSense pins are completed quickly and easily across multiple ports.



#### Analog Multiplexer System

The analog mux bus connects to every GPIO pin. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with the CapSense block comparator.

Switch control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. The analog multiplexer system in the CY8C20x24 device family is optimized for basic CapSense functionality. It supports sensing of CapSense buttons, proximity sensors, and a single slider. Other multiplexer applications include:

- Capacitive slider interface.
- Chip-wide mux that enables analog input from any I/O pin.
- Crosspoint connection between any I/O pin combinations.

When designing capacitive sensing applications, refer to the latest signal to noise signal level requirements application notes, which are found in http://www.cypress.com > Design Resources > Application Notes. In general, and unless otherwise noted in the relevant application notes, the minimum signal-to-noise ratio (SNR) requirement for CapSense applications is 5:1.

### Figure 1. Analog System Block Diagram



# Pinouts

This section describes, lists, and illustrates the CY8C20224, CY8C20324, CY8C20424, and CY8C20524 PSoC device pins and pinout configurations.

The CY8C20x24 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of digital I/O and connection to the common analog bus. However,  $V_{SS}$ ,  $V_{DD}$ , and XRES are not capable of Digital I/O.

## 16-pin Part Pinout



#### Figure 3. CY8C20224 16-pin PSoC Device

| Pin No. | Digital               | Analog | Name            | Description                                         |  |  |  |  |  |
|---------|-----------------------|--------|-----------------|-----------------------------------------------------|--|--|--|--|--|
| 1       | I/O                   | I      | P2[5]           |                                                     |  |  |  |  |  |
| 2       | I/O                   | -      | P2[1]           |                                                     |  |  |  |  |  |
| 3       | I <sub>ОН</sub>       | I      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                        |  |  |  |  |  |
| 4       | I <sub>ОН</sub>       | I      | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                      |  |  |  |  |  |
| 5       | I <sub>OH</sub>       | -      | P1[3]           | SPI CLK                                             |  |  |  |  |  |
| 6       | I <sub>ОН</sub>       | I      | P1[1]           | CLK <sup>[1]</sup> , I <sup>2</sup> C SCL, SPI MOSI |  |  |  |  |  |
| 7       | Po                    | wer    | V <sub>SS</sub> | Ground connection                                   |  |  |  |  |  |
| 8       | I <sub>ОН</sub>       | I      | P1[0]           | DATA <sup>[1]</sup> , I <sup>2</sup> C SDA          |  |  |  |  |  |
| 9       | I <sub>ОН</sub>       | I      | P1[2]           |                                                     |  |  |  |  |  |
| 10      | I <sub>ОН</sub>       | I      | P1[4]           | Optional external clock input (EXTCLK)              |  |  |  |  |  |
| 11      | In                    | put    | XRES            | Active high external reset with internal pull-down  |  |  |  |  |  |
| 12      | I/O                   | -      | P0[4]           |                                                     |  |  |  |  |  |
| 13      | Power V <sub>DD</sub> |        | $V_{DD}$        | Supply voltage                                      |  |  |  |  |  |
| 14      | I/O                   | -      | P0[7]           |                                                     |  |  |  |  |  |
| 15      | I/O                   |        | P0[3]           | Integrating input                                   |  |  |  |  |  |
| 16      | I/O                   | I      | P0[1]           | Integrating input                                   |  |  |  |  |  |

#### Table 1. 16-pin Part Pinout (COL)

A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive

#### Note

1. These are the ISSP pins, that are not high Z at POR (Power on reset). Refer the PSoC Programmable System-on-Chip Technical Reference Manual for details.



### 32-pin Part Pinout

#### Figure 6. CY8C20424 32-pin PSoC Device



#### Table 4. 32-pin Part Pinout (QFN<sup>[5]</sup>)

| Pin No. | Digital         | Analog | Name            | Description                                         |  |  |  |  |  |
|---------|-----------------|--------|-----------------|-----------------------------------------------------|--|--|--|--|--|
| 1       | I/O             | I      | P0[1]           | Integrating Input                                   |  |  |  |  |  |
| 2       | I/O             | I      | P2[7]           |                                                     |  |  |  |  |  |
| 3       | I/O             | I      | P2[5]           |                                                     |  |  |  |  |  |
| 4       | I/O             | I      | P2[3]           |                                                     |  |  |  |  |  |
| 5       | I/O             | I      | P2[1]           |                                                     |  |  |  |  |  |
| 6       | I/O             | I      | P3[3]           |                                                     |  |  |  |  |  |
| 7       | I/O             | I      | P3[1]           |                                                     |  |  |  |  |  |
| 8       | I <sub>ОН</sub> | I      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                        |  |  |  |  |  |
| 9       | I <sub>ОН</sub> | I      | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                      |  |  |  |  |  |
| 10      | I <sub>OH</sub> | I      | P1[3]           | SPI CLK                                             |  |  |  |  |  |
| 11      | I <sub>ОН</sub> | I      | P1[1]           | CLK <sup>[6]</sup> , I <sup>2</sup> C SCL, SPI MOSI |  |  |  |  |  |
| 12      | Po              | wer    | V <sub>SS</sub> | Ground connection                                   |  |  |  |  |  |
| 13      | I <sub>OH</sub> | I      | P1[0]           | DATA <sup>[6]</sup> , I <sup>2</sup> C SDA          |  |  |  |  |  |
| 14      | I <sub>OH</sub> | I      | P1[2]           |                                                     |  |  |  |  |  |
| 15      | I <sub>OH</sub> |        | P1[4]           | Optional external clock input (EXTCLK)              |  |  |  |  |  |
| 16      | I <sub>OH</sub> | I      | P1[6]           |                                                     |  |  |  |  |  |
| 17      | Input           |        | XRES            | Active high external reset with internal pull-down  |  |  |  |  |  |

#### Notes

- 5. The center pad on the QFN package is connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it is electrically floated and not connected to any other signal.
- 6. These are the ISSP pins, that are not high Z at POR (Power on reset). Refer the PSoC Programmable System-on-Chip Technical Reference Manual for details.



## 48-pin OCD Part Pinout

The 48-pin QFN part table and pin diagram is for the CY8C20024 On-Chip Debug (OCD) PSoC device. This part is only used for in-circuit debugging. It is NOT available for production.



|         | • p • • • •     |        | , , , |                                                     |  |  |  |
|---------|-----------------|--------|-------|-----------------------------------------------------|--|--|--|
| Pin No. | Digital         | Analog | Name  | Description                                         |  |  |  |
| 1       |                 |        | NC    | No connection                                       |  |  |  |
| 2       | I/O             | I      | P0[1] | Integrating Input                                   |  |  |  |
| 3       | I/O             | I      | P2[7] |                                                     |  |  |  |
| 4       | I/O             | I      | P2[5] |                                                     |  |  |  |
| 5       | I/O             | I      | P2[3] |                                                     |  |  |  |
| 6       | I/O             | I      | P2[1] |                                                     |  |  |  |
| 7       | I/O             | I      | P3[3] |                                                     |  |  |  |
| 8       | I/O             | I      | P3[1] |                                                     |  |  |  |
| 9       | I <sub>OH</sub> | I      | P1[7] | I <sup>2</sup> C SCL, SPI SS                        |  |  |  |
| 10      | I <sub>OH</sub> | I      | P1[5] | I <sup>2</sup> C SDA, SPI MISO                      |  |  |  |
| 11      |                 |        | NC    | No connection                                       |  |  |  |
| 12      |                 |        | NC    | No connection                                       |  |  |  |
| 13      |                 |        | NC    | No connection                                       |  |  |  |
| 14      |                 |        | NC    | No connection                                       |  |  |  |
| 15      | I <sub>OH</sub> | I      | P1[3] | SPICLK                                              |  |  |  |
| 16      | I <sub>OH</sub> | I      | P1[1] | CLK <sup>[8]</sup> , I <sup>2</sup> C SCL, SPI MOSI |  |  |  |
| 17      | Pc              | wer    | Vss   | Ground connection                                   |  |  |  |
| 18      |                 |        | CCLK  | OCD CPU clock output                                |  |  |  |
| 19      |                 |        | HCLK  | OCD high speed clock output                         |  |  |  |
| 20      | I <sub>OH</sub> | I      | P1[0] | DATA <sup>[8]</sup> , I <sup>2</sup> C SDA          |  |  |  |

#### Table 5. 48-pin OCD Part Pinout (QFN<sup>[7]</sup>)

#### Notes

7. The center pad on the QFN package is connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it is electrically floated and not connected to any other signal.

8. These are the ISSP pins, that are not high Z at POR (Power on reset). Refer the PSoC Programmable System-on-Chip Technical Reference Manual for details.



| Pin No. | Digital         | Analog | Name            | Description                                        |  |  |  |  |  |
|---------|-----------------|--------|-----------------|----------------------------------------------------|--|--|--|--|--|
| 21      | I <sub>OH</sub> | I      | P1[2]           |                                                    |  |  |  |  |  |
| 22      |                 |        | NC              | No connection                                      |  |  |  |  |  |
| 23      |                 |        | NC              | No connection                                      |  |  |  |  |  |
| 24      |                 |        | NC              | No connection                                      |  |  |  |  |  |
| 25      | I <sub>OH</sub> | I      | P1[4]           | Optional external clock input (EXTCLK)             |  |  |  |  |  |
| 26      | I <sub>OH</sub> | I      | P1[6]           |                                                    |  |  |  |  |  |
| 27      | In              | put    | XRES            | Active high external reset with internal pull-down |  |  |  |  |  |
| 28      | I/O             | I      | P3[0]           |                                                    |  |  |  |  |  |
| 29      | I/O             | I      | P3[2]           |                                                    |  |  |  |  |  |
| 30      | I/O             | I      | P2[0]           |                                                    |  |  |  |  |  |
| 31      | I/O             | I      | P2[2]           |                                                    |  |  |  |  |  |
| 32      | I/O             | I      | P2[4]           |                                                    |  |  |  |  |  |
| 33      | I/O             | I      | P2[6]           |                                                    |  |  |  |  |  |
| 34      | I/O             | I      | P0[0]           |                                                    |  |  |  |  |  |
| 35      | I/O             | I      | P0[2]           |                                                    |  |  |  |  |  |
| 36      | I/O             | I      | P0[4]           |                                                    |  |  |  |  |  |
| 37      |                 | •      | NC              | No connection                                      |  |  |  |  |  |
| 38      |                 |        | NC              | No connection                                      |  |  |  |  |  |
| 39      |                 |        | NC              | No connection                                      |  |  |  |  |  |
| 40      | I/O             | I      | P0[6]           |                                                    |  |  |  |  |  |
| 41      | Po              | wer    | V <sub>DD</sub> | Supply voltage                                     |  |  |  |  |  |
| 42      |                 |        | OCDO            | OCD odd data output                                |  |  |  |  |  |
| 43      |                 |        | OCDE            | OCD even data I/O                                  |  |  |  |  |  |
| 44      | I/O             | I      | P0[7]           |                                                    |  |  |  |  |  |
| 45      | I/O             | I      | P0[5]           |                                                    |  |  |  |  |  |
| 46      | I/O             | I      | P0[3]           | Integrating input                                  |  |  |  |  |  |
| 47      | Po              | wer    | V <sub>SS</sub> | Ground connection                                  |  |  |  |  |  |
| 48      |                 |        | NC              | No connection                                      |  |  |  |  |  |
| CP      | Po              | wer    | V <sub>SS</sub> | Center pad is connected to ground                  |  |  |  |  |  |

# Table 5. 48-pin OCD Part Pinout (QFN <sup>[7]</sup>) (continued)

A = Analog, I = Input, O = Output, NC = No Connection H = 5 mA High Output Drive.



# **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C20224, CY8C20324, CY8C20424, and CY8C20524 PSoC devices. For the latest electrical specifications, visit the web at http://www.cypress.com/psoc.

Specifications are valid for –40  $^\circ C \le T_A \le 85$   $^\circ C$  and  $T_J \le 100$   $^\circ C$  as specified, except where noted.

Refer to Table 16 on page 19 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode.

#### Figure 8. Voltage versus CPU Frequency and IMO Frequency Trim Options





#### **Absolute Maximum Ratings**

#### Table 6. Absolute Maximum Ratings

| Symbol           | Description                                     | Min            | Тур | Max                   | Units | Notes                                                                                                                                                                                                  |
|------------------|-------------------------------------------------|----------------|-----|-----------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub> | Storage temperature                             | -55            | 25  | +100                  | °C    | Higher storage temperatures<br>reduces data retention time.<br>Recommended storage<br>temperature is +25 °C ± 25 °C.<br>Extended duration storage<br>temperatures above 65 °C<br>degrades reliability. |
| T <sub>A</sub>   | Ambient temperature with power applied          | -40            | -   | +85                   | °C    |                                                                                                                                                                                                        |
| V <sub>DD</sub>  | Supply voltage on $V_{DD}$ relative to $V_{SS}$ | -0.5           | -   | +6.0                  | V     |                                                                                                                                                                                                        |
| V <sub>IO</sub>  | DC input voltage                                | $V_{SS} - 0.5$ | -   | V <sub>DD</sub> + 0.5 | V     |                                                                                                                                                                                                        |
| V <sub>IOZ</sub> | DC voltage applied to tri-state                 | $V_{SS} - 0.5$ | -   | V <sub>DD</sub> + 0.5 | V     |                                                                                                                                                                                                        |
| I <sub>MIO</sub> | Maximum current into any port pin               | -25            | -   | +50                   | mA    |                                                                                                                                                                                                        |
| ESD              | Electrostatic discharge voltage                 | 2000           | -   | -                     | V     | Human Body Model ESD.                                                                                                                                                                                  |
| LU               | Latch-up current                                | -              | -   | 200                   | mA    |                                                                                                                                                                                                        |

### **Operating Temperature**

#### Table 7. Operating Temperature

| Symbol         | Description          | Min | Тур | Мах  | Units | Notes                                                                                                                                                                                 |
|----------------|----------------------|-----|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient temperature  | -40 | -   | +85  | °C    |                                                                                                                                                                                       |
| Тյ             | Junction temperature | -40 | _   | +100 | °C    | The temperature rise from ambient<br>to junction is package specific.<br>See Table 31 on page 30. The<br>user must limit the power<br>consumption to comply with this<br>requirement. |



## **DC Electrical Characteristics**

#### DC Chip Level Specifications

Table 8lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and<br/>-40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 °C. These are for design guidance only.

#### Table 8. DC Chip Level Specifications

| Symbol            | Description                                                                                                                | Min  | Тур | Max  | Units | Notes                                                                            |
|-------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|----------------------------------------------------------------------------------|
| V <sub>DD</sub>   | Supply voltage                                                                                                             | 2.40 | -   | 5.25 | V     |                                                                                  |
| I <sub>DD12</sub> | Supply current, IMO = 12 MHz                                                                                               | -    | 1.5 | 2.5  | mA    | Conditions are V <sub>DD</sub> = 3.0 V,<br>T <sub>A</sub> = 25 °C, CPU = 12 MHz. |
| I <sub>DD6</sub>  | Supply current, IMO = 6 MHz                                                                                                | -    | 1   | 1.5  | mA    | Conditions are V <sub>DD</sub> = 3.0 V,<br>T <sub>A</sub> = 25 °C, CPU = 6 MHz.  |
| I <sub>SB27</sub> | Sleep (Mode) current with POR,<br>LVD, sleep timer, WDT, and<br>internal slow oscillator active. Mid<br>temperature range. | -    | 2.6 | 4    | μA    | $V_{DD}$ = 2.55 V, 0 °C $\leq$ T <sub>A</sub> $\leq$ 40 °C.                      |
| I <sub>SB</sub>   | Sleep (Mode) current with POR,<br>LVD, sleep timer, WDT, and<br>internal slow oscillator active.                           | -    | 2.8 | 5    | μA    | $V_{DD}$ = 3.3 V, -40 °C $\leq$ T <sub>A</sub> $\leq$ 85 °C.                     |

#### DC GPIO Specifications

Unless otherwise noted, Table 9 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V, 3.3 V, and 2.7 V at 25 °C. These are for design guidance only.

| Table 9. 5 V and 3.3 V DC GPI | O Specifications |
|-------------------------------|------------------|
|-------------------------------|------------------|

| Symbol            | Description                                                             | Min                   | Тур | Max | Units | Notes                                                                                                                                                |
|-------------------|-------------------------------------------------------------------------|-----------------------|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>   | Pull-up resistor                                                        | 4                     | 5.6 | 8   | kΩ    |                                                                                                                                                      |
| V <sub>OH1</sub>  | High output voltage,<br>port 0, 2, or 3 pins                            | V <sub>DD</sub> – 0.2 | -   | -   | V     | $I_{OH} \le 10 \ \mu$ A, $V_{DD} \ge 3.0 \ V$ , maximum of 20 mA source current in all I/Os.                                                         |
| V <sub>OH2</sub>  | High output voltage, port 0, 2, or 3 pins                               | V <sub>DD</sub> – 0.9 | -   | -   | V     | $I_{OH}$ = 1 mA, $V_{DD} \ge 3.0$ V, maximum of 20 mA source current in all I/Os.                                                                    |
| V <sub>OH3</sub>  | High output voltage,<br>port 1 pins with LDO regulator<br>disabled      | V <sub>DD</sub> – 0.2 | -   | -   | V     | $I_{OH} < 10 \ \mu$ A, $V_{DD} \ge 3.0 \ V$ , maximum of 10 mA source current in all I/Os.                                                           |
| V <sub>OH4</sub>  | High output voltage,<br>port 1 pins with LDO regulator<br>disabled      | V <sub>DD</sub> – 0.9 | -   | -   | V     | $I_{OH} = 5 \text{ mA}, V_{DD} \ge 3.0 \text{ V}, \text{ maximum of} 20 \text{ mA source current in all I/Os.}$                                      |
| V <sub>OH5</sub>  | High output voltage,<br>port 1 pins with 3.0 V LDO<br>regulator enabled | 2.7                   | 3.0 | 3.3 | V     | $I_{OH} < 10 \ \mu$ A, $V_{DD} \ge 3.1 \ V$ , maximum of 4 I/Os all sourcing 5 mA.                                                                   |
| V <sub>OH6</sub>  | High output voltage,<br>port 1 pins with 3.0 V LDO<br>regulator enabled | 2.2                   | -   | -   | V     | $I_{OH} = 5 \text{ mA}, V_{DD} \ge 3.1 \text{ V}, \text{ maximum of}$<br>20 mA source current in all I/Os.                                           |
| V <sub>OH7</sub>  | High output voltage,<br>port 1 pins with 2.4 V LDO<br>regulator enabled | 2.1                   | 2.4 | 2.7 | V     | $I_{OH} < 10 \ \mu$ A, $V_{DD} \ge 3.0 \ V$ , maximum of 20 mA source current in all I/Os.                                                           |
| V <sub>OH8</sub>  | High output voltage,<br>port 1 pins with 2.4 V LDO<br>regulator enabled | 2.0                   | -   | -   | V     | $I_{OH}$ < 200 µA, $V_{DD} \ge$ 3.0 V, maximum of 20 mA source current in all I/Os.                                                                  |
| V <sub>OH9</sub>  | High output voltage,<br>port 1 pins with 1.8 V LDO<br>regulator enabled | 1.6                   | 1.8 | 2.0 | V     | $I_{OH}$ < 10 µA, 3.0 V $\le$ V <sub>DD</sub> $\le$ 3.6 V,<br>0 °C $\le$ T <sub>A</sub> $\le$ 85 °C, maximum of 20 mA<br>source current in all I/Os. |
| V <sub>OH10</sub> | High output voltage,<br>port 1 pins with 1.8 V LDO<br>regulator enabled | 1.5                   | _   | _   | V     | $I_{OH}$ < 100 $\mu A, 3.0$ V $\leq$ V_{DD} $\leq$ 3.6 V, 0 $^\circ C \leq$ TA $\leq$ 85 $^\circ C,$ maximum of 20 mA source current in all I/Os.    |



### Table 9. 5 V and 3.3 V DC GPIO Specifications (continued)

| Symbol           | Description                                                              | Min | Тур | Max  | Units | Notes                                                                                                                                                                                                 |
|------------------|--------------------------------------------------------------------------|-----|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OL</sub>  | Low output voltage                                                       | -   | _   | 0.75 | V     | $I_{OL}$ = 20 mA, $V_{DD}$ > 3.0V, maximum of<br>60 mA sink current on even port pins<br>(for example, P0[2] and P1[4]) and 60<br>mA sink current on odd port pins (for<br>example, P0[3] and P1[5]). |
| I <sub>OH2</sub> | High level source current,<br>port 0, 2, or 3 pins                       | 1   | _   | -    | mA    | $V_{OH} = V_{DD} - 0.9$ , for the limitations of<br>the total current and $I_{OH}$ at other $V_{OH}$<br>levels see the notes for $V_{OH}$ .                                                           |
| I <sub>OH4</sub> | High level source current,<br>port 1 pins with LDO regulator<br>disabled | 5   | _   | -    | mA    | $V_{OH} = V_{DD} - 0.9$ , for the limitations of<br>the total current and $I_{OH}$ at other $V_{OH}$<br>levels see the notes for $V_{OH}$ .                                                           |
| I <sub>OL</sub>  | Low level sink current                                                   | 20  | -   | -    | mA    | $V_{OH}$ = 0.75 V, see the limitations of the total current in the note for $V_{OL}$ .                                                                                                                |
| V <sub>IL</sub>  | Input low voltage                                                        | -   | -   | 0.8  | V     | $3.0 \text{ V} \leq \text{V}_{DD} \leq 5.25 \text{ V}$                                                                                                                                                |
| V <sub>IH</sub>  | Input high voltage                                                       | 2.0 | -   |      | V     | $3.0~V \leq V_{DD} \leq 5.25~V$                                                                                                                                                                       |
| V <sub>H</sub>   | Input hysteresis voltage                                                 | -   | 140 | -    | mV    |                                                                                                                                                                                                       |
| IIL              | Input leakage (absolute value)                                           | -   | 1   | -    | nA    | Gross tested to 1 µA                                                                                                                                                                                  |
| C <sub>IN</sub>  | Capacitive load on pins as input                                         | 0.5 | 1.7 | 5    | pF    | Package and pin dependent<br>temperature = 25 °C                                                                                                                                                      |
| C <sub>OUT</sub> | Capacitive load on pins as output                                        | 0.5 | 1.7 | 5    | pF    | Package and pin dependent<br>temperature = 25 °C                                                                                                                                                      |

### Table 10. 2.7 V DC GPIO Specifications

| Symbol            | Description                                                              | Min                   | Тур | Max  | Units | Notes                                                                                                                                                                                                                       |
|-------------------|--------------------------------------------------------------------------|-----------------------|-----|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>   | Pull-up resistor                                                         | 4                     | 5.6 | 8    | kΩ    |                                                                                                                                                                                                                             |
| V <sub>OH1</sub>  | High output voltage,<br>port 1 pins with LDO regulator<br>disabled       | V <sub>DD</sub> – 0.2 | -   | _    | V     | I <sub>OH</sub> < 10 μA, maximum of 10 mA<br>source current in all I/Os.                                                                                                                                                    |
| V <sub>OH2</sub>  | High output voltage,<br>port 1 pins with LDO regulator<br>disabled       | V <sub>DD</sub> – 0.5 | -   | _    | V     | I <sub>OH</sub> = 2 mA, maximum of 10 mA source current in all I/Os.                                                                                                                                                        |
| V <sub>OL</sub>   | Low output voltage                                                       | _                     | _   | 0.75 | V     | I <sub>OL</sub> = 10 mA, maximum of 30 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]).                                 |
| I <sub>OH2</sub>  | High level source current,<br>port 1 pins with LDO regulator<br>disabled | 2                     | -   | _    | mA    | $V_{OH} = V_{DD} - 0.5$ , for the limitations of<br>the total current and $I_{OH}$ at other $V_{OH}$<br>levels see the notes for $V_{OH}$ .                                                                                 |
| I <sub>OL</sub>   | Low level sink current                                                   | 10                    | -   | -    | mA    | $V_{OH}$ = 0.75 V, see the limitations of the total current in the note for $V_{OL}$ .                                                                                                                                      |
| V <sub>OLP1</sub> | Low output voltage port 1 pins                                           | -                     | _   | 0.4  | V     | IOL = 5 mA, maximum of 50 mA sink<br>current on even port pins (for example,<br>P0[2] and P3[4]) and 50 mA sink<br>current on odd port pins (for example,<br>P0[3] and P2[5]).<br>2.4 V $\leq$ V <sub>DD</sub> $\leq$ 3.0 V |
| V <sub>IL</sub>   | Input low voltage                                                        | -                     | -   | 0.75 | V     | $2.4 \text{ V} \leq \text{V}_{DD} \leq 3.0 \text{ V}$                                                                                                                                                                       |
| V <sub>IH1</sub>  | Input high voltage                                                       | 1.4                   | _   | -    | V     | $2.4 \text{ V} \leq \text{V}_{DD} \leq 2.7 \text{ V}$                                                                                                                                                                       |
| V <sub>IH2</sub>  | Input high voltage                                                       | 1.6                   | _   | _    | V     | $2.7 \text{ V} \le \text{V}_{DD} \le 3.0 \text{ V}$                                                                                                                                                                         |
| V <sub>H</sub>    | Input hysteresis voltage                                                 | _                     | 60  | _    | mV    |                                                                                                                                                                                                                             |
| IIL               | Input leakage (absolute value)                                           | -                     | 1   |      | nA    | Gross tested to 1 µA                                                                                                                                                                                                        |



#### DC Programming Specifications

Table 14 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 °C. These are for design guidance only.

#### Table 14. DC Programming Specifications

| Symbol                | Description                                                                           | Min                   | Тур | Мах                    | Units | Notes                                                                                        |
|-----------------------|---------------------------------------------------------------------------------------|-----------------------|-----|------------------------|-------|----------------------------------------------------------------------------------------------|
| V <sub>DDP</sub>      | V <sub>DD</sub> for programming and erase                                             | 4.5                   | 5   | 5.5                    | V     | This specification applies to the<br>functional requirements of external<br>programmer tools |
| V <sub>DDLV</sub>     | Low $V_{DD}$ for verify                                                               | 2.4                   | 2.5 | 2.6                    | V     | This specification applies to the<br>functional requirements of external<br>programmer tools |
| V <sub>DDHV</sub>     | High V <sub>DD</sub> for verify                                                       | 5.1                   | 5.2 | 5.3                    | V     | This specification applies to the<br>functional requirements of external<br>programmer tools |
| V <sub>DDIWRITE</sub> | Supply voltage for flash write<br>operation                                           | 2.7                   | _   | 5.25                   | V     | This specification applies to this device<br>when it is executing internal flash<br>writes   |
| I <sub>DDP</sub>      | Supply current during<br>programming or verify                                        | -                     | 5   | 25                     | mA    |                                                                                              |
| V <sub>ILP</sub>      | Input low voltage during<br>programming or verify                                     | -                     | -   | 0.8                    | V     |                                                                                              |
| V <sub>IHP</sub>      | Input high voltage during<br>programming or verify                                    | 2.2                   | -   | -                      | V     |                                                                                              |
| I <sub>ILP</sub>      | Input current when applying Vilp<br>to P1[0] or P1[1] during<br>programming or verify | -                     | _   | 0.2                    | mA    | Driving internal pull-down resistor.                                                         |
| I <sub>IHP</sub>      | Input current when applying Vihp<br>to P1[0] or P1[1] during<br>programming or verify | -                     | _   | 1.5                    | mA    | Driving internal pull-down resistor.                                                         |
| V <sub>OLV</sub>      | Output low voltage during<br>programming or verify                                    | -                     | -   | V <sub>SS</sub> + 0.75 | V     |                                                                                              |
| V <sub>OHV</sub>      | Output high voltage during<br>programming or verify                                   | V <sub>DD</sub> – 1.0 | -   | V <sub>DD</sub>        | V     |                                                                                              |
| Flash <sub>ENPB</sub> | Flash endurance (per block) <sup>[12]</sup>                                           | 50,000                | -   | -                      | -     | Erase/write cycles per block.                                                                |
| Flash <sub>ENT</sub>  | Flash endurance (total) <sup>[13]</sup>                                               | 1,800,000             | _   | -                      | _     | Erase/write cycles.                                                                          |
| Flash <sub>DR</sub>   | Flash data retention                                                                  | 10                    | -   | -                      | Years |                                                                                              |

#### DC I<sup>2</sup>C Specifications

Table 15 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 °C. These are for design guidance only.

#### Table 15. DC I<sup>2</sup>C Specifications<sup>[14]</sup>

| Symbol             | Description      | Min                 | Тур | Max                  | Units | Notes                            |
|--------------------|------------------|---------------------|-----|----------------------|-------|----------------------------------|
| V <sub>ILI2C</sub> | Input low level  | -                   | _   | $0.3 \times V_{DD}$  | V     | $2.4~V \leq V_{DD} \leq 3.6~V$   |
|                    |                  | -                   | -   | $0.25 \times V_{DD}$ | V     | $4.75~V \leq V_{DD} \leq 5.25~V$ |
| V <sub>IHI2C</sub> | Input high level | $0.7 \times V_{DD}$ | _   | _                    | V     | $2.4~V \leq V_{DD} \leq 5.25~V$  |

Notes

13. A maximum of 36 × 50,000 block endurance cycles is allowed. This is balanced between operations on 36 × 1 blocks of 50,000 maximum cycles each, 36 × 2 blocks of 25,000 maximum cycles each, or 36 × 4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36 × 50,000 and that no single block ever sees more than 50,000 cycles).

14. All GPIO meet the DC GPIO V<sub>IL</sub> and V<sub>IH</sub> specifications found in the DC GPIO Specifications sections. The  $I^2$ C GPIO pins also meet the above specs.

<sup>12.</sup> The 50,000 cycle flash endurance per block will only be guaranteed if the flash is operating within one voltage range. Voltage ranges are 2.4 V to 3.0 V, 3.0 V to 3.6 V and 4.75 V to 5.25 V.



## **AC Electrical Characteristics**

#### AC Chip Level Specifications

Table 16 and Table 17 list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 °C. These are for design guidance only.

Table 16. 5 V and 3.3 V AC Chip-Level Specifications

| Symbol                               | Description                                                          | Min  | Тур | Max  | Units | Notes                                                                                                                                                                                |
|--------------------------------------|----------------------------------------------------------------------|------|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>CPU1</sub>                    | CPU frequency (3.3 V nominal)                                        | 0.75 | -   | 12.6 | MHz   | 12 MHz only for SLIMO Mode = 0                                                                                                                                                       |
| F <sub>32K1</sub>                    | ILO frequency                                                        | 15   | 32  | 64   | kHz   |                                                                                                                                                                                      |
| F <sub>32K_U</sub>                   | ILO untrimmed frequency                                              | 5    | _   | 100  | kHz   | After a reset and before the M8C starts<br>to run, the ILO is not trimmed. See the<br>System Resets section of the PSoC<br>Technical Reference Manual for<br>details on this timing. |
| F <sub>IMO12</sub>                   | IMO stability for 12 MHz<br>(Commercial temperature) <sup>[15]</sup> | 11.4 | 12  | 12.6 | MHz   | Trimmed for 3.3 V operation using factory trim values.<br>See Figure 8 on page 14,<br>SLIMO Mode = 0.                                                                                |
| F <sub>IMO6</sub>                    | IMO stability for 6 MHz<br>(Commercial temperature)                  | 5.5  | 6.0 | 6.5  | MHz   | Trimmed for 3.3 V operation using factory trim values.<br>See Figure 8 on page 14,<br>SLIMO Mode = 1.                                                                                |
| DCIMO                                | Duty cycle of IMO                                                    | 40   | 50  | 60   | %     |                                                                                                                                                                                      |
| DC <sub>ILO</sub>                    | ILO duty cycle                                                       | 20   | 50  | 80   | %     |                                                                                                                                                                                      |
| t <sub>RAMP</sub>                    | Supply ramp time                                                     | 0    | -   | -    | μs    |                                                                                                                                                                                      |
| t <sub>XRST</sub>                    | External reset pulse width                                           | 10   | -   | -    | μs    |                                                                                                                                                                                      |
| t <sub>POWERUP</sub>                 | Time from end of POR to CPU executing code                           | -    | 16  | 100  | ms    | Power up from 0 V. See the System<br>Resets section of the PSoC Technical<br>Reference Manual.                                                                                       |
| t <sub>jit_IMO</sub> <sup>[16]</sup> | 12 MHz IMO cycle-to-cycle jitter (RMS)                               | -    | 200 | 1600 | ps    |                                                                                                                                                                                      |
|                                      | 12 MHz IMO long term N<br>cycle-to-cycle jitter (RMS)                | -    | 600 | 1400 | ps    | N = 32                                                                                                                                                                               |
|                                      | 12 MHz IMO period jitter (RMS)                                       | _    | 100 | 900  | ps    |                                                                                                                                                                                      |

Notes 15.0 °C to 70 °C ambient, V<sub>DD</sub> = 3.3 V. 16. Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products - AN5054 for more information.



#### AC GPIO Specifications

Table 18 and Table 19 list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 °C. These are for design guidance only.

#### Table 18. 5 V and 3.3 V AC GPIO Specifications

| Symbol               | Description                                                | Min | Тур | Max | Units | Notes                                                                |
|----------------------|------------------------------------------------------------|-----|-----|-----|-------|----------------------------------------------------------------------|
| F <sub>GPIO</sub>    | GPIO operating frequency                                   | 0   | -   | 6   | MHz   | Normal strong mode, Port 1.                                          |
| t <sub>Rise023</sub> | Rise time, strong mode,<br>Cload = 50 pF,<br>ports 0, 2, 3 | 15  | -   | 80  | ns    | V <sub>DD</sub> = 3.0 V to 3.6 V and 4.75 V to<br>5.25 V, 10% to 90% |
| t <sub>Rise1</sub>   | Rise time, strong mode,<br>Cload = 50 pF,<br>port 1        | 10  | -   | 50  | ns    | V <sub>DD</sub> = 3.0 V to 3.6 V, 10% to 90%                         |
| t <sub>Fall</sub>    | Fall time, strong mode,<br>Cload = 50 pF,<br>all ports     | 10  | -   | 50  | ns    | V <sub>DD</sub> = 3.0 V to 3.6 V and 4.75 V to<br>5.25 V, 10% to 90% |

#### Table 19. 2.7 V AC GPIO Specifications

| Symbol               | Description                                                | Min | Тур | Max | Units | Notes                                        |
|----------------------|------------------------------------------------------------|-----|-----|-----|-------|----------------------------------------------|
| F <sub>GPIO</sub>    | GPIO operating frequency                                   | 0   | -   | 1.5 | MHz   | Normal Strong Mode, Port 1.                  |
| t <sub>Rise023</sub> | Rise time, strong mode,<br>Cload = 50 pF,<br>ports 0, 2, 3 | 15  | -   | 100 | ns    | V <sub>DD</sub> = 2.4 V to 3.0 V, 10% to 90% |
| t <sub>Rise1</sub>   | Rise time, strong mode,<br>Cload = 50 pF,<br>port 1        | 10  | -   | 70  | ns    | V <sub>DD</sub> = 2.4 V to 3.0 V, 10% to 90% |
| t <sub>Fall</sub>    | Fall time, strong mode,<br>Cload = 50 pF,<br>all ports     | 10  | -   | 70  | ns    | V <sub>DD</sub> = 2.4 V to 3.0 V, 10% to 90% |

#### Figure 9. GPIO Timing Diagram



#### AC Comparator Specifications

Table 20 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25 °C. These are for design guidance only.

 Table 20. AC Comparator Specifications

| Symbol            | Description                                  | Min | Тур | Мах        | Units    | Notes                                                      |
|-------------------|----------------------------------------------|-----|-----|------------|----------|------------------------------------------------------------|
| t <sub>COMP</sub> | Comparator response time,<br>50 mV overdrive | I   | _   | 100<br>200 | ns<br>ns | V <sub>DD</sub> ≥ 3.0 V<br>2.4 V < V <sub>CC</sub> < 3.0 V |





Figure 10. Definition for Timing for Fast or Standard Mode on the I<sup>2</sup>C Bus

AC SPI Specifications

#### Table 28. SPI Master AC Specifications

| Symbol               | Description             | Conditions | Min | Тур | Max | Units |
|----------------------|-------------------------|------------|-----|-----|-----|-------|
| F <sub>SCLK</sub>    | SCLK clock frequency    |            | -   | _   | 12  | MHz   |
| DC                   | SCLK duty cycle         |            | -   | 50  | -   | %     |
| t <sub>SETUP</sub>   | MISO to SCLK setup time |            | 40  | _   | -   | ns    |
| t <sub>HOLD</sub>    | SCLK to MISO hold time  |            | 40  | _   | -   | ns    |
| t <sub>OUT_VAL</sub> | SCLK to MOSI valid time |            | -   | _   | 40  | ns    |
| t <sub>о∪т_н</sub>   | MOSI high time          |            | 40  | _   | -   | ns    |

#### Table 29. SPI Slave AC Specifications

| Symbol                 | Description                    | Conditions | Min    | Тур | Мах | Units |
|------------------------|--------------------------------|------------|--------|-----|-----|-------|
| F <sub>SCLK</sub>      | SCLK clock frequency           |            | -      | -   | 4   | MHz   |
| t <sub>LOW</sub>       | SCLK low time                  |            | 41.67  | -   | -   | ns    |
| t <sub>HIGH</sub>      | SCLK high time                 |            | 41.67  | -   | -   | ns    |
| t <sub>SETUP</sub>     | MOSI to SCLK setup time        |            | 30     | -   | -   | ns    |
| t <sub>HOLD</sub>      | SCLK to MOSI hold time         |            | 50     | -   | -   | ns    |
| t <sub>SS_MISO</sub>   | SS high to MISO valid          |            | -      | -   | 153 | ns    |
| t <sub>SCLK_MISO</sub> | SCLK to MISO valid             |            | -      | -   | 125 | ns    |
| t <sub>SS_HIGH</sub>   | SS high time                   |            | -      | -   | 50  | ns    |
| t <sub>SS_CLK</sub>    | Time from SS low to first SCLK |            | 2/SCLK | -   | -   | ns    |
| t <sub>CLK_SS</sub>    | Time from last SCLK to SS high |            | 2/SCLK | -   | -   | ns    |



# **Ordering Information**

Table 30 lists the CY8C20224, CY8C20324, CY8C20424, and CY8C20524 PSoC devices key package features and ordering codes.

| Table 30. | PSoC Device Ke   | v Features and | d Orderina | Information |
|-----------|------------------|----------------|------------|-------------|
|           | I GOO DEVICE INC | y i culuico un | a oracring | mormanon    |

| Package                                           | Ordering Code     | Flash<br>(Bytes) | SRAM<br>(Bytes) | Maximum<br>Number of<br>Buttons | Maximum<br>Number of<br>Sliders | Maximum<br>Number of<br>LEDs | Configurable<br>LED Behavior<br>(Fade, Strobe) | Proximity<br>Sensing |
|---------------------------------------------------|-------------------|------------------|-----------------|---------------------------------|---------------------------------|------------------------------|------------------------------------------------|----------------------|
| 16-pin (3 × 3 mm 0.60 Max)<br>COL                 | CY8C20224-12LKXI  | 8 K              | 512             | 10                              | 1                               | 13                           | Yes                                            | Yes                  |
| 16-pin (3 × 3 mm 0.60 Max)<br>COL (Tape and Reel) | CY8C20224-12LKXIT | 8 K              | 512             | 10                              | 1                               | 13                           | Yes                                            | Yes                  |
| 24-pin (4 × 4 mm 0.60 Max)<br>QFN                 | CY8C20324-12LQXI  | 8 K              | 512             | 17                              | 1                               | 20                           | Yes                                            | Yes                  |
| 24-pin (4 × 4 mm 0.60 Max)<br>QFN (Tape and Reel) | CY8C20324-12LQXIT | 8 K              | 512             | 17                              | 1                               | 20                           | Yes                                            | Yes                  |
| 28-pin (210-Mil) SSOP                             | CY8C20524-12PVXI  | 8 K              | 512             | 21                              | 1                               | 24                           | Yes                                            | Yes                  |
| 28-pin (210-Mil) SSOP<br>(Tape and Reel)          | CY8C20524-12PVXIT | 8 K              | 512             | 21                              | 1                               | 24                           | Yes                                            | Yes                  |
| 32-pin (5 × 5 mm 0.60 Max)<br>QFN (Sawn)          | CY8C20424-12LQXI  | 8 K              | 512             | 25                              | 1                               | 28                           | Yes                                            | Yes                  |
| 32-pin (5 × 5 mm 0.60 Max)<br>QFN (Sawn)          | CY8C20424-12LQXIT | 8 K              | 512             | 25                              | 1                               | 28                           | Yes                                            | Yes                  |

Note For Die sales information, contact a local Cypress sales office or Field Applications Engineer (FAE).

#### **Ordering Code Definitions**











#### Figure 14. 32-pin QFN (5 × 5 × 0.55 mm) 1.3 × 2.7 E-Pad (Sawn Type) Package Outline, 001-48913 TOP VIEW SIDE VIEW BOTTOM VIEW

Figure 15. 48-pin QFN (7 × 7 × 1.0 mm) 5.1 × 5.1 E-Pad (Subcon Punch Type Package) Package Outline, 001-12919



**Important** For information on the preferred dimensions for mounting the QFN packages, see the following application note at http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf.

It is important to note that pinned vias for thermal conduction are not required for the low power 24, 32, and 48-pin QFN PSoC devices.



## **Thermal Impedances**

### Table 31. Thermal Impedances Per Package

| Package                    | Typical θ <sub>JA</sub> <sup>[20]</sup> |
|----------------------------|-----------------------------------------|
| 16-pin COL                 | 46 °C/W                                 |
| 24-pin QFN <sup>[21]</sup> | 25 °C/W                                 |
| 28-pin SSOP                | 96 °C/W                                 |
| 32-pin QFN <sup>[21]</sup> | 27 °C/W                                 |
| 48-pin QFN <sup>[21]</sup> | 28 °C/W                                 |

#### **Solder Reflow Specifications**

Table 32 lists the minimum solder reflow peak temperature to achieve good solderability.

#### Table 32. Solder Reflow Specifications

| Package     | Maximum Peak Temperature | Time at Maximum Peak Temperature |
|-------------|--------------------------|----------------------------------|
| 16-pin COL  | 260 °C                   | 30 s                             |
| 24-pin QFN  | 260 °C                   | 30 s                             |
| 28-pin SSOP | 260 °C                   | 30 s                             |
| 32-pin QFN  | 260 °C                   | 30 s                             |
| 48-pin QFN  | 260 °C                   | 30 s                             |



## **Document Conventions**

#### **Units of Measure**

Table 35 lists the units of measures.

## Table 35. Units of Measure

| Symbol | Unit of Measure | Symbol | Unit of Measure |
|--------|-----------------|--------|-----------------|
| °C     | degree Celsius  | ms     | millisecond     |
| pF     | picofarad       | ns     | nanosecond      |
| kHz    | kilohertz       | ps     | picosecond      |
| MHz    | megahertz       | μV     | microvolts      |
| kΩ     | kilohm          | mV     | millivolts      |
| Ω      | ohm             | V      | volts           |
| μA     | microampere     | W      | watt            |
| mA     | milliampere     | mm     | millimeter      |
| nA     | nanoampere      | %      | percent         |
| μs     | microsecond     |        |                 |

#### **Numeric Conventions**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimals.

## Glossary

| active high                                   | <ol> <li>A logic signal having its asserted state as the logic 1 state.</li> <li>A logic signal having the logic 1 state as the higher voltage of the two states.</li> </ol>                                                                                                                                              |  |  |  |  |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| analog blocks                                 | The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more.                                                                                                       |  |  |  |  |
| analog-to-digital<br>(ADC)                    | A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog (DAC) converter performs the reverse operation.                                                                                                    |  |  |  |  |
| Application<br>programming<br>interface (API) | A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications.                                                                |  |  |  |  |
| asynchronous                                  | A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal.                                                                                                                                                                                                                          |  |  |  |  |
| Bandgap<br>reference                          | A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference.                                                                                                                |  |  |  |  |
| bandwidth                                     | <ol> <li>The frequency range of a message or information processing system measured in hertz.</li> <li>The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is<br/>sometimes represented more specifically as, for example, full width at half maximum.</li> </ol>   |  |  |  |  |
| bias                                          | <ol> <li>A systematic deviation of a value from a reference value.</li> <li>The amount by which the average of a set of values departs from a reference value.</li> <li>The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device.</li> </ol> |  |  |  |  |



# Glossary (continued)

| External Reset<br>(XRES)        | An active high signal that is driven into the PSoC device. It causes all operation of the CPU and blocks to stop and return to a pre-defined state.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Flash                           | An electrically programmable and erasable, non-volatile technology that provides you the programmability and data storage of EPROMs, plus in-system erasability. Non-volatile means that the data is retained when power is OFF.                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Flash block                     | The smallest amount of Flash ROM space that may be programmed at one time and the smallest amount of Flash space that may be protected. A Flash block holds 64 bytes.                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| frequency                       | The number of cycles or events per unit of time, for a periodic function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| gain                            | The ratio of output current, voltage, or power to input current, voltage, or power, respectively. Gain is usually expressed in dB.                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| I <sup>2</sup> C                | A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). I2C is an Inter-Integrated Circuit. It is used to connect low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at +5V and pulled high with resistors. The bus operates at 100 kbits/second in standard mode and 400 kbits/second in fast mode. |  |  |  |
| ICE                             | The in-circuit emulator that allows you to test the project in a hardware environment, while viewing the debugging device activity in a software environment (PSoC Designer).                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| input/output (I/O)              | A device that introduces data into or extracts data from a system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| interrupt                       | A suspension of a process, such as the execution of a computer program, caused by an event external to that process, and performed in such a way that the process can be resumed.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| interrupt service routine (ISR) | A block of code that normal code execution is diverted to when the M8C receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in the program where it left normal program execution.                                                                                                                                                                                                                            |  |  |  |
| jitter                          | 1. A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on serial data streams.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|                                 | <ol><li>The abrupt and unwanted variations of one or more signal characteristics, such as the interval between<br/>successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles.</li></ol>                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| low-voltage<br>detect (LVD)     | A circuit that senses $V_{DD}$ and provides an interrupt to the system when $V_{DD}$ falls lower than a selected threshold.                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| M8C                             | An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside a PSoC by interfacing to the Flash, SRAM, and register space.                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| master device                   | A device that controls the timing for data exchanges between two devices. Or when devices are cascaded in width, the master device is the one that controls the timing for data exchanges between the cascaded devices and an external interface. The controlled device is called the <i>slave device</i> .                                                                                                                                                                                                                                                              |  |  |  |
| microcontroller                 | An integrated circuit chip that is designed primarily for control systems and products. In addition to a CPU, a microcontroller typically includes memory, timing circuits, and I/O circuitry. The reason for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a microprocessor.                                                     |  |  |  |
| mixed-signal                    | The reference to a circuit containing both analog and digital techniques and components.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |



# Glossary (continued)

| modulator                      | A device that imposes a signal on a carrier.                                                                                                                                                                                                                                                                                                        |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| noise                          | <ol> <li>A disturbance that affects a signal and that may distort the information carried by the signal.</li> <li>The random variations of one or more characteristics of any entity such as voltage, current, or data.</li> </ol>                                                                                                                  |
| oscillator                     | A circuit that may be crystal controlled and is used to generate a clock frequency.                                                                                                                                                                                                                                                                 |
| parity                         | A technique for testing transmitting data. Typically, a binary digit is added to the data to make the sum of all the digits of the binary data either always even (even parity) or always odd (odd parity).                                                                                                                                         |
| Phase-locked<br>loop (PLL)     | An electronic circuit that controls an <b>oscillator</b> so that it maintains a constant phase angle relative to a reference signal.                                                                                                                                                                                                                |
| pinouts                        | The pin number assignment: the relation between the logical inputs and outputs of the PSoC device and their physical counterparts in the printed circuit board (PCB) package. Pinouts involve pin numbers as a link between schematic and PCB design (both being computer generated files) and may also involve pin names.                          |
| port                           | A group of pins, usually eight.                                                                                                                                                                                                                                                                                                                     |
| Power on reset<br>(POR)        | A circuit that forces the PSoC device to reset when the voltage is lower than a pre-set level. This is a type of hardware reset.                                                                                                                                                                                                                    |
| PSoC <sup>®</sup>              | Cypress Semiconductor's PSoC <sup>®</sup> is a registered trademark and Programmable System-on-Chip™ is a trademark of Cypress.                                                                                                                                                                                                                     |
| PSoC Designer™                 | The software for Cypress' Programmable System-on-Chip technology.                                                                                                                                                                                                                                                                                   |
| pulse width<br>modulator (PWM) | An output in the form of duty cycle which varies as a function of the applied measurand                                                                                                                                                                                                                                                             |
| RAM                            | An acronym for random access memory. A data-storage device from which data can be read out and new data can be written in.                                                                                                                                                                                                                          |
| register                       | A storage device with a specific capacity, such as a bit or byte.                                                                                                                                                                                                                                                                                   |
| reset                          | A means of bringing a system back to a know state. See hardware reset and software reset.                                                                                                                                                                                                                                                           |
| ROM                            | An acronym for read only memory. A data-storage device from which data can be read out, but new data cannot be written in.                                                                                                                                                                                                                          |
| serial                         | <ol> <li>Pertaining to a process in which all events occur one after the other.</li> <li>Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or channel.</li> </ol>                                                                                                                         |
| settling time                  | The time it takes for an output signal or value to stabilize after the input has changed from one value to another.                                                                                                                                                                                                                                 |
| shift register                 | A memory storage device that sequentially shifts a word either left or right to output a stream of serial data.                                                                                                                                                                                                                                     |
| slave device                   | A device that allows another device to control the timing for data exchanges between two devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external interface. The controlling device is called the master device. |



# Glossary (continued)

| SRAM            | An acronym for static random access memory. A memory device where you can store and retrieve data at a high rate of speed. The term static is used because, after a value is loaded into an SRAM cell, it remains unchanged until it is explicitly altered or until power is removed from the device. |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SROM            | An acronym for supervisory read only memory. The SROM holds code that is used to boot the device, calibrate circuitry, and perform Flash operations. The functions of the SROM may be accessed in normal user code, operating from Flash.                                                             |
| stop bit        | A signal following a character or block that prepares the receiving device to receive the next character or block.                                                                                                                                                                                    |
| synchronous     | <ol> <li>A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal.</li> <li>A system whose operation is synchronized by a clock signal.</li> </ol>                                                                                                          |
| tri-state       | A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does not drive any value in the Z state and, in many respects, may be considered to be disconnected from the rest of the circuit, allowing another output to drive the same net.                           |
| UART            | A UART or universal asynchronous receiver-transmitter translates between parallel bits of data and serial bits.                                                                                                                                                                                       |
| user modules    | Pre-build, pre-tested hardware/firmware peripheral functions that take care of managing and configuring the lower level Analog and Digital PSoC Blocks. User Modules also provide high level <b>API (Application Programming Interface)</b> for the peripheral function.                              |
| user space      | The bank 0 space of the register map. The registers in this bank are more likely to be modified during normal program execution and not just during initialization. Registers in bank 1 are most likely to be modified only during the initialization phase of the program.                           |
| V <sub>DD</sub> | A name for a power net meaning "voltage drain." The most positive power supply signal. Usually 5 V or 3.3 V.                                                                                                                                                                                          |
| V <sub>SS</sub> | A name for a power net meaning "voltage source." The most negative power supply signal.                                                                                                                                                                                                               |
| watchdog timer  | A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified period of time.                                                                                                                                                                                   |



# Document History Page (continued)

| Document<br>Document | Document Title: CY8C20224/CY8C20324/CY8C20424/CY8C20524, CapSense <sup>®</sup> PSoC <sup>®</sup> Programmable System-on-Chip™ Document Number: 001-41947 |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision             | ECN                                                                                                                                                      | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *L                   | 3638597                                                                                                                                                  | BVI                | 06/06/2012         | Updated Getting Started:<br>Updated description.<br>Updated Application Notes:<br>Updated Development Kits:<br>Updated description.<br>Updated description.<br>Updated description.<br>Updated CYPros Consultants:<br>Updated description.<br>Updated Solutions Library:<br>Updated description.<br>Updated Technical Support:<br>Updated Technical Support:<br>Updated Table 28:<br>Renamed "t <sub>OUT_HIGH</sub> " as "t <sub>OUT_H</sub> " in "Symbol" column.<br>Updated Table 29:<br>Removed t <sub>SCLK</sub> parameter and its details.<br>Added F <sub>SCLK</sub> parameter and its details.<br>Updated Packaging Dimensions:<br>spec 001-09116 – Changed revision from *E to *F.<br>spec 001-13937 – Changed revision from *D to *E.<br>spec 001-12919 – Changed revision from *D to *E.<br>spec 001-12919 – Changed revision from *B to *C.<br>Updated Table 32:<br>Replaced "Time at Maximum Temperature" with "Time at Maximum Peak<br>Temperature" in column heading and updated details in that column.<br>Updated PooC Designer:<br>Updated PooC Designer:<br>Updated PSoC Designer:<br>Updated Reference Documents:<br>Removed spec 001-17397 and spec 001-14503 from the list as these specs<br>are obsolete. |
| *М                   | 4311264                                                                                                                                                  | VAIR               | 03/19/2014         | Updated Designing with PSoC Designer:<br>Updated Configure User Modules:<br>Updated description (Replaced references of PWM User Module with EzI2Cs<br>User Module).<br>Updated Packaging Dimensions:<br>spec 001-09116 – Changed revision from *F to *J.<br>spec 001-13937 – Changed revision from *D to *E.<br>spec 001-48913 – Changed revision from *B to *D.<br>spec 001-12919 – Changed revision from *C to *D.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *N                   | 5625819                                                                                                                                                  | DCHE               | 02/09/2017         | Updated Packaging Dimensions:<br>spec 001-13937 – Changed revision from *E to *F.<br>spec 51-85079 – Changed revision from *E to *F.<br>Updated to new template.<br>Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |