# E·XFL

### NXP USA Inc. - KXPC8255CZUIFBC Datasheet



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC G2                                                              |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 200MHz                                                                  |
| Co-Processors/DSP               | Communications; RISC CPM                                                |
| RAM Controllers                 | DRAM, SDRAM                                                             |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100Mbps (3)                                                          |
| SATA                            | -                                                                       |
| USB                             | -                                                                       |
| Voltage - I/O                   | 3.3V                                                                    |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                       |
| Package / Case                  | 480-LBGA Exposed Pad                                                    |
| Supplier Device Package         | 480-TBGA (37.5x37.5)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kxpc8255czuifbc |
|                                 |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





- Common on-chip processor (COP) test interface
- High-performance (4.4–5.1 SPEC95 benchmark at 200 MHz; 280 Dhrystones MIPS at 200 MHz)
- Supports bus snooping for data cache coherency
- Floating-point unit (FPU)
- Separate power supply for internal logic and for I/O
- Separate PLLs for G2 core and for the CPM
  - G2 core and CPM can run at different frequencies for power/performance optimization
  - Internal core/bus clock multiplier that provides 1.5:1, 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 5:1, 6:1 ratios
  - Internal CPM/bus clock multiplier that provides 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 5:1, 6:1 ratios
- 64-bit data and 32-bit address 60x bus
  - Bus supports multiple master designs
  - Supports single- and four-beat burst transfers
  - 64-, 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
  - Supports data parity or ECC and address parity
- 32-bit data and 18-bit address local bus
  - Single-master bus, supports external slaves
  - Eight-beat burst transfers
  - 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
- System interface unit (SIU)
  - Clock synthesizer
  - Reset controller
  - Real-time clock (RTC) register
  - Periodic interrupt timer
  - Hardware bus monitor and software watchdog timer
  - IEEE Std 1149.1<sup>™</sup> JTAG test access port
- Twelve-bank memory controller
  - Glueless interface to SRAM, page mode SDRAM, DRAM, EPROM, Flash and other userdefinable peripherals
  - Byte write enables and selectable parity generation
  - 32-bit address decodes with programmable bank size
  - Three user programmable machines, general-purpose chip-select machine, and page-mode pipeline SDRAM machine
  - Byte selects for 64 bus width (60x) and byte selects for 32 bus width (local)
  - Dedicated interface logic for SDRAM
- CPU core can be disabled and the device can be used in slave mode to an external core
- Communications processor module (CPM)



Features

- Embedded 32-bit communications processor (CP) uses a RISC architecture for flexible support for communications protocols
- Interfaces to G2 core through on-chip 24-Kbyte dual-port RAM and DMA controller
- Serial DMA channels for receive and transmit on all serial channels
- Parallel I/O registers with open-drain and interrupt capability
- Virtual DMA functionality executing memory-to-memory and memory-to-I/O transfers
- Three fast communications controllers (two on the MPC8255) supporting the following protocols:
  - 10/100-Mbit Ethernet/IEEE Std 802.3<sup>TM</sup> CDMA/CS interface through media independent interface (MII)
  - ATM—Full-duplex SAR protocols at 155 Mbps, through UTOPIA interface, AAL5, AAL1, AAL0 protocols, TM 4.0 CBR, VBR, UBR, ABR traffic types, up to 16 K external connections
  - Transparent
  - HDLC—Up to T3 rates (clear channel)
- Two multichannel controllers (MCCs) (only MCC2 on the MPC8255)
  - Each MCC handles 128 serial, full-duplex, 64-Kbps data channels. Each MCC can be split into four subgroups of 32 channels each.
  - Almost any combination of subgroups can be multiplexed to single or multiple TDM interfaces up to four TDM interfaces per MCC
- Four serial communications controllers (SCCs) identical to those on the MPC860, supporting the digital portions of the following protocols:
  - Ethernet/IEEE 802.3 CDMA/CS
  - HDLC/SDLC and HDLC bus
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Binary synchronous (BISYNC) communications
  - Transparent
- Two serial management controllers (SMCs), identical to those of the MPC860
  - Provide management for BRI devices as general circuit interface (GCI) controllers in timedivision-multiplexed (TDM) channels
  - Transparent
  - UART (low-speed operation)
- One serial peripheral interface identical to the MPC860 SPI
- One inter-integrated circuit ( $I^2C$ ) controller (identical to the MPC860  $I^2C$  controller)
  - Microwire compatible
  - Multiple-master, single-master, and slave modes



- Up to eight TDM interfaces (4 on the MPC8255)
  - Supports two groups of four TDM channels for a total of eight TDMs
  - 2,048 bytes of SI RAM
  - Bit or byte resolution
  - Independent transmit and receive routing, frame synchronization
  - Supports T1, CEPT, T1/E1, T3/E3, pulse code modulation highway, ISDN basic rate, ISDN primary rate, Freescale interchip digital link (IDL), general circuit interface (GCI), and user-defined TDM serial interfaces
- Eight independent baud rate generators and 20 input clock pins for supplying clocks to FCCs, SCCs, SMCs, and serial channels
- Four independent 16-bit timers that can be interconnected as two 32-bit timers

## 2 Electrical and Thermal Characteristics

This section provides AC and DC electrical specifications and thermal characteristics for the MPC8260.

## 2.1 DC Electrical Characteristics

This section describes the DC electrical characteristics for the MPC8260. Table 1 shows the maximum electrical ratings.

| Rating                           | Symbol           | Value           | Unit |
|----------------------------------|------------------|-----------------|------|
| Core supply voltage <sup>2</sup> | VDD              | -0.3 - 2.75     | V    |
| PLL supply voltage <sup>2</sup>  | VCCSYN           | -0.3 - 2.75     | V    |
| I/O supply voltage <sup>3</sup>  | VDDH             | -0.3 - 4.0      | V    |
| Input voltage <sup>4</sup>       | VIN              | GND(-0.3) – 3.6 | V    |
| Junction temperature             | Тj               | 120             | °C   |
| Storage temperature range        | T <sub>STG</sub> | (-55) – (+150)  | ٥C   |

### Table 1. Absolute Maximum Ratings<sup>1</sup>

Note:

<sup>1</sup> Absolute maximum ratings are stress ratings only; functional operation (see Table 2) at the maximums is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage.

<sup>2</sup> Caution: VDD/VCCSYN must not exceed VDDH by more than 0.4 V at any time, including during power-on reset.

<sup>3</sup> Caution: VDDH can exceed VDD/VCCSYN by 3.3 V during power on reset by no more than 100 mSec. VDDH should not exceed VDD/VCCSYN by more than 2.0 V during normal operation.

<sup>4</sup> Caution: VIN must not exceed VDDH by more than 2.5 V at any time, including during power-on reset.



Table 3 shows DC electrical characteristics.

| Characteristic                                                                                                                             | Symbol           | Min | Max   | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-------|------|
| Input high voltage, all inputs except CLKIN                                                                                                | V <sub>IH</sub>  | 2.0 | 3.465 | V    |
| Input low voltage                                                                                                                          | V <sub>IL</sub>  | GND | 0.8   | V    |
| CLKIN input high voltage                                                                                                                   | V <sub>IHC</sub> | 2.4 | 3.465 | V    |
| CLKIN input low voltage                                                                                                                    | V <sub>ILC</sub> | GND | 0.4   | V    |
| Input leakage current, V <sub>IN</sub> = VDDH <sup>2</sup>                                                                                 | I <sub>IN</sub>  | —   | 10    | μA   |
| Hi-Z (off state) leakage current, V <sub>IN</sub> = VDDH <sup>2</sup>                                                                      | Ι <sub>ΟΖ</sub>  | —   | 10    | μA   |
| Signal low input current, V <sub>IL</sub> = 0.8 V                                                                                          | ΙL               | —   | 1     | μA   |
| Signal high input current, V <sub>IH</sub> = 2.0 V                                                                                         | I <sub>H</sub>   | —   | 1     | μA   |
| Output high voltage, $I_{OH} = -2 \text{ mA}$<br>except XFC, UTOPIA mode, and open drain pins<br>In UTOPIA mode: $I_{OH} = -8.0 \text{mA}$ | V <sub>OH</sub>  | 2.4 | _     | V    |
| PA[0-31]<br>PB[4-31]<br>PD[4-31]<br>PD[4-31]                                                                                               |                  |     |       |      |
| In UTOPIA mode: I <sub>OL</sub> = 8.0mA<br>PA[0-31]<br>PB[4-31]<br>PC[0-31]<br>PD[4-31]                                                    | V <sub>OL</sub>  | _   | 0.5   | V    |

Table 3. DC Electrical Characteristics<sup>1</sup>



**Electrical and Thermal Characteristics** 

| Characteristic                                            | Symbol          | Min | Мах | Unit |
|-----------------------------------------------------------|-----------------|-----|-----|------|
| $\begin{tabular}{ c   c   c  c  c  c  c  c  c  c  c  c  $ | V <sub>OL</sub> |     | 0.4 |      |

## Table 3. DC Electrical Characteristics<sup>1</sup> (continued)

<sup>1</sup> The default configuration of the CPM pins (PA[0–31], PB[4–31], PC[0–31], PD[4–31]) is input. To prevent excessive DC current, it is recommended to either pull unused pins to GND or VDDH, or to configure them as outputs.

<sup>2</sup> The leakage current is measured for nominal VDD, VCCSYN, and VDD.



## 2.3.1 Layout Practices

Each  $V_{CC}$  pin should be provided with a low-impedance path to the board's power supply. Each ground pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The  $V_{CC}$  power supply should be bypassed to ground using at least four 0.1 µF by-pass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip  $V_{CC}$  and ground should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as  $V_{CC}$  and GND planes.

All output pins on the MPC8260 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize overdamped conditions and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data buses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{CC}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.

Table 5 provides preliminary, estimated power dissipation for various configurations. Note that suitable thermal management is required for conditions above  $P_D = 3W$  (when the ambient temperature is 70° C or greater) to ensure the junction temperature does not exceed the maximum specified value. Also note that the I/O power should be included when determining whether to use a heat sink.

|              |                   |                   |              |              | P <sub>INT</sub> (W) <sup>2</sup> |      |      |      |                  |
|--------------|-------------------|-------------------|--------------|--------------|-----------------------------------|------|------|------|------------------|
| Bus<br>(MHz) | CPM<br>Multiplier | CPU<br>Multiplier | CPM<br>(MHz) | CPU<br>(MHz) | Vddl                              |      |      |      |                  |
|              |                   |                   |              |              | 2.4                               | 2.5  | 2.6  | 2.7  | 2.8 <sup>3</sup> |
| 33.3         | 4                 | 4                 | 133.3        | 133.3        | 2.04                              | 2.14 | 2.26 | 2.38 | 2.50             |
| 50.0         | 2                 | 3                 | 100          | 150.0        | 2.21                              | 2.30 | 2.45 | 2.59 | 2.69             |
| 66.7         | 2                 | 2.5               | 133.3        | 166.7        | 2.47                              | 2.62 | 2.74 | 2.88 | 3.02             |
| 66.7         | 2.5               | 2.5               | 166.7        | 166.7        | 2.57                              | 2.69 | 2.83 | 2.98 | 3.12             |
| 66.7         | 2                 | 3                 | 133.3        | 200.0        | 2.81                              | 2.95 | 3.12 | 3.29 | 3.43             |
| 66.7         | 2.5               | 3                 | 166.7        | 200.0        | 2.88                              | 3.05 | 3.22 | 3.38 | 3.55             |
| 50.0         | 3                 | 4                 | 150          | 200.0        | 2.83                              | 3.00 | 3.14 | 3.31 | 3.48             |

Table 5. Estimated Power Dissipation for Various Configurations<sup>1</sup>

#### Note:

<sup>1</sup> Test temperature = room temperature ( $25^{\circ}$  C)

<sup>2</sup>  $P_{INT} = I_{DD} \times V_{DD}$  Watts

<sup>3</sup> 2.8 Vddl does not apply to HiP3 Rev C silicon.



**Electrical and Thermal Characteristics** 

## 2.4 AC Electrical Characteristics

The following sections include illustrations and tables of clock diagrams, signals, and CPM outputs and inputs for the 66 MHz MPC8260 device. Note that AC timings are based on a 50-pf load. Typical output buffer impedances are shown in Table 6.

| Output Buffers    | Typical Impedance ( $\Omega$ ) |
|-------------------|--------------------------------|
| 60x bus           | 40                             |
| Local bus         | 40                             |
| Memory controller | 40                             |
| Parallel I/O      | 46                             |

| Table 6. | Output | Buffer | Impedances <sup>1</sup> |
|----------|--------|--------|-------------------------|
|----------|--------|--------|-------------------------|

Note:

<sup>1</sup> These are typical values at 65° C. The impedance may vary by ±25% with process and temperature.

### Table 7 lists CPM output characteristics.

| Spec N | lumber | Characteristic                                   | Max Delay (ns) | Min Delay (ns) |
|--------|--------|--------------------------------------------------|----------------|----------------|
| Max    | Min    | Characteristic                                   | 66 MHz         | 66 MHz         |
| sp36a  | sp37a  | FCC outputs—internal clock (NMSI)                | 6              | 1              |
| sp36b  | sp37b  | FCC outputs—external clock (NMSI)                | 14             | 2              |
| sp40   | sp41   | TDM outputs/SI                                   | 25             | 5              |
| sp38a  | sp39a  | SCC/SMC/SPI/I2C outputs—internal clock (NMSI)    | 19             | 1              |
| sp38b  | sp39b  | Ex_SCC/SMC/SPI/I2C outputs—external clock (NMSI) | 19             | 2              |
| sp42   | sp43   | PIO/TIMER/IDMA outputs                           | 14             | 1              |

Note:

<sup>1</sup> Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

Table 8 lists CPM input characteristics.

### NOTE: Rise/Fall Time on CPM Input Pins

It is recommended that the rise/fall time on CPM input pins should not exceed 5 ns. This should be enforced especially on clock signals. Rise time refers to signal transitions from 10% to 90% of VCC; fall time refers to transitions from 90% to 10% of VCC.



#### **Electrical and Thermal Characteristics**

Figure 3 shows the FCC external clock.



Figure 3. FCC External Clock Diagram

Figure 4 shows the FCC internal clock.



Figure 4. FCC Internal Clock Diagram



Table 10 lists SIU output characteristics.

| Spec N | lumber | Characteristic               | Max Delay (ns) | Min Delay (ns) |
|--------|--------|------------------------------|----------------|----------------|
| Max    | Min    |                              | 66 MHz         | 66 MHz         |
| sp31   | sp30   | PSDVAL/TEA/TA                | 10             | 0.5            |
| sp32   | sp30   | ADD/ADD_atr./BADDR/CI/GBL/WT | 8              | 0.5            |
| sp33a  | sp30   | Data bus                     | 8              | 0.5            |
| sp33b  | sp30   | DP                           | 12             | 0.5            |
| sp34   | sp30   | memc signals/ALE             | 6              | 0.5            |
| sp35   | sp30   | all other signals            | 7.5            | 0.5            |

#### Table 10. AC Characteristics for SIU Outputs<sup>1</sup>

Note:

<sup>1</sup> Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

### NOTE

Activating data pipelining (setting BRx[DR] in the memory controller) improves the AC timing. When data pipelining is activated, sp12 can be used for data bus setup even when ECC or PARITY are used. Also, sp33a can be used as the AC specification for DP signals.

Figure 8 shows TDM input and output signals.



**Note**: There are four possible TDM timing conditions:

- 1. Input sampled on the rising edge and output driven on the rising edge (shown).
- 2. Input sampled on the rising edge and output driven on the falling edge.
- 3. Input sampled on the falling edge and output driven on the falling edge.
- 4. Input sampled on the falling edge and output driven on the rising edge.

### Figure 8. TDM Signal Diagram



Figure 11 shows signal behavior in MEMC mode.



Figure 11. MEMC Mode Diagram

#### NOTE

Generally, all MPC8260 bus and system output signals are driven from the rising edge of the input clock (CLKin). Memory controller signals, however, trigger on four points within a CLKin cycle. Each cycle is divided by four internal ticks: T1, T2, T3, and T4. T1 always occurs at the rising edge, and T3 at the falling edge, of CLKin. However, the spacing of T2 and T4 depends on the PLL clock ratio selected, as shown in Table 11.

| Table 11. Tick Spacing for Memory Controller Signals | Table 11. | Tick Spacing for Memory | Controller Signals |
|------------------------------------------------------|-----------|-------------------------|--------------------|
|------------------------------------------------------|-----------|-------------------------|--------------------|

| PLL Clock Ratio         | Tick Spacing (T1 Occurs at the Rising Edge of CLKin) |           |             |  |  |
|-------------------------|------------------------------------------------------|-----------|-------------|--|--|
| FLE CIOCK Natio         | T2                                                   | ТЗ        | Т4          |  |  |
| 1:2, 1:3, 1:4, 1:5, 1:6 | 1/4 CLKin                                            | 1/2 CLKin | 3/4 CLKin   |  |  |
| 1:2.5                   | 3/10 CLKin                                           | 1/2 CLKin | 8/10 CLKin  |  |  |
| 1:3.5                   | 4/14 CLKin                                           | 1/2 CLKin | 11/14 CLKin |  |  |

Figure 12 is a graphical representation of Table 11.



Figure 12. Internal Tick Spacing for Memory Controller Signals



- <sup>1</sup> Because of speed dependencies, not all of the possible configurations in Table 13 are applicable.
- <sup>2</sup> The user should choose the input clock frequency and the multiplication factors such that the frequency of the CPU ranges between 133–200 and the CPM ranges between 50–166 MHz.
- <sup>3</sup> Input clock frequency is given only for the purpose of reference. User should set MODCK\_H–MODCK\_L so that the resulting configuration does not exceed the frequency rating of the user's part.
- <sup>4</sup> 60x and local bus frequency. Identical to CLKIN.
- <sup>5</sup> CPM multiplication factor = CPM clock/bus clock
- <sup>6</sup> CPU multiplication factor = Core PLL multiplication factor

## 4 Pinout

This section provides the pin assignments and pinout list for the MPC8260.



## Table 14. Pinout List (continued)

| Pin Name | Ball |
|----------|------|
| D7       | B5   |
| D8       | A20  |
| D9       | E17  |
| D10      | B15  |
| D11      | B13  |
| D12      | A11  |
| D13      | E9   |
| D14      | B7   |
| D15      | B4   |
| D16      | D19  |
| D17      | D17  |
| D18      | D15  |
| D19      | C13  |
| D20      | B11  |
| D21      | A8   |
| D22      | A5   |
| D23      | C5   |
| D24      | C19  |
| D25      | C17  |
| D26      | C15  |
| D27      | D13  |
| D28      | C11  |
| D29      | B8   |
| D30      | A4   |
| D31      | E6   |
| D32      | E18  |
| D33      | B17  |
| D34      | A15  |
| D35      | A12  |
| D36      | D11  |
| D37      | C8   |
| D38      | E7   |
| D39      | A3   |
| D40      | D18  |
| D41      | A17  |



Pinout

## Table 14. Pinout List (continued)

| Pin Name                     | Ball |
|------------------------------|------|
| D42                          | A14  |
| D43                          | B12  |
| D44                          | A10  |
| D45                          | D8   |
| D46                          | B6   |
| D47                          | C4   |
| D48                          | C18  |
| D49                          | E16  |
| D50                          | B14  |
| D51                          | C12  |
| D52                          | B10  |
| D53                          | A7   |
| D54                          | C6   |
| D55                          | D5   |
| D56                          | B18  |
| D57                          | B16  |
| D58                          | E14  |
| D59                          | D12  |
| D60                          | C10  |
| D61                          | E8   |
| D62                          | D6   |
| D63                          | C2   |
| DP0/RSRV/EXT_BR2             | B22  |
| IRQ1/DP1/EXT_BG2             | A22  |
| IRQ2/DP2/TLBISYNC/EXT_DBG2   | E21  |
| IRQ3/DP3/CKSTP_OUT/EXT_BR3   | D21  |
| IRQ4/DP4/CORE_SRESET/EXT_BG3 | C21  |
| IRQ5/DP5/TBEN/EXT_DBG3       | B21  |
| IRQ6/DP6/CSE0                | A21  |
| IRQ7/DP7/CSE1                | E20  |
| PSDVAL                       | V3   |
| TA                           | C22  |
| TEA                          | V5   |
| GBL/IRQ1                     | W1   |
| CI/BADDR29/IRQ2              | U2   |



Pinout

## Table 14. Pinout List (continued)

| Pin Name                   | Ball |
|----------------------------|------|
| LWE0/LSDDQM0/LBS0          | H28  |
| LWE1/LSDDQM1/LBS1          | H27  |
| LWE2/LSDDQM2/LBS2          | H26  |
| LWE3/LSDDQM3/LBS3          | G29  |
| LSDA10/LGPL0               | D27  |
| LSDWE/LGPL1                | C28  |
| LOE/LSDRAS/LGPL2           | E26  |
| LSDCAS/LGPL3               | D25  |
| LGTA/LUPMWAIT/LGPL4/LPBS   | C26  |
| LGPL5/LSDAMUX <sup>1</sup> | B27  |
| LWR                        | D28  |
| L_A14                      | N27  |
| L_A15/SMI                  | T29  |
| L_A16                      | R27  |
| L_A17/CKSTP_OUT            | R26  |
| L_A18                      | R29  |
| L_A19                      | R28  |
| L_A20                      | W29  |
| L_A21                      | P28  |
| L_A22                      | N26  |
| L_A23                      | AA27 |
| L_A24                      | P29  |
| L_A25                      | AA26 |
| L_A26                      | N25  |
| L_A27                      | AA25 |
| L_A28/CORE_SRESET          | AB29 |
| L_A29                      | AB28 |
| L_A30                      | P25  |
| L_A31                      | AB27 |
| LCL_D0                     | H29  |
| LCL_D1                     | J29  |
| LCL_D2                     | J28  |
| LCL_D3                     | J27  |
| LCL_D4                     | J26  |
| LCL_D5                     | J25  |



## Table 14. Pinout List (continued)

| Pin Name         | Ball |
|------------------|------|
| LCL_D6           | K25  |
| LCL_D7           | L29  |
| LCL_D8           | L27  |
| LCL_D9           | L26  |
| LCL_D10          | L25  |
| LCL_D11          | M29  |
| LCL_D12          | M28  |
| LCL_D13          | M27  |
| LCL_D14          | M26  |
| LCL_D15          | N29  |
| LCL_D16          | T25  |
| LCL_D17          | U27  |
| LCL_D18          | U26  |
| LCL_D19          | U25  |
| LCL_D20          | V29  |
| LCL_D21          | V28  |
| LCL_D22          | V27  |
| LCL_D23          | V26  |
| LCL_D24          | W27  |
| LCL_D25          | W26  |
| LCL_D26          | W25  |
| LCL_D27          | Y29  |
| LCL_D28          | Y28  |
| LCL_D29          | Y25  |
| LCL_D30          | AA29 |
| LCL_D31          | AA28 |
| LCL_DP0          | L28  |
| LCL_DP1          | N28  |
| LCL_DP2          | T28  |
| LCL_DP3          | W28  |
| IRQ0/NMI_OUT     | T1   |
| IRQ7/INT_OUT/APE | D1   |
| TRST             | АНЗ  |
| тск              | AG5  |
| TMS              | AJ3  |



Pinout

## Table 14. Pinout List (continued)

| Pin Name                                              | Ball              |
|-------------------------------------------------------|-------------------|
| TDI                                                   | AE6               |
| TDO                                                   | AF5               |
| TRIS                                                  | AB4               |
| PORESET                                               | AG6               |
| HRESET                                                | AH5               |
| SRESET                                                | AF6               |
| QREQ                                                  | AA3               |
| RSTCONF                                               | AJ4               |
| MODCK1/AP1/TC0/BNKSEL0                                | W2                |
| MODCK2/AP2/TC1/BNKSEL1                                | W3                |
| MODCK3/AP3/TC2/BNKSEL2                                | W4                |
| XFC                                                   | AB2               |
| CLKIN1                                                | AH4               |
| PA0/RESTART1/DREQ3/FCC2_UTM_TXADDR2                   | AC29 <sup>2</sup> |
| PA1/REJECT1/FCC2_UTM_TXADDR1/DONE3                    | AC25 <sup>2</sup> |
| PA2/CLK20/FCC2_UTM_TXADDR0/DACK3                      | AE28 <sup>2</sup> |
| PA3/CLK19/FCC2_UTM_RXADDR0/DACK4/L1RXD1A2             | AG29 <sup>2</sup> |
| PA4/REJECT2/FCC2_UTM_RXADDR1/DONE4                    | AG28 <sup>2</sup> |
| PA5/RESTART2/DREQ4/FCC2_UTM_RXADDR2                   | AG26 <sup>2</sup> |
| PA6/L1RSYNCA1                                         | AE24 <sup>2</sup> |
| PA7/SMSYN2/L1TSYNCA1/L1GNTA1                          | AH25 <sup>2</sup> |
| PA8/SMRXD2/L1RXD0A1/L1RXDA1                           | AF23 <sup>2</sup> |
| PA9/SMTXD2/L1TXD0A1                                   | AH23 <sup>2</sup> |
| PA10/FCC1_UT8_RXD0/FCC1_UT16_RXD8/MSNUM5              | AE22 <sup>2</sup> |
| PA11/FCC1_UT8_RXD1/FCC1_UT16_RXD9/MSNUM4              | AH22 <sup>2</sup> |
| PA12/FCC1_UT8_RXD2/FCC1_UT16_RXD10/MSNUM3             | AJ21 <sup>2</sup> |
| PA13/FCC1_UT8_RXD3/FCC1_UT16_RXD11/MSNUM2             | AH20 <sup>2</sup> |
| PA14/FCC1_UT8_RXD4/FCC1_UT16_RXD12/FCC1_RXD3          | AG19 <sup>2</sup> |
| PA15/FCC1_UT8_RXD5/FCC1_UT16_RXD13/FCC1_RXD2          | AF18 <sup>2</sup> |
| PA16/FCC1_UT8_RXD6/FCC1_UT16_RXD14/FCC1_RXD1          | AF17 <sup>2</sup> |
| PA17/FCC1_UT8_RXD7/FCC1_UT16_RXD15/FCC1_RXD0/FCC1_RXD | AE16 <sup>2</sup> |
| PA18/FCC1_UT8_TXD7/FCC1_UT16_TXD15/FCC1_TXD0/FCC1_TXD | AJ16 <sup>2</sup> |
| PA19/FCC1_UT8_TXD6/FCC1_UT16_TXD14/FCC1_TXD1          | AG15 <sup>2</sup> |
| PA20/FCC1_UT8_TXD5/FCC1_UT16_TXD13/FCC1_TXD2          | AJ13 <sup>2</sup> |
| PA21/FCC1_UT8_TXD4/FCC1_UT16_TXD12/FCC1_TXD3          | AE13 <sup>2</sup> |



## Table 14. Pinout List (continued)

| Pin Name                                                             | Ball              |
|----------------------------------------------------------------------|-------------------|
| PA22/FCC1_UT8_TXD3/FCC1_UT16_TXD11                                   | AF12 <sup>2</sup> |
| PA23/FCC1_UT8_TXD2/FCC1_UT16_TXD10                                   | AG11 <sup>2</sup> |
| PA24/FCC1_UT8_TXD1/FCC1_UT16_TXD9/MSNUM1                             | AH9 <sup>2</sup>  |
| PA25/FCC1_UT8_TXD0/FCC1_UT16_TXD8/MSNUM0                             | AJ8 <sup>2</sup>  |
| PA26/FCC1_UTM_RXCLAV/FCC1_UTS_RXCLAV/FCC1_MII_RX_ER                  | AH7 <sup>2</sup>  |
| PA27/FCC1_UT_RXSOC/FCC1_MII_RX_DV                                    | AF7 <sup>2</sup>  |
| PA28/FCC1_UTM_RXENB/FCC1_UTS_RXENB/FCC1_MII_TX_EN                    | AD5 <sup>2</sup>  |
| PA29/FCC1_UT_TXSOC/FCC1_MII_TX_ER                                    | AF1 <sup>2</sup>  |
| PA30/FCC1_UTM_TXCLAV/FCC1_UTS_TXCLAV/FCC1_MII_CRS/FCC1_RTS           | AD3 <sup>2</sup>  |
| PA31/FCC1_UTM_TXENB/FCC1_UTS_TXENB/FCC1_MII_COL                      | AB5 <sup>2</sup>  |
| PB4/FCC3_TXD3/FCC2_UT8_RXD0/L1RSYNCA2/FCC3_RTS                       | AD28 <sup>2</sup> |
| PB5/FCC3_TXD2/FCC2_UT8_RXD1/L1TSYNCA2/L1GNTA2                        | AD26 <sup>2</sup> |
| PB6/FCC3_TXD1/FCC2_UT8_RXD2/L1RXDA2/L1RXD0A2                         | AD25 <sup>2</sup> |
| PB7/FCC3_TXD0/FCC3_TXD/FCC2_UT8_RXD3/L1TXDA2/L1TXD0A2                | AE26 <sup>2</sup> |
| PB8/FCC2_UT8_TXD3/FCC3_RXD0/FCC3_RXD/TXD3/L1RSYNCD1                  | AH27 <sup>2</sup> |
| PB9/FCC2_UT8_TXD2/FCC3_RXD1/L1TXD2A2/L1TSYNCD1/L1GNTD1               | AG24 <sup>2</sup> |
| PB10/FCC2_UT8_TXD1/FCC3_RXD2/L1RXDD1                                 | AH24 <sup>2</sup> |
| PB11/FCC3_RXD3/FCC2_UT8_TXD0/L1TXDD1                                 | AJ24 <sup>2</sup> |
| PB12/FCC3_MII_CRS/L1CLKOB1/L1RSYNCC1/TXD2                            | AG22 <sup>2</sup> |
| PB13/FCC3_MII_COL/L1RQB1/L1TSYNCC1/L1GNTC1/L1TXD1A2                  | AH21 <sup>2</sup> |
| PB14/FCC3_MII_TX_EN/RXD3/L1RXDC1                                     | AG20 <sup>2</sup> |
| PB15/FCC3_MII_TX_ER/RXD2/L1TXDC1                                     | AF19 <sup>2</sup> |
| PB16/FCC3_MII_RX_ER/L1CLKOA1/CLK18                                   | AJ18 <sup>2</sup> |
| PB17/FCC3_MII_RX_DV/L1RQA1/CLK17                                     | AJ17 <sup>2</sup> |
| PB18/FCC2_UT8_RXD4/FCC2_RXD3/L1CLKOD2/L1RXD2A2                       | AE14 <sup>2</sup> |
| PB19/FCC2_UT8_RXD5/FCC2_RXD2/L1RQD2/L1RXD3A2                         | AF13 <sup>2</sup> |
| PB20/FCC2_UT8_RXD6/FCC2_RXD1/L1RSYNCD2/L1TXD1A1                      | AG12 <sup>2</sup> |
| PB21/FCC2_UT8_RXD7/FCC2_RXD0/FCC2_RXD/L1TSYNCD2/L1GNTD2/<br>L1TXD2A1 | AH11 <sup>2</sup> |
| PB22/FCC2_UT8_TXD7/FCC2_TXD0/FCC2_TXD/L1RXD1A1/L1RXDD2               | AH16 <sup>2</sup> |
| PB23/FCC2_UT8_TXD6/FCC2_TXD1/L1RXD2A1/L1TXDD2                        | AE15 <sup>2</sup> |
| PB24/FCC2_UT8_TXD5/FCC2_TXD2/L1RXD3A1/L1RSYNCC2                      | AJ9 <sup>2</sup>  |
| PB25/FCC2_UT8_TXD4/FCC2_TXD3/L1TSYNCC2/L1GNTC2/L1TXD3A1              | AE9 <sup>2</sup>  |
| PB26/FCC2_MII_CRS/FCC2_UT8_TXD1/L1RXDC2                              | AJ7 <sup>2</sup>  |
| PB27/FCC2_MII_COL/FCC2_UT8_TXD0/L1TXDC2                              | AH6 <sup>2</sup>  |



## Table 14. Pinout List (continued)

| Pin Name                                                                                                   | Ball              |
|------------------------------------------------------------------------------------------------------------|-------------------|
| PC29/CLK3/TIN2/BRGO2/CTS1/CLSN1                                                                            | AF2 <sup>2</sup>  |
| PC30/FCC2_UT8_TXD3/CLK2/TOUT1                                                                              | AE1 <sup>2</sup>  |
| PC31/CLK1/BRGO1                                                                                            | AD1 <sup>2</sup>  |
| PD4/BRGO8/L1TSYNCD1/L1GNTD1/FCC3_RTS/SMRXD2                                                                | AC28 <sup>2</sup> |
| PD5/FCC1_UT16_TXD3/DONE1                                                                                   | AD27 <sup>2</sup> |
| PD6/FCC1_UT16_TXD4/DACK1                                                                                   | AF29 <sup>2</sup> |
| PD7/SMSYN1/FCC1_UTM_TXADDR3/FCC1_UTS_TXADDR3/<br>FCC1_UTM_TXADDR4/FCC1_TXCLAV2                             | AF28 <sup>2</sup> |
| PD8/SMRXD1/FCC2_UT_TXPRTY/BRGO5                                                                            | AG25 <sup>2</sup> |
| PD9/SMTXD1/FCC2_UT_RXPRTY/BRGO3                                                                            | AH26 <sup>2</sup> |
| PD10/L1CLKOB2/FCC2_UT8_RXD1/L1RSYNCB1/BRGO4                                                                | AJ27 <sup>2</sup> |
| PD11/L1RQB2/FCC2_UT8_RXD0/L1TSYNCB1/L1GNTB1                                                                | AJ23 <sup>2</sup> |
| PD12/SI1_L1ST2/L1RXDB1                                                                                     | AG23 <sup>2</sup> |
| PD13/SI1_L1ST1/L1TXDB1                                                                                     | AJ22 <sup>2</sup> |
| PD14/FCC1_UT16_RXD0/L1CLKOC2/I2CSCL                                                                        | AE20 <sup>2</sup> |
| PD15/FCC1_UT16_RXD1/L1RQC2/I2CSDA                                                                          | AJ20 <sup>2</sup> |
| PD16/FCC1_UT_TXPRTY/L1TSYNCC1/L1GNTC1/SPIMISO                                                              | AG18 <sup>2</sup> |
| PD17/FCC1_UT_RXPRTY/BRGO2/SPIMOSI                                                                          | AG17 <sup>2</sup> |
| PD18/FCC1_UTM_RXADDR4/FCC1_UTS_RXADDR4/FCC1_UTM_RXCLAV3/<br>SPICLK/FCC2_UTM_RXADDR3/FCC2_UTS_RXADDR0       | AF16 <sup>2</sup> |
| PD19/FCC1_UTM_TXADDR4/FCC1_UTS_TXADDR4/FCC1_UTM_TXCLAV3/<br>SPISEL/BRGO1/FCC2_UTM_TXADDR3/FCC2_UTS_TXADDR0 | AH15 <sup>2</sup> |
| PD20/RTS4/TENA4/FCC1_UT16_RXD2/L1RSYNCA2                                                                   | AJ14 <sup>2</sup> |
| PD21/TXD4/FCC1_UT16_RXD3/L1RXD0A2/L1RXDA2                                                                  | AH13 <sup>2</sup> |
| PD22/RXD4/FCC1_UT16_TXD5/L1TXD0A2/L1TXDA2                                                                  | AJ12 <sup>2</sup> |
| PD23/RTS3/TENA3/FCC1_UT16_RXD4/L1RSYNCD1                                                                   | AE12 <sup>2</sup> |
| PD24/TXD3/FCC1_UT16_RXD5/L1RXDD1                                                                           | AF10 <sup>2</sup> |
| PD25/RXD3/FCC1_UT16_TXD6/L1TXDD1                                                                           | AG9 <sup>2</sup>  |
| PD26/RTS2/TENA2/FCC1_UT16_RXD6/L1RSYNCC1                                                                   | AH8 <sup>2</sup>  |
| PD27/TXD2/FCC1_UT16_RXD7/L1RXDC1                                                                           | AG7 <sup>2</sup>  |
| PD28/RXD2/FCC1_UT16_TXD7/L1TXDC1                                                                           | AE4 <sup>2</sup>  |
| PD29/RTS1/TENA1/FCC1_UTM_RXADDR3/FCC1_UTS_RXADDR3/<br>FCC1_UTM_RXCLAV2/FCC2_UTM_RXADDR4/FCC2_UTS_RXADDR1   | AG1 <sup>2</sup>  |
| PD30/FCC2_UTM_TXENB/FCC2_UTS_TXENB/TXD1                                                                    | AD4 <sup>2</sup>  |
| PD31/RXD1                                                                                                  | AD2 <sup>2</sup>  |
| VCCSYN                                                                                                     | AB3               |



Package Description

## 5.2 Mechanical Dimensions

Figure 15 provides the mechanical dimensions and bottom surface nomenclature of the 480 TBGA package.



Figure 15. Mechanical Dimensions and Bottom Surface Nomenclature

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, and PowerQUICCare trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. QUICC Engine, is a trademarksof Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. IEEE 1149.1 and 802.3 are registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE.

© 2010 Freescale Semiconductor, Inc.

Document Number: MPC8260EC Rev. 2 05/2010



