Welcome to **E-XFL.COM** ### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|--------------------------------------------------------------| | Product Status | Active | | Core Processor | PowerPC e300c3 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 400MHz | | Co-Processors/DSP | Security; SEC 3.3 | | RAM Controllers | DDR, DDR2 | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (2) | | SATA | SATA 3Gbps (2) | | USB | USB 2.0 + PHY (1) | | Voltage - I/O | 1.8V, 2.5V, 3.3V | | Operating Temperature | -40°C ~ 105°C (TA) | | Security Features | Cryptography, Random Number Generator | | Package / Case | 620-BBGA Exposed Pad | | Supplier Device Package | 620-HBGA (29x29) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8315ecvragda | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - 16-Kbyte instruction cache, 16-Kbyte data cache - One floating point unit and two integer units - Software-compatible with the Freescale processor families implementing the PowerPC Architecture - Performance monitor ### 2.2 Serial Interfaces The following interfaces are supported in the MPC8315E. - Two enhanced TSECs (eTSECs) - Two Ethernet interfaces using one RGMII/MII/RMII/RTBI or SGMII (no GMII) - Dual UART, one I<sup>2</sup>C, and one SPI interface # 2.3 Security Engine The security engine is optimized to handle all the algorithms associated with IPSec, 802.11i, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are: - Public key execution unit (PKEU) - RSA and Diffie-Hellman (to 4096 bits) - Programmable field size up to 2048 bits - Elliptic curve cryptography (1023 bits) - F2m and F(p) modes - Programmable field size up to 511 bits - Data encryption standard execution unit (DEU) - DES, 3DES - Two key (K1, K2) or three key (K1, K2, K3) - ECB, CBC, CFB-64 and OFB-64 modes for both DES and 3DES - Advanced encryption standard unit (AESU) - Implements the Rinidael symmetric key cipher - Key lengths of 128, 192, and 256 bits - ECB, CBC, CCM, CTR, GCM, CMAC, OFB, CFB, XCBC-MAC and LRW modes - XOR acceleration - Message digest execution unit (MDEU) - SHA with 160-bit, 256-bit, 384-bit and 512-bit message digest - SHA-384/512 - MD5 with 128-bit message digest - HMAC with either algorithm - Random number generator (RNG) MPC8315E PowerQUICC II Pro Processor Hardware Specifications, Rev. 2 - Signal (RCK) can be configured as either input or output - Frame sync and data signals can be programmed to be sampled either on the rising edge or on the falling edge of the clock - Frame sync can be programmed as active low or active high - Selectable delay (0–3 bits) between the Frame Sync signal and the beginning of the frame - MSB or LSB first support ### 2.7 USB Dual-Role Controller The USB controller includes the following features: - Designed to comply with USB Specification, Rev. 2.0 - Supports operation as a stand-alone USB device - Supports one upstream facing port - Supports three programmable USB endpoints - Supports operation as a stand-alone USB host controller - Supports USB root hub with one downstream-facing port - Enhanced host controller interface (EHCI) compatible - Supports high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operation. Low-speed operation is supported only in host mode. - Supports UTMI+ low pin interface (ULPI) or on-chip USB-2.0 full-speed/high-speed PHY - Supports USB on-the-go mode, which includes both device and host functionality, when using an external ULPI PHY # 2.8 Dual PCI Express Interfaces The PCI Express interfaces have the following features: - PCI Express 1.0a compatible - x1 link width - Selectable operation as root complex or endpoint - Both 32- and 64-bit addressing - 128-byte maximum payload size - Support for MSI and INTx interrupt messages - Virtual channel 0 only - Selectable Traffic Class - Full 64-bit decode with 32-bit wide windows - Dedicated descriptor based DMA engine per interface with separate read and write channels | Table 1. A | bsolute | Maximum | Ratings 1 | (continued) | |------------|---------|---------|-----------|-------------| |------------|---------|---------|-----------|-------------| | | Characteristic | Symbol | Max Value | Unit | Note | |---------------------------|-------------------------------------------------------------------------------------------------------|------------------|----------------------|------|------| | Input voltage | DDR DRAM signals | $MV_{IN}$ | -0.3 to (GVDD + 0.3) | V | 2, 4 | | | DDR DRAM reference | MVREF | -0.3 to (GVDD + 0.3) | V | 2, 4 | | | eTSEC signals | LV <sub>IN</sub> | -0.3 to (LVDD + 0.3) | V | 3, 4 | | | Local bus, DUART, SYS_CLK_IN, system control and power management, I <sup>2</sup> C, and JTAG signals | NV <sub>IN</sub> | -0.3 to (NVDD + 0.3) | V | 3, 4 | | | PCI | NV <sub>IN</sub> | -0.3 to (NVDD + 0.3) | V | 5 | | | SATA_CLKIN | NV <sub>IN</sub> | -0.3 to (NVDD + 0.3) | V | 3, 4 | | Storage temperature range | | T <sub>STG</sub> | -55 to150 | °C | _ | #### Note: - Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - 2. **Caution:** MV<sub>IN</sub> must not exceed GVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 3. **Caution:** (N,L)V<sub>IN</sub> must not exceed (N,L)VDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 4. (M,N,L)V<sub>IN</sub> and MVREF may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2. - NV<sub>IN</sub> on the PCI interface may overshoot/undershoot according to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 2. - 6. The max value of supply voltage should be selected based on the RGMII mode. - 7. NVDD means NVDD1\_OFF, NVDD1\_ON, NVDD2\_OFF, NVDD2\_ON, NVDD3\_OFF, NVDD4\_OFF - 8. LVDD means LVDD1\_OFF and LVDD2\_ON # 3.1.2 Power Supply Voltage Specification This table provides the recommended operating conditions for the MPC 8315E. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. **Table 2. Recommended Operating Conditions** | Characteristic | Symbol | Recommended<br>Value <sup>1</sup> | Unit | Status in D3<br>Warm mode | Note | |------------------------------------------|---------------|-----------------------------------|------|---------------------------|------| | SerDes internal digital power | XCOREVDD | 1.0 ± 50 mv | V | Switched Off | _ | | SerDes internal digital power | XCOREVSS | 0.0 | V | _ | _ | | SerDes I/O digital power | XPADVDD | 1.0 ± 50 mv | V | Switched Off | _ | | SerDes I/O digital power | XPADVSS | 0.0 | V | _ | _ | | SerDes analog power for PLL | SDAVDD | 1.0 ± 50 mv | V | Switched Off | _ | | SerDes analog power for PLL | SDAVSS | 0.0 | V | _ | _ | | Dedicated 3.3 V analog power for USB PLL | USB_PLL_PWR3 | 3.3 ± 165mv | V | Switched Off | _ | | Dedicated 1.0 Vanalog power for USB PLL | USB_PLL_PWR1 | 1.0 ± 50 mv | V | Switched Off | _ | | Dedicated analog ground for USB PLL | USB_PLL_GND | 0.0 | V | _ | _ | | Dedicated USB power for USB bias circuit | USB_VDDA_BIAS | 3.3 ± 300 mv | V | Switched Off | _ | MPC8315E PowerQUICC II Pro Processor Hardware Specifications, Rev. 2 | Table 2 | Output | Drivo | Canability | (continued) | |----------|--------|-------|------------|-------------| | Table 3. | Outbut | Drive | Capability | (continuea) | | Driver Type | Output<br>Impedance (Ω) | Supply<br>Voltage | |---------------------------------------------------|-------------------------|----------------------| | DUART, system control, I <sup>2</sup> C, JTAG,SPI | 42 | NVDD = 3.3 V | | GPIO signals | 42 | NVDD = 3.3 V | | eTSEC | 42 | LVDD = 3.3 V / 2.5 V | Output Impedance can also be adjusted through configurable options in DDR Control Driver Register (DDRCDR). See the MPC8315E PowerQUICC II Pro Integrated Host Processor Family Reference Manual. # 3.2 Power Sequencing The MPC8315E does not require the core supply voltage (VDD and VDDC) and I/O supply voltages (GVDD, LVDDx\_ON, LVDDx\_OFF, NVDDx\_ON and NVDDx\_OFF) to be applied in any particular order. During the power ramp up, before the power supplies are stable, if the I/O voltages are supplied before the core voltage, there may be a period of time when all input and output pins be actively driven and cause contention and/or excessive current. In order to avoid actively driving the I/O pins and to eliminate excessive current draw, apply the continuous core voltage (VDDC) before the continuous I/O voltages (LVDDx\_ON and NVDDx\_ON) and switchable core voltage (VDD) before the switchable I/O voltages (GVDD, LVDDx\_OFF, and NVDDx\_OFF). PORESET should be asserted before the continuous power supplies fully ramp up. In the case where the core voltage is applied first, the core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V, see Figure 3. Once all the power supplies are stable, wait for a minimum of 32 clock cycles before negating PORESET. The I/O power supply ramp-up slew rate should be slower than $4V/100~\mu s$ , this requirement is for ESD circuit. This figure shows the power-up sequencing for switchable and continuous supplies. Figure 3. Power-Up Sequencing When switching from normal mode to D3 warm (standby) mode, first turn off the switchable I/O voltage supply and then turn off the switchable core voltage supply. Similarly, when switching from D3 warm (standby) mode to normal mode, first turn on the switchable core voltage supply and then turn on the switchable I/O voltage supply. MPC8315E PowerQUICC II Pro Processor Hardware Specifications, Rev. 2 Table 5. MPC8315E Power Dissipation (continued) | Interface | Frequency | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | NV <sub>DD</sub><br>(3.3 V) | LVDD1_OFF/<br>LVDD2_ON<br>(3.3V) | LVDD2<br>_ON<br>(3.3V) | VDD33PLL,<br>VDD33ANA<br>(3.3V) | SATA_VDD,<br>VDD1IO,<br>VDD1ANA<br>(1.0V) | XCOREVDD,<br>XPADVDD,<br>SDAVDD<br>(1.0V) | Unit | |------------------------------------------------------|----------------------------|-----------------------------|-----------------------------|-----------------------------|----------------------------------|------------------------|---------------------------------|-------------------------------------------|-------------------------------------------|------| | DDR 2<br>Rs = 22Ω | 266MHz,<br>32 bits | 0.246 | _ | _ | _ | _ | _ | _ | _ | W | | $Rt = 75\Omega$ | 200MHz,<br>32bits | 0.225 | _ | _ | _ | _ | _ | _ | _ | W | | PCI I/O | 33 MHz | _ | _ | 0.120 | _ | | _ | _ | _ | W | | load = 50pF | 66 MHz | _ | _ | 0.249 | _ | _ | _ | _ | _ | W | | Local bus I/O | 66 MHz | _ | _ | _ | _ | 0.056 | _ | _ | _ | W | | load = 20pF | 50 MHz | _ | _ | _ | _ | 0.040 | _ | _ | _ | W | | eTSEC I/O | MII, 25MHz | _ | _ | _ | 0.008 | _ | _ | _ | _ | W | | load = 20pF<br>Multiple by<br>number of<br>interface | RGMII,<br>125MHz<br>(3.3V) | _ | _ | _ | 0.078 | _ | _ | _ | _ | W | | used | RGMII,<br>125MHz<br>(2.5V) | _ | _ | _ | 0.044 | _ | _ | _ | _ | W | | USBDR<br>Controller<br>(ULPI mode)<br>load =20pF | 60 MHz | _ | _ | _ | 0.078 | _ | _ | _ | _ | W | | USBDR+<br>Internal PHY<br>(UTMI mode) | 480 MHz | _ | _ | _ | 0.274 | _ | _ | _ | _ | W | | PCI Express<br>two x1lane | 2.5 GHz | _ | _ | _ | _ | _ | _ | _ | 0.190 | W | | SATA two ports | 3.0 GHz | _ | | _ | _ | _ | 0.021 | 0.206 | _ | W | | Other I/O | _ | | _ | 0.015 | _ | _ | _ | _ | _ | W | # 5 Clock Input Timing This section provides the clock input DC and AC electrical characteristics for the MPC8315E. **Clock Input Timing** ### 5.1 DC Electrical Characteristics This table provides the clock input (SYS\_CLK\_IN/PCI\_SYNC\_IN) DC timing specifications for the MPC8315E. **Parameter** Condition **Symbol** Min Max Unit Input high voltage $V_{IH}$ 2.4 NVDD + 0.3V V Input low voltage -0.3 $V_{II}$ 0.4 SYS\_CLK\_IN input current $0 \text{ V} \leq V_{IN} \leq NVDD$ ±10 μΑ $I_{IN}$ SYS\_XTAL\_IN input current $0~V \leq V_{IN} \leq NVDD$ ±40 μΑ $I_{IN}$ PCI\_SYNC\_IN input current $0~V \leq V_{IN} \leq NVDD$ ±10 μΑ $I_{IN}$ RTC\_CLK input current $0 \text{ V} \leq V_{IN} \leq NVDD$ $I_{IN}$ ±10 μΑ USB\_CLK\_IN input current $0 \text{ V} \leq V_{IN} \leq NVDD$ ±10 $I_{IN}$ μΑ $0 \text{ V} \leq V_{IN} \leq NVDD$ USB\_XTAL\_IN input current ±40 μΑ $I_{IN}$ $I_{IN}$ ±10 μΑ Table 6. SYS CLK IN DC Electrical Characteristics ### 5.2 AC Electrical Characteristics SATA\_CLK\_IN input current The primary clock source for the MPC8315E can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. This table provides the clock input (SYS\_CLK\_IN/PCI\_CLK) AC timing specifications for the MPC8315E. $0~V \leq V_{IN} \leq NVDD$ | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Note | |-------------------------------|-------------------------------------------|-----|---------|-------|------|---------| | SYS_CLK_IN/PCI_CLK frequency | f <sub>SYS_CLK_IN</sub> | 24 | _ | 66.67 | MHz | 1, 6, 7 | | SYS_CLK_IN/PCI_CLK cycle time | tsys_clk_in | 15 | _ | 41.6 | ns | 6 | | SYS_CLK_IN rise and fall time | t <sub>KH</sub> , t <sub>KL</sub> | 0.6 | _ | 4 | ns | 2, 6 | | PCI_CLK rise and fall time | t <sub>PCH</sub> , t <sub>PCL</sub> | 0.6 | 0.8 | 1.2 | ns | 2 | | SYS_CLK_IN/PCI_CLK duty cycle | t <sub>KHK</sub> /t <sub>SYS_CLK_IN</sub> | 40 | _ | 60 | % | 3, 6 | | SYS_CLK_IN/PCI_CLK jitter | _ | _ | _ | ±150 | ps | 4, 5, 6 | Table 7. SYS CLK IN AC Timing Specifications #### Note: - 1. **Caution:** The system, core, and security block must not exceed their respective maximum or minimum operating frequencies. - 2. Rise and fall times for SYS\_CLK\_IN/PCI\_CLK are specified at 20% to 80% of signal swing. - 3. Timing is guaranteed by design and characterization. - 4. This represents the total input jitter—short term and long term—and is guaranteed by design. - 5. The SYS\_CLK\_IN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYS\_CLK\_IN drivers with the specified jitter. - 6. The parameter names PCI\_CLK and PCI\_SYNC\_IN are used interchangeably in this document. - 7. Spread spectrum is allowed up to 1% down-spread at 33kHz.(max. rate). MPC8315E PowerQUICC II Pro Processor Hardware Specifications, Rev. 2 # 6 RESET Initialization This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the MPC8315E. ### 6.1 RESET DC Electrical Characteristics This table provides the DC electrical characteristics for the RESET pins of the MPC8315E. **Table 8. RESET Pins DC Electrical Characteristics** | Characteristic | Symbol | Condition | Min | Max | Unit | |---------------------|-----------------|-----------------------------------------------------|------|------------|------| | Input high voltage | V <sub>IH</sub> | _ | 2.0 | NVDD + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | $0 \text{ V} \leq \text{ V}_{IN} \leq \text{ NVDD}$ | _ | ±5 | μΑ | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -8.0 \text{ mA}$ | 2.4 | _ | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | ### 6.2 RESET AC Electrical Characteristics This table provides the reset initialization AC timing specifications of the MPC8315E. **Table 9. RESET Initialization Timing Specifications** | Parameter/Condition | Min | Max | Unit | Note | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|------| | Required assertion time of HRESET to activate reset flow | 32 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Required assertion time of PORESET with stable clock applied to SYS_CLK_IN when the device is in PCI host mode | 32 | _ | tsys_clk_in | 2 | | Required assertion time of PORESET with stable clock applied to PCI_SYNC_IN when the device is in PCI agent mode | 32 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | HRESET assertion (output) | 512 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:3] and CFG_SYS_CLKIN_DIV) with respect to negation of PORESET when the device is in PCI host mode | 4 | _ | tsys_clk_in | 2, 4 | | Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:3] and CFG_SYS_CLKIN_DIV) with respect to negation of PORESET when the device is in PCI agent mode | 4 | _ | t <sub>PCI_SYNC_IN</sub> | 1 | | Input hold time for POR configuration signals with respect to negation of HRESET | 0 | _ | ns | _ | | Time for the device to turn off POR configuration signals with respect to the assertion of HRESET | _ | 4 | ns | 3 | | Time for the device to turn on POR config signals with respect to the negation of HRESET | 1 | _ | t <sub>PCI_SYNC_IN</sub> | 1, 3 | #### **DDR and DDR2 SDRAM** ### Table 14. DDR SDRAM Capacitance for GVDD(typ) = 2.5 V Interface | Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | 1 | |-----------------------------------------|------------------|---|-----|----|---| #### Note: This table provides the current draw characteristics for MV<sub>REF</sub>. Table 15. Current Draw Characteristics for MV<sub>RFF</sub> | Parameter / Condition | Symbol | Min | Max | Unit | Note | |------------------------------------|--------------------|-----|-----|------|------| | Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> | _ | 500 | μΑ | 1 | #### Note: ### 7.2 DDR and DDR2 SDRAM AC Electrical Characteristics This section provides the AC electrical characteristics for the DDR and DDR2 SDRAM interface. # 7.2.1 DDR and DDR2 SDRAM Input AC Timing Specifications This table lists the input AC timing specifications for the DDR2 SDRAM (GVDD(typ) = 1.8 V). ### Table 16. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface At recommended operating conditions with GVDD of 1.8V ± 100 mV | Parameter | Symbol | Min | Min Max | | Note | |-----------------------|-----------------|--------------|--------------|---|------| | AC input low voltage | V <sub>IL</sub> | _ | MVREF - 0.45 | V | _ | | AC input high voltage | V <sub>IH</sub> | MVREF + 0.45 | _ | V | | This table lists the input AC timing specifications for the DDR SDRAM when GVDD(typ)=2.5 V. ### Table 17. DDR SDRAM Input AC Timing Specifications for 2.5 V Interface At recommended operating conditions with GVDD of 2.5V $\pm$ 200 mV | Parameter | Symbol | Min | Min Max | | Note | |-----------------------|-----------------|--------------|--------------|---|------| | AC input low voltage | V <sub>IL</sub> | _ | MVREF - 0.51 | V | | | AC input high voltage | V <sub>IH</sub> | MVREF + 0.51 | _ | V | | The following two tables list the input AC timing specifications for the DDR SDRAM interface. #### Table 18. DDR2 SDRAM Input AC Timing Specifications At recommended operating conditions with GVDD of (1.8 V± 100 mV) | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------------------------|---------------------|---------------|-------------|------|---------| | Controller Skew for MDQS—MDQ 266 MHz 200 MHz | <sup>t</sup> CISKEW | -875<br>-1250 | 875<br>1250 | ps | 1, 2, 3 | <sup>1.</sup> This parameter is sampled. $GVDD = 2.5 V \pm 0.125 V$ , f = 1 MHz, $T_A = 25 °C$ , $V_{OUT} = GVDD/2$ , $V_{OUT}$ (peak-to-peak) = 0.2 V. <sup>1.</sup> The voltage regulator for MV<sub>REF</sub> must be able to supply up to 500 $\mu$ A current. **Ethernet: Three-Speed Ethernet, MII Management** ### 9.2.2 RMII AC Timing Specifications This section describes the RMII transmit and receive AC timing specifications. ### 9.2.2.1 RMII Transmit AC Timing Specifications This section describes the RMII transmit and receive AC timing specifications. This table provides the RMII transmit AC timing specifications. Table 27. RMII Transmit AC Timing Specifications At recommended operating conditions with LVDD of 3.3 V $\pm$ 300 mv | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |------------------------------------------------------------------------|-------------------------------------|-----|-----|-----|------| | REF_CLK clock | t <sub>RMX</sub> | _ | 20 | _ | ns | | REF_CLK duty cycle | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35 | _ | 65 | % | | REF_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTKHDX</sub> | 2 | _ | 10 | ns | | REF_CLK data clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>RMXR</sub> | 1.0 | _ | 4.0 | ns | | REF_CLK data clock fall V <sub>IH</sub> (max) to V <sub>IL</sub> (min) | t <sub>RMXF</sub> | 1.0 | _ | 4.0 | ns | #### Note: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>RMTKHDX</sub> symbolizes RMII transmit timing (RMT) for the time t<sub>RMX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII(RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). This figure shows the RMII transmit AC timing diagram. Figure 13. RMII Transmit AC Timing Diagram # 9.2.2.2 RMII Receive AC Timing Specifications This table provides the RMII receive AC timing specifications. ### Table 28. RMII Receive AC Timing Specifications At recommended operating conditions with LVDD of 3.3 V $\pm$ 300 mV | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |----------------------|-------------------------------------|-----|-----|-----|------| | REF_CLK clock period | t <sub>RMX</sub> | _ | 20 | _ | ns | | REF_CLK duty cycle | t <sub>RMXH</sub> /t <sub>RMX</sub> | 35 | _ | 65 | % | MPC8315E PowerQUICC II Pro Processor Hardware Specifications, Rev. 2 ### Table 28. RMII Receive AC Timing Specifications (continued) At recommended operating conditions with LVDD of 3.3 V ± 300 mv | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |------------------------------------------------------------------------|----------------------|-----|-----|-----|------| | RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK | t <sub>RMRDVKH</sub> | 4.0 | _ | _ | ns | | RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK | t <sub>RMRDXKH</sub> | 2.0 | _ | _ | ns | | REF_CLK clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>RMXR</sub> | 1.0 | _ | 4.0 | ns | | REF_CLK clock fall time V <sub>IH</sub> (max) to V <sub>IL</sub> (min) | t <sub>RMXF</sub> | 1.0 | _ | 4.0 | ns | #### Note: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>RMRDVKH</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>RMRDXKL</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>RMX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII (RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). This figure provides the AC test load. Figure 14. AC Test Load This figure shows the RMII receive AC timing diagram. Figure 15. RMII Receive AC Timing Diagram ## 9.2.3 RGMII and RTBI AC Timing Specifications This table presents the RGMII and RTBI AC timing specifications. Table 29. RGMII and RTBI AC Timing Specifications At recommended operating conditions (see Table 2) | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | |-----------------------------------------------------|---------------------|------|-----|-----|------| | Data to clock output skew (at transmitter) | t <sub>SKRGT</sub> | -0.6 | _ | 0.6 | ns | | Data to clock input skew (at receiver) <sup>2</sup> | t <sub>SKRGT</sub> | 1.0 | _ | 2.6 | ns | MPC8315E PowerQUICC II Pro Processor Hardware Specifications, Rev. 2 Ethernet: Three-Speed Ethernet, MII Management ### **Table 38. SGMII Receive AC Timing Specifications** At recommended operating conditions with XCOREVDD = $1.0V \pm 5\%$ . | Parameter | Symbol | Min | Тур | Max | Unit | Note | |----------------------------------------------------|-----------------|--------|-----|-------------------|--------|------| | Deterministic Jitter Tolerance | JD | 0.37 | _ | _ | UI p-p | 1 | | Combined Deterministic and Random Jitter Tolerance | JDR | 0.55 | _ | _ | UI p-p | 1 | | Sinusoidal Jitter Tolerance | JSIN | 0.1 | _ | _ | UI p-p | 1 | | Total Jitter Tolerance | JT | 0.65 | _ | _ | UI p-p | 1 | | Bit Error Ratio | BER | _ | _ | 10 <sup>-12</sup> | | _ | | Unit Interval | UI | 799.92 | 800 | 800.08 | ps | 2 | | AC Coupling Capacitor | C <sub>TX</sub> | 5 | _ | 200 | nF | 3 | #### Note: - 1. Measured at receiver. - 2. Each UI is 800 ps ± 100 ppm. - The external AC coupling capacitor is required. It's recommended to be placed near the device transmitter outputs. Refer to RapidIO<sup>TM</sup> 1x/4x LP Serial Physical Layer Specification for interpretation of jitter specifications. Figure 20. SGMII Receiver Input Compliance Mask # 12.2 JTAG AC Timing Specifications This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface. This table provides the JTAG AC timing specifications as defined in Figure 29 through Figure 32. Table 46. JTAG AC Timing Specifications (Independent of SYS\_CLK\_IN) 1 At recommended operating conditions (see Table 2) | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Note | |-----------------------------------------------------------------------|--------------------------------------------|----------|----------|------|------| | JTAG external clock frequency of operation | f <sub>JTG</sub> | 0 | 33.3 | MHz | _ | | JTAG external clock cycle time | t <sub>JTG</sub> | 30 | _ | ns | _ | | JTAG external clock pulse width measured at 1.4 V | t <sub>JTKHKL</sub> | 15 | _ | ns | _ | | JTAG external clock rise and fall times | t <sub>JTGR</sub> , t <sub>JTGF</sub> | 0 | 2 | ns | _ | | TRST assert time | t <sub>TRST</sub> | 25 | _ | ns | 3 | | Input setup times: Boundary-scan data TMS, TDI | | 4<br>4 | _ | ns | 4 | | Input hold times: Boundary-scan data TMS, TDI | | 10<br>10 | _ | ns | 4 | | Valid times: Boundary-scan data TDO | t <sub>JTKLDV</sub> | 2<br>2 | 11<br>11 | ns | 5 | | Output hold times: Boundary-scan data TDO | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 2<br>2 | _ | ns | 5 | | JTAG external clock to output high impedance: Boundary-scan data TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 2<br>2 | 19<br>9 | ns | 5, 6 | #### Note: - All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Table 28). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>. - 5. Non-JTAG signal output timing with respect to $t_{TCLK}$ . - 6. Guaranteed by design and characterization. This figure provides the test access port timing diagram. Figure 32. Test Access Port Timing Diagram # 13 I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the $I^2C$ interface of the MPC8315E. # 13.1 I<sup>2</sup>C DC Electrical Characteristics This table provides the DC electrical characteristics for the I<sup>2</sup>C interface. Table 47. I<sup>2</sup>C DC Electrical Characteristics At recommended operating conditions with NVDD of 3.3 V $\pm$ 300 mv | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------------------------------------------------------------------------------|---------------------|---------------------------|-------------------|------|------| | Input high voltage level | V <sub>IH</sub> | 0.7 × NVDD | NVDD + 0.3 | V | _ | | Input low voltage level | V <sub>IL</sub> | -0.3 | $0.3 \times NVDD$ | V | _ | | Low level output voltage | V <sub>OL</sub> | 0 | 0.2 × NVDD | V | 1 | | High level output voltage | V <sub>OH</sub> | 0.8 × NVDD | NVDD + 0.3 | V | _ | | Output fall time from V <sub>IH</sub> (min) to V <sub>IL</sub> (max) with a bus capacitance from 10 to 400 pF | t <sub>I2KLKV</sub> | 20 + 0.1 × C <sub>B</sub> | 250 | ns | 2 | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | 3 | | Capacitance for each I/O pin | C <sub>I</sub> | _ | 10 | pF | _ | | Input current (0 V ≤V <sub>IN</sub> ≤ NVDD) | I <sub>IN</sub> | _ | ± 5 | μΑ | 4 | #### Note: - 1. Output voltage (open drain or open collector) condition = 3 mA sink current. - C<sub>B</sub> = capacitance of one bus line in pF. - 3. See the MPC8315E PowerQUICC II Pro Integrated Host Processor Family Reference Manual for information on the digital filter used. - 4. I/O pins obstruct the SDA and SCL lines if NVDD is switched off. ### MPC8315E PowerQUICC II Pro Processor Hardware Specifications, Rev. 2 #### **PCI Express** ### Table 55. Differential Receiver (RX) Input Specifications (continued) | Parameter | Symbol | Comments | Min | Typical | Max | Unit | Note | |--------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|-----|------|------| | Powered down DC input impedance | Z <sub>RX-HIGH-IMP-DC</sub> | Required RX D+ as well as D-DC Impedance when the Receiver terminations do not have power. | 200 k | _ | _ | Ω | 6 | | Electrical idle detect threshold | V <sub>RX-IDLE-DET-DIFFp-p</sub> | V <sub>PEEIDT</sub> = 2* V <sub>RX-D+</sub> -V <sub>RX-D-</sub> <br>Measured at the package pins of<br>the Receiver | 65 | _ | 175 | mV | _ | | Unexpected Electrical Idle<br>Enter Detect Threshold<br>Integration Time | T <sub>RX-IDLE-DET-DIFF</sub> | An unexpected Electrical Idle (Vrx-diffp-p < Vrx-idle-det-diffp-p) must be recognized no longer than Trx-idle-det-diff-entertime to signal an unexpected idle condition. | | | 10 | ms | | | Total Skew | L <sub>RX-SKEW</sub> | Skew across all lanes on a Link. This includes variation in the length of SKP ordered set (e.g. COM and one to five SKP Symbols) at the RX as well as any delay differences arising from the interconnect itself. | _ | _ | 20 | ns | | #### Note: - 1. No test load is necessarily associated with this value. - Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 52 should be used as the RX device when taking measurements (also refer to the receiver compliance eye diagram shown in Figure 51). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram. - 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram. - 4. The receiver input impedance shall result in a differential return loss greater than or equal to 15 dB with the D+ line biased to 300 mV and the D- line biased to -300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50 Ω to ground for both the D+ and D- line (that is, as measured by a vector network analyzer with 50-Ω probes, see Figure 52). Note that the series capacitors, C<sub>TX</sub>, is optional for the return loss measurement. - 5. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port. - 6. The RX DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground. - 7. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data. | Parameter | Symbol | Conditions | Min | Typical | Max | Unit | Note | |----------------------------------------------------------------------------|---------------------|----------------------------------------|-----|---------|-----|------|------| | Total reference clock jitter, phase noise integration from 100 Hz to 3 MHz | t <sub>CLK_PJ</sub> | peak to peak jitter<br>at refClk input | | _ | 100 | ps | _ | ### Note: 1. Only 50/75/100/125/150 MHz have been tested, other in between values will not work correctly with the rest of the system. Figure 53. Reference Clock Timing Waveform #### **SATA AC Electrical Characteristics** 17.2 This table provides the general AC parameters for the SATA interface. **Table 57. SATA AC Electrical Characteristics** | Parameter | Symbol | Min | Typical | Max | Units | Note | |-------------------------------|-----------------------|-----|----------------------|-----|-------|------| | Channel Speed<br>1.5G<br>3.0G | <sup>t</sup> CH_SPEED | _ | 1.5<br>3.0 | _ | Gbps | _ | | Unit Interval<br>1.5G<br>3.0G | T <sub>UI</sub> | _ | 666.4333<br>333.3333 | _ | ps | _ | MPC8315E PowerQUICC II Pro Processor Hardware Specifications, Rev. 2 Freescale Semiconductor 69 **IPIC** This figure provides the AC test load for the GPIO. Figure 55. GPIO AC Test Load ### **20 IPIC** This section describes the DC and AC electrical specifications for the external interrupt pins of the MPC8315E. ### 20.1 IPIC DC Electrical Characteristics This table provides the DC electrical characteristics for the external interrupt pins. Characteristic **Symbol** Condition Min Max Unit ٧ Input high voltage $V_{IH}$ 2.1 NVDD + 0.3Input low voltage $V_{\mathsf{IL}}$ -0.38.0 ٧ Input current ±5 μΑ $I_{IN}$ Output high voltage $V_{OH}$ $I_{OH} = -8.0 \text{ mA}$ 2.4 V Output low voltage $I_{OL} = 8.0 \text{ mA}$ V $V_{OL}$ 0.5 Output low voltage $I_{OL} = 3.2 \text{ mA}$ 0.4 V $V_{OL}$ **Table 64. IPIC DC Electrical Characteristics** # 20.2 IPIC AC Timing Specifications This table provides the IPIC input and output AC timing specifications. **Table 65. IPIC Input AC Timing Specifications** | Characteristic | Symbol <sup>1</sup> | Min | Unit | |---------------------------------|---------------------|-----|------| | IPIC inputs—minimum pulse width | t <sub>PIWID</sub> | 20 | ns | #### Note: IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by any external synchronous logic. IPIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge triggered mode. # 21 SPI This section describes the DC and AC electrical specifications for the SPI of the MPC8315E. ### 22.2 TDM AC Electrical Characteristics This table provides the TDM AC timing specifications. Table 69. TDM AC Timing specifications | Parameter/Condition | Symbol | Min | Max | Unit | |----------------------------------------------|-----------------------|------|------|------| | TDMxRCK/TDMxTCK | t <sub>DM</sub> | 20.0 | _ | ns | | TDMxRCK/TDMxTCK high pulse width | t <sub>DM_HIGH</sub> | 8.0 | _ | ns | | TDMxRCK/TDMxTCK low pulse width | t <sub>DM_LOW</sub> | 8.0 | _ | ns | | TDMxRCK/TDMxTCK rise time (20% to 80%) | t <sub>DMKH</sub> | 1.0 | 4.0 | ns | | TDMxRCK/TDMxTCK fall time (80% to 20%) | t <sub>DMKL</sub> | 1.0 | 4.0 | ns | | TDM all input setup time | t <sub>DMIVKH</sub> | 3.0 | _ | ns | | TDMxRD hold time | t <sub>DMRDIXKH</sub> | 3.5 | _ | ns | | TDMxTFS/TDMxRFS input hold time | t <sub>DMFSIXKH</sub> | 2.0 | _ | ns | | TDMxTCK High to TDMxTD output active | t <sub>DM_OUTAC</sub> | 4.0 | _ | ns | | TDMxTCK High to TDMxTD output valid | t <sub>DMTKHOV</sub> | _ | 14.0 | ns | | TDMxTD hold time | t <sub>DMTKHOX</sub> | 2.0 | _ | ns | | TDMxTCK High to TDMxTD output high impedance | t <sub>DM_OUTHI</sub> | _ | 10.0 | ns | | TDMxTFS/TDMxRFS output valid | t <sub>DMFSKHOV</sub> | _ | 13.5 | ns | | TDMxTFS/TDMxRFS output hold time | t <sub>DMFSKHOX</sub> | 2.5 | _ | ns | #### Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>TDMIVKH</sub> symbolizes TDM timing (DM) with respect to the time the input signals (I) reach the valid state (V) relative to the TDM Clock, t<sub>TC</sub>, reference (K) going to the high (H) state or setup time. Also, output signals (O), hold (X). - 2. Output values are based on 30 pF capacitive load. - 3. Inputs are referenced to the sampling that the TDM is programmed to use. Outputs are referenced to the programming edge they are programmed to use. Use of the rising edge or falling edge as a reference is programmable. TDMxTCK and TDMxRCK are shown using the rising edge. This figure shows the TDM receive signal timing. Figure 59. TDM Receive Signals MPC8315E PowerQUICC II Pro Processor Hardware Specifications, Rev. 2 ### 23.2 Mechanical Dimensions of the TEPBGA II This figure shows the mechanical dimensions and bottom surface nomenclature of the 620-pin TEPBGA II package. #### Notes: - 1. All dimensions are in millimeters. - 2. Dimensions and tolerances per ASME Y14.5M-1994. - 3. Maximum solder ball diameter measured parallel to datum A. - 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls. Figure 61. Mechanical Dimensions and Bottom Surface Nomenclature of the TEPBGA II # 23.3 Pinout Listings This table provides the pin-out listing for the TEPBGA II package. ### Package and Pin Listings ### Table 70. MPC8315E TEPBGA II Pinout Listing (continued) | Signal | Package Pin Number | Pin Type | Power<br>Supply | Note | |-----------------|--------------------|----------|----------------------|------| | | JTAG | <u>.</u> | | | | тск | E5 | I | NVDD1_ON | _ | | TDI | B4 | I | NVDD1_ON | 4 | | TDO | C4 | 0 | NVDD1_ON | 3 | | TMS | C3 | I | NVDD1_ON | 4 | | TRST | C2 | I | NVDD1_ON | 4 | | | TDM | | | | | GPIO_18/TDM_RCK | AB1 | I/O | NVDD1 <sub>OFF</sub> | _ | | GPIO_20/TDM_RD | AC1 | I/O | NVDD1_OFF | | | GPIO_19/TDM_RFS | AB3 | I/O | NVDD1_OFF | _ | | GPIO_21/TDM_TCK | AB5 | I/O | NVDD1_OFF | _ | | GPIO_23/TDM_TD | AC3 | I/O | NVDD1_OFF | _ | | GPIO_22/TDM_TFS | AC2 | I/O | NVDD1_OFF | _ | | | SATA | | | | | PINRXMINUSA | N28 | ı | VDD1IO | _ | | PINRXMINUSB | U28 | I | VDD1IO | _ | | PINRXPLUSA | M28 | I | VDD1IO | | | PINRXPLUSB | T28 | I | VDD1IO | _ | | PINTXMINUSA | M25 | 0 | VDD1IO | _ | | PINTXMINUSB | P26 | 0 | VDD1IO | _ | | PINTXPLUSA | N25 | 0 | VDD1IO | _ | | PINTXPLUSB | R26 | 0 | VDD1IO | _ | | SATA_ANAVIZ | U26 | 0 | _ | _ | | SATA_CLK_IN | V27 | I | NVDD3_OFF | _ | | SATA_VDD | N27 | I | _ | _ | | SATA_VDD | U23 | I | _ | _ | | SATA_VSS | M27 | I | _ | _ | | SATA_VSS | V28 | I | _ | _ | | VSSRESREF | T26 | I | _ | _ | | RESREF | T25 | I | _ | 10 | | VDD33ANA | U27 | I | _ | T - | | VDD33PLL | T27 | I | _ | _ | | | TEST | | | • | | TEST_MODE | D6 | I | NVDD1_ON | 6 | | | DEBUG | , l | | • | Clocking # 24 Clocking This figure shows the internal distribution of clocks within the MPC8315E. <sup>&</sup>lt;sup>1</sup> Multiplication factor M = 1, 1.5, 2, 2.5, and 3. Value is decided by RCWLR[COREPLL]. Figure 62. MPC8315E Clock Subsystem MPC8315E PowerQUICC II Pro Processor Hardware Specifications, Rev. 2 <sup>&</sup>lt;sup>2</sup> Multiplication factor L = 2, 3, 4 and 5. Value is decided by RCWLR[SPMF].