# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Active                                                                |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e300c3                                                        |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 400MHz                                                                |
| Co-Processors/DSP               | -                                                                     |
| RAM Controllers                 | DDR, DDR2                                                             |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (2)                                                   |
| SATA                            | SATA 3Gbps (2)                                                        |
| USB                             | USB 2.0 + PHY (1)                                                     |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                     |
| Package / Case                  | 620-BBGA Exposed Pad                                                  |
| Supplier Device Package         | 620-HBGA (29x29)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8315vragda |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# NP\_

MPC8315E Features

- Combines a True Random Number Generator (TRNG) and a NIST-approved Pseudo-Random Number Generator (PRNG) (as described in Annex C of FIPS140-2 and ANSI X9.62).
- Cyclical Redundancy Check Hardware Accelerator (CRCA)
  - Implements CRC32C as required for iSCSI header and payload checksums, CRC32 as required for IEEE 802 packets, as well as for programmable 32 bit CRC polynomials

### 2.4 DDR Memory Controller

The DDR1/DDR2 memory controller includes the following features:

- Single 16- or 32-bit interface supporting both DDR1 and DDR2 SDRAM
- Support for up to 266 MHz data rate
- Support for two physical banks (chip selects), each bank independently addressable
- 64-Mbit to 2-Gbit (for DDR1) and to 4-Gbit (for DDR2) devices with x8/x16 data ports (no direct x4 support)
- Support for one 16-bit device or two 8-bit devices on a 16-bit bus or two 16-bit devices on a 32-bit bus
- Support for up to 16 simultaneous open pages
- Supports auto refresh
- On-the-fly power management using CKE
- 1.8-/2.5-V SSTL2 compatible I/O

### 2.5 PCI Controller

The PCI controller includes the following features:

- Designed to comply with PCI Local Bus Specification Revision 2.3
- Single 32-bit data PCI interface operates at up to 66 MHz
- PCI 3.3-V compatible (not 5-V compatible)
- Support for host and agent modes
- On-chip arbitration, supporting three external masters on PCI
- Selectable hardware-enforced coherency

### 2.6 TDM Interface

The TDM interface includes the following features:

- Independent receive and transmit with dedicated data, clock and frame sync line
- Separate or shared RCK and TCK whose source can be either internal or external
- Glueless interface to E1/T1 frames and MVIP, SCAS, and H.110 buses
- Up to 128 time slots, where each slot can be programmed to be active or inactive
- 8- or 16-bit word widths
- The TDM Transmitter Sync Signal (TFS), Transmitter Clock Signal (TCK) and Receiver Clock



MPC8315E Features

### 2.9 Dual Serial ATA (SATA) Controllers

The SATA controllers have the following features:

- Designed to comply with Serial ATA Rev 2.5 Specification
- ATAPI 6+
- Spread spectrum clocking on receive
- Asynchronous notification
- Hot plug including asynchronous signal recovery
- Link power management
- Native command queuing
- Staggered spin-up and port multiplier support
- SATA 1.5 and 3.0 Gbps operation
- Interrupt driven
- Power management support
- Error handling and diagnostic features
  - Far end/near end loopback
  - Failed CRC error reporting
  - Increased ALIGN insertion rates
  - Scrambling and CONT override

### 2.10 Dual Enhanced Three-Speed Ethernet Controllers (eTSECs)

The eTSECs include the following features:

- Two SGMII/RGMII/MII/RMII/RTBI interfaces
- Two controllers designed to comply with IEEE Std 802.3<sup>TM</sup>, IEEE 802.3u<sup>TM</sup>, IEEE 802.3x<sup>TM</sup>, IEEE 802.3z<sup>TM</sup>, IEEE 802.3au<sup>TM</sup>, IEEE 802.3ab<sup>TM</sup>, and IEEE Std 1588<sup>TM</sup>
- Support for Wake-on-Magic Packet<sup>™</sup>, a method to bring the device from standby to full operating mode
- MII management interface for external PHY control and status.

### 2.11 Integrated Programmable Interrupt Controller (IPIC)

The integrated programmable interrupt controller (IPIC) provides a flexible solution for general-purpose interrupt control. The IPIC programming model is compatible with the MPC8260 interrupt controller and supports external and internal discrete interrupt sources. Interrupts can also be redirected to an external interrupt controller.



|                  | Characteristic                                                                                        | Symbol           | Max Value            | Unit | Note |
|------------------|-------------------------------------------------------------------------------------------------------|------------------|----------------------|------|------|
| Input voltage    | DDR DRAM signals                                                                                      | MV <sub>IN</sub> | -0.3 to (GVDD + 0.3) | V    | 2, 4 |
|                  | DDR DRAM reference                                                                                    | MVREF            | -0.3 to (GVDD + 0.3) | V    | 2, 4 |
|                  | eTSEC signals                                                                                         | LV <sub>IN</sub> | -0.3 to (LVDD + 0.3) | V    | 3, 4 |
|                  | Local bus, DUART, SYS_CLK_IN, system control and power management, I <sup>2</sup> C, and JTAG signals | NV <sub>IN</sub> | -0.3 to (NVDD + 0.3) | V    | 3, 4 |
|                  | PCI                                                                                                   | NV <sub>IN</sub> | -0.3 to (NVDD + 0.3) | V    | 5    |
|                  | SATA_CLKIN                                                                                            | NV <sub>IN</sub> | -0.3 to (NVDD + 0.3) | V    | 3, 4 |
| Storage temperat | ture range                                                                                            | T <sub>STG</sub> | -55 to150            | °C   | _    |

Table 1. Absolute Maximum Ratings <sup>1</sup> (continued)

Note:

- 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. Caution: MV<sub>IN</sub> must not exceed GVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. **Caution:** (N,L)V<sub>IN</sub> must not exceed (N,L)VDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. (M,N,L)V<sub>IN</sub> and MVREF may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.
- 5. NV<sub>IN</sub> on the PCI interface may overshoot/undershoot according to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 2.
- 6. The max value of supply voltage should be selected based on the RGMII mode.
- 7. NVDD means NVDD1\_OFF, NVDD1\_ON, NVDD2\_OFF, NVDD2\_ON, NVDD3\_OFF, NVDD4\_OFF
- 8. LVDD means LVDD1\_OFF and LVDD2\_ON

### 3.1.2 Power Supply Voltage Specification

This table provides the recommended operating conditions for theMPC8315E. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

| Characteristic                           | Symbol        | Recommended<br>Value <sup>1</sup> | Unit | Status in D3<br>Warm mode | Note |
|------------------------------------------|---------------|-----------------------------------|------|---------------------------|------|
| SerDes internal digital power            | XCOREVDD      | 1.0 ± 50 mv                       | V    | Switched Off              | _    |
| SerDes internal digital power            | XCOREVSS      | 0.0                               | V    | _                         | _    |
| SerDes I/O digital power                 | XPADVDD       | 1.0 ± 50 mv                       | V    | Switched Off              | _    |
| SerDes I/O digital power                 | XPADVSS       | 0.0                               | V    | _                         | _    |
| SerDes analog power for PLL              | SDAVDD        | 1.0 ± 50 mv                       | V    | Switched Off              | _    |
| SerDes analog power for PLL              | SDAVSS        | 0.0                               | V    | _                         | —    |
| Dedicated 3.3 V analog power for USB PLL | USB_PLL_PWR3  | 3.3 ± 165mv                       | V    | Switched Off              | —    |
| Dedicated 1.0 Vanalog power for USB PLL  | USB_PLL_PWR1  | 1.0 ± 50 mv                       | V    | Switched Off              | _    |
| Dedicated analog ground for USB PLL      | USB_PLL_GND   | 0.0                               | V    | _                         | —    |
| Dedicated USB power for USB bias circuit | USB_VDDA_BIAS | 3.3 ± 300 mv                      | V    | Switched Off              | —    |

**Table 2. Recommended Operating Conditions** 



#### CAUTION

When the device is in D3 warm (standby) mode, all external voltage supplies applied to any I/O pins, with the exception of wake-up pins, must be turned off. Applying supplied external voltage to any I/O pins, except the wake up pins, while the device is in D3 warm standby mode may cause permanent damage to the device.

An example of the power-up sequence is shown in Figure 4 when implemented along with low power D3 warm mode.



#### Figure 4. Power Up Sequencing Example with Low power D3 Warm Mode

The switchable and continuous supplies can be combined when the D3 warm mode is not used.

The SATA power supplies VDD33PLL and VDD33ANA should go high after NVDD3\_OFF supply and go low before NVDD3\_OFF supply. The NVDD3\_OFF voltage levels should not drop below the VDD33PLL, VDD33ANA voltages at any time.



**Clock Input Timing** 

### 5.1 DC Electrical Characteristics

This table provides the clock input (SYS\_CLK\_IN/PCI\_SYNC\_IN) DC timing specifications for the MPC8315E.

| Parameter                 | Condition                                   | Symbol          | Min  | Мах        | Unit |
|---------------------------|---------------------------------------------|-----------------|------|------------|------|
| Input high voltage        | —                                           | V <sub>IH</sub> | 2.4  | NVDD + 0.3 | V    |
| Input low voltage         | —                                           | V <sub>IL</sub> | -0.3 | 0.4        | V    |
| SYS_CLK_IN input current  | $0 \text{ V} \leq V_{IN} \leq \text{NVDD}$  | I <sub>IN</sub> | —    | ±10        | μA   |
| SYS_XTAL_IN input current | $0 \text{ V} \leq V_{IN} \leq \text{NVDD}$  | I <sub>IN</sub> | —    | ±40        | μA   |
| PCI_SYNC_IN input current | $0 \text{ V} \leq V_{IN} \leq \text{NVDD}$  | I <sub>IN</sub> | —    | ±10        | μA   |
| RTC_CLK input current     | $0 \text{ V} \leq V_{IN} \leq \text{NVDD}$  | I <sub>IN</sub> | —    | ±10        | μA   |
| USB_CLK_IN input current  | $0~V \leq V_{IN} \leq NVDD$                 | I <sub>IN</sub> | —    | ±10        | μA   |
| USB_XTAL_IN input current | $0 \text{ V} \leq V_{IN} \leq \text{NVDD}$  | I <sub>IN</sub> | —    | ±40        | μA   |
| SATA_CLK_IN input current | $0 \text{ V} \leq V_{IN} \leq N \text{VDD}$ | I <sub>IN</sub> | _    | ±10        | μA   |

Table 6. SYS\_CLK\_IN DC Electrical Characteristics

### 5.2 AC Electrical Characteristics

The primary clock source for the MPC8315E can be one of two inputs, SYS\_CLK\_IN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. This table provides the clock input (SYS\_CLK\_IN/PCI\_CLK) AC timing specifications for the MPC8315E.

| Parameter/Condition           | Symbol                                    | Min | Typical | Max   | Unit | Note    |
|-------------------------------|-------------------------------------------|-----|---------|-------|------|---------|
| SYS_CLK_IN/PCI_CLK frequency  | f <sub>SYS_CLK_IN</sub>                   | 24  | —       | 66.67 | MHz  | 1, 6, 7 |
| SYS_CLK_IN/PCI_CLK cycle time | t <sub>SYS_CLK_IN</sub>                   | 15  | —       | 41.6  | ns   | 6       |
| SYS_CLK_IN rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>         | 0.6 | —       | 4     | ns   | 2, 6    |
| PCI_CLK rise and fall time    | t <sub>PCH</sub> , t <sub>PCL</sub>       | 0.6 | 0.8     | 1.2   | ns   | 2       |
| SYS_CLK_IN/PCI_CLK duty cycle | <sup>t</sup> KHK <sup>/t</sup> SYS_CLK_IN | 40  | —       | 60    | %    | 3, 6    |
| SYS_CLK_IN/PCI_CLK jitter     | _                                         |     | _       | ±150  | ps   | 4, 5, 6 |

Table 7. SYS\_CLK\_IN AC Timing Specifications

#### Note:

1. **Caution:** The system, core, and security block must not exceed their respective maximum or minimum operating frequencies.

- 2. Rise and fall times for SYS\_CLK\_IN/PCI\_CLK are specified at 20% to 80% of signal swing.
- 3. Timing is guaranteed by design and characterization.
- 4. This represents the total input jitter-short term and long term-and is guaranteed by design.
- 5. The SYS\_CLK\_IN/PCI\_CLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track SYS\_CLK\_IN drivers with the specified jitter.
- 6. The parameter names PCI\_CLK and PCI\_SYNC\_IN are used interchangeably in this document.
- 7. Spread spectrum is allowed up to 1% down-spread at 33kHz.(max. rate).



#### DDR and DDR2 SDRAM

#### Table 11. DDR2 SDRAM DC Electrical Characteristics for GVDD(typ) = 1.8 V (continued)

|  | Parameter/Condition | Symbol | Min | Мах | Unit | Note |
|--|---------------------|--------|-----|-----|------|------|
|--|---------------------|--------|-----|-----|------|------|

1. GVDD is expected to be within 50 mV of the DRAM GVDD at all times.

2. MVREF is expected to be equal to 0.5 × GVDD, and to track GVDD DC variations as measured at the receiver. Peak-to-peak noise on MVREF may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MVREF. This rail should track variations in the DC level of MVREF.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GVDD.

This table provides the DDR2 capacitance when GVDD(typ) = 1.8 V.

#### Table 12. DDR2 SDRAM Capacitance for GVDD(typ) = 1.8 V

| Parameter/Condition                     | Symbol           | Min | Max | Unit | Note |
|-----------------------------------------|------------------|-----|-----|------|------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1    |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1    |

#### Note:

1. This parameter is sampled. GVDD = 1.8 V  $\pm$  0.090 V, f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> = GVDD/2, V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

This table provides the recommended operating conditions for the DDR SDRAM component(s) of the MPC8315E when GVDD(typ) = 2.5 V.

#### Table 13. DDR SDRAM DC Electrical Characteristics for GVDD(typ) = 2.5 V

| Parameter/Condition                                             | Symbol          | Min             | Мах                       | Unit | Note |
|-----------------------------------------------------------------|-----------------|-----------------|---------------------------|------|------|
| I/O supply voltage                                              | GVDD            | 2.3             | 2.7                       | V    | 1    |
| I/O reference voltage                                           | MVREF           | 0.49 	imes GVDD | $0.51 \times \text{GVDD}$ | V    | 2    |
| I/O termination voltage                                         | V <sub>TT</sub> | MVREF – 0.04    | MVREF + 0.04              | V    | 3    |
| Input high voltage                                              | V <sub>IH</sub> | MVREF + 0.15    | GVDD + 0.3                | V    | _    |
| Input low voltage                                               | V <sub>IL</sub> | -0.3            | MVREF – 0.15              | V    | _    |
| Output leakage current                                          | I <sub>OZ</sub> | -9.9            | -9.9                      | μΑ   | 4    |
| Output high current (V <sub>OUT</sub> = 1.95 V,<br>GVDD = 2.3V) | I <sub>ОН</sub> | -16.2           | —                         | mA   | _    |
| Output low current (V <sub>OUT</sub> = 0.35 V)                  | I <sub>OL</sub> | 16.2            | —                         | mA   | —    |

#### Note:

1. GVDD is expected to be within 50 mV of the DRAM GVDD at all times.

2. MVREF is expected to be equal to 0.5 × GVDD, and to track GVDD DC variations as measured at the receiver. Peak-to-peak noise on MVREF may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MVREF. This rail should track variations in the DC level of MVREF.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GVDD.

This table provides the DDR capacitance when GVDD(typ) = 2.5 V.

#### Table 14. DDR SDRAM Capacitance for GVDD(typ) = 2.5 V Interface

| Parameter/Condition              | Symbol          | Min | Max | Unit | Note |
|----------------------------------|-----------------|-----|-----|------|------|
| Input/output capacitance: DQ,DQS | C <sub>IO</sub> | 6   | 8   | pF   | 1    |



DDR and DDR2 SDRAM

### 7.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications

#### Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications

At recommended operating conditions

| Parameter                                                        | Symbol <sup>1</sup>                         | Min                             | Мах                        | Unit | Note |
|------------------------------------------------------------------|---------------------------------------------|---------------------------------|----------------------------|------|------|
| MCK[n] cycle time at MCK[n]/MCK[n] crossing                      | t <sub>MCK</sub>                            | 7.5                             | 10                         | ns   | 2    |
| ADDR/CMD output setup with respect to MCK<br>266 MHz<br>200 MHz  | <sup>t</sup> DDKHAS                         | 2.9<br>3.5                      |                            | ns   | 3    |
| ADDR/CMD output hold with respect to MCK<br>266 MHz<br>200 MHz   | <sup>t</sup> DDKHAX                         | 3.15<br>4.20                    |                            | ns   | 3    |
| MCS[n] output setup with respect to MCK<br>266 MHz<br>200 MHz    | <sup>t</sup> DDKHCS                         | 3.15<br>4.20                    |                            | ns   | 3    |
| MCS[n] output hold with respect to MCK<br>266 MHz<br>200 MHz     | <sup>t</sup> DDKHCX                         | 3.15<br>4.20                    |                            | ns   | 3    |
| MCK to MDQS Skew                                                 | t <sub>DDKHMH</sub>                         | -0.6                            | 0.6                        | ns   | 4    |
| MDQ//MDM output setup with respect to MDQS<br>266 MHz<br>200 MHz | <sup>t</sup> DDKHDS,<br><sup>t</sup> DDKLDS | 900<br>1000                     |                            | ps   | 5    |
| MDQ//MDM output hold with respect to MDQS<br>266 MHz<br>200 MHz  | <sup>t</sup> DDKHDX,<br>t <sub>DDKLDX</sub> | 1100<br>1200                    |                            | ps   | 5    |
| MDQS preamble start                                              | t <sub>DDKHMP</sub>                         | $-0.5\times t_{\text{MCK}}-0.6$ | $-0.5 	imes t_{MCK}$ + 0.6 | ns   | 6    |
| MDQS epilogue end                                                | t <sub>DDKHME</sub>                         | -0.6                            | 0.6                        | ns   | 6    |

Note:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the MPC8315E PowerQUICC II Pro Integrated Host Processor Family Reference Manual for a description and understanding of the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.



#### Table 28. RMII Receive AC Timing Specifications (continued)

At recommended operating conditions with LVDD of 3.3 V  $\pm$  300 mv

| Parameter/Condition                                               | Symbol <sup>1</sup>  | Min | Тур | Max | Unit |
|-------------------------------------------------------------------|----------------------|-----|-----|-----|------|
| RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK                     | t <sub>RMRDVKH</sub> | 4.0 |     | —   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK                      | t <sub>rmrdxkh</sub> | 2.0 |     | —   | ns   |
| REF_CLK clock rise V <sub>IL</sub> (min) to V <sub>IH</sub> (max) | t <sub>RMXR</sub>    | 1.0 |     | 4.0 | ns   |
| REF_CLK clock fall time $V_{IH}(max)$ to $V_{IL}(min)$            | t <sub>RMXF</sub>    | 1.0 | _   | 4.0 | ns   |

Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>RMRDVKH</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>RMRDXKL</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>RMX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>RMRDXKL</sub> symbolizes RMII receive timing (RMR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>RMX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>RMX</sub> represents the RMII (RM) reference (X) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

This figure provides the AC test load.



Figure 14. AC Test Load

This figure shows the RMII receive AC timing diagram.



Figure 15. RMII Receive AC Timing Diagram

### 9.2.3 RGMII and RTBI AC Timing Specifications

This table presents the RGMII and RTBI AC timing specifications.

#### Table 29. RGMII and RTBI AC Timing Specifications

At recommended operating conditions (see Table 2)

| Parameter/Condition                                 | Symbol <sup>1</sup> | Min  | Тур | Max | Unit |
|-----------------------------------------------------|---------------------|------|-----|-----|------|
| Data to clock output skew (at transmitter)          | t <sub>SKRGT</sub>  | -0.6 | —   | 0.6 | ns   |
| Data to clock input skew (at receiver) <sup>2</sup> | t <sub>SKRGT</sub>  | 1.0  | —   | 2.6 | ns   |



#### Ethernet: Three-Speed Ethernet, MII Management

#### Table 30. MII Management DC Electrical Characteristics Powered at 3.3 V (continued)

| Parameter         | Symbol          | Conditions |                         | Min  | Мах | Unit |
|-------------------|-----------------|------------|-------------------------|------|-----|------|
| Input low current | ۱ <sub>IL</sub> | NVDD = Max | V <sub>IN</sub> = 0.5 V | -600 | —   | μΑ   |

Note:

1. The symbol  $V_{IN}$ , in this case, represents the  $NV_{IN}$  symbol referenced in Table 1 and Table 2.

### 9.3.2 MII Management AC Electrical Specifications

This table provides the MII management AC timing specifications.

#### Table 31. MII Management AC Timing Specifications

At recommended operating conditions with NVDD is 3.3 V ± 300 mv

| Parameter/Condition        | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Note |
|----------------------------|---------------------|-----|-----|-----|------|------|
| MDC frequency              | f <sub>MDC</sub>    | —   | 2.5 | —   | MHz  | 2    |
| MDC period                 | t <sub>MDC</sub>    | —   | 400 | —   | ns   | —    |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32  | —   | —   | ns   | —    |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | 10  | —   | 170 | ns   | 3    |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5   | —   | —   | ns   | —    |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0   | —   | —   | ns   | —    |
| MDC rise time              | t <sub>MDCR</sub>   | —   | —   | 10  | ns   | —    |
| MDC fall time              | t <sub>MDHF</sub>   | —   | —   | 10  | ns   | —    |

Note:

The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 133 MHz, the maximum frequency is 4.16 MHz and the minimum frequency is 0.593 MHz).

3. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 133 MHz, the delay is 60 ns).



This figure shows the MII management AC timing diagram.



Figure 17. MII Management Interface Timing Diagram

### 9.4 1588 Timer Specifications

This section describes the DC and AC electrical specifications for the 1588 timer.

### 9.4.1 1588 Timer DC Specifications

This table provides the 1588 timer DC specifications.

**Table 32. GPIO DC Electrical Characteristics** 

| Characteristic      | Symbol          | Condition                   | Min  | Мах        | Unit |
|---------------------|-----------------|-----------------------------|------|------------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA   | 2.4  | —          | V    |
| Output low voltage  | V <sub>OL</sub> | l <sub>OL</sub> = 8.0 mA    |      | 0.5        | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA    |      | 0.4        | V    |
| Input high voltage  | V <sub>IH</sub> |                             | 2.0  | NVDD + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                           | -0.3 | 0.8        | V    |
| Input current       | I <sub>IN</sub> | $0~V \leq V_{IN} \leq NVDD$ | _    | ± 5        | μA   |

### 9.4.2 1588 Timer AC Specifications

This table provides the 1588 timer AC specifications.

| Table | 33. | 1588 | Timer | AC | S | pecifications |
|-------|-----|------|-------|----|---|---------------|
|       |     |      |       |    | - |               |

| Parameter                    | Symbol              | Min | Max | Unit | Note |
|------------------------------|---------------------|-----|-----|------|------|
| Timer clock cycle time       | t <sub>TMRCK</sub>  | 0   | 70  | MHz  | 1    |
| Input setup to timer clock   | t <sub>TMRCKS</sub> | —   | —   | —    | 2, 3 |
| Input hold from timer clock  | t <sub>TMRCKH</sub> | —   | —   | —    | 2, 3 |
| Output clock to output valid | t <sub>GCLKNV</sub> | 0   | 6   | ns   |      |
| Timer alarm to output valid  | t <sub>TMRAL</sub>  | _   | _   | _    | 2    |



| Parameter                                      | Symbol                            | Min                                                                   | Тур | Мах                                                                   | Unit | Note                        |
|------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------|-----|-----------------------------------------------------------------------|------|-----------------------------|
| Supply Voltage                                 | XCOREVDD                          | 0.95                                                                  | 1.0 | 1.05                                                                  | V    | —                           |
| Output high voltage                            | VOH                               |                                                                       | _   | XCOREVDD <sub>-Typ</sub> /2+<br> V <sub>OD</sub>   <sub>-max</sub> /2 | mV   | 1                           |
| Output low voltage                             | VOL                               | XCOREVDD <sub>-Typ</sub> /2-<br> V <sub>OD</sub>   <sub>-max</sub> /2 | _   | —                                                                     | mV   | 1                           |
| Output ringing                                 | V <sub>RING</sub>                 | —                                                                     | _   | 10                                                                    | %    | —                           |
|                                                |                                   | 323                                                                   | 500 | 725                                                                   |      | Equalization setting: 1.0x  |
|                                                |                                   | 296                                                                   | 459 | 665                                                                   |      | Equalization setting: 1.09x |
| Output differential voltage <sup>2, 3, 5</sup> | V <sub>OD</sub>                   | 269                                                                   | 417 | 604                                                                   |      | Equalization setting: 1.2x  |
|                                                |                                   | 243                                                                   | 376 | 545                                                                   | mV   | Equalization setting: 1.33x |
|                                                |                                   | 215                                                                   | 333 | 483                                                                   |      | Equalization setting: 1.5x  |
|                                                |                                   | 189                                                                   | 292 | 424                                                                   |      | Equalization setting: 1.71x |
|                                                |                                   | 162                                                                   | 250 | 362                                                                   |      | Equalization setting: 2.0x  |
| Output offset voltage                          | V <sub>OS</sub>                   | 425                                                                   | 500 | 575                                                                   | mV   | 1, 4                        |
| Output impedance (single-ended)                | R <sub>O</sub>                    | 40                                                                    | _   | 60                                                                    | Ω    | —                           |
| Mismatch in a pair                             | $\Delta R_{O}$                    | _                                                                     |     | 10                                                                    | %    | —                           |
| Change in $V_{OD}$ between "0" and "1"         | $\Delta  V_{OD} $                 | —                                                                     |     | 25                                                                    | mV   | —                           |
| Change in V <sub>OS</sub> between "0" and "1"  | $\Delta V_{OS}$                   | —                                                                     | —   | 25                                                                    | mV   | —                           |
| Output current on short to GND                 | I <sub>SA</sub> , I <sub>SB</sub> | _                                                                     | _   | 40                                                                    | mA   | —                           |

#### Note:

1. This will not align to DC-coupled SGMII. XCOREVDD<sub>-Typ</sub>=1.0V.

2.  $|V_{OD}| = |V_{TXn} - V_{TXn}|$ .  $|V_{OD}|$  is also referred as output differential peak voltage.  $V_{TX-DIFFp-p} = 2^*|V_{OD}|$ . 3. The  $|V_{OD}|$  value shown in the table assumes the following transmit equalization setting in the TXEQA (for SerDes lane A) or TXEQE (for SerDes lane E) bit field of MPC8315E's SerDes Control Register 0:

• The LSbits (bit [1:3]) of the above bit field is set based on the equalization setting shown in table.

V<sub>OS</sub> is also referred to as output common mode voltage.
 The |V<sub>OD</sub>| value shown in the Typ column is based on the condition of XCOREVDD.<sub>Typ</sub>=1.0V, no common mode offset variation (V<sub>OS</sub> = 500 mV), SerDes transmitter is terminated with 100-Ω differential load between TX[n] and TX[n].



#### Ethernet: Three-Speed Ethernet, MII Management

#### **Table 38. SGMII Receive AC Timing Specifications**

At recommended operating conditions with XCOREVDD =  $1.0V \pm 5\%$ .

| Parameter                                          | Symbol          | Min    | Тур | Max               | Unit   | Note |
|----------------------------------------------------|-----------------|--------|-----|-------------------|--------|------|
| Deterministic Jitter Tolerance                     | JD              | 0.37   | —   | _                 | UI p-p | 1    |
| Combined Deterministic and Random Jitter Tolerance | JDR             | 0.55   | —   | _                 | UI p-p | 1    |
| Sinusoidal Jitter Tolerance                        | JSIN            | 0.1    | —   | _                 | UI p-p | 1    |
| Total Jitter Tolerance                             | JT              | 0.65   | —   | _                 | UI p-p | 1    |
| Bit Error Ratio                                    | BER             | _      | —   | 10 <sup>-12</sup> |        | _    |
| Unit Interval                                      | UI              | 799.92 | 800 | 800.08            | ps     | 2    |
| AC Coupling Capacitor                              | C <sub>TX</sub> | 5      | —   | 200               | nF     | 3    |

Note:

1. Measured at receiver.

2. Each UI is 800 ps ± 100 ppm.

The external AC coupling capacitor is required. It's recommended to be placed near the device transmitter outputs.
 Refer to RapidIO<sup>TM</sup> 1x/4x LP Serial Physical Layer Specification for interpretation of jitter specifications.



Figure 20. SGMII Receiver Input Compliance Mask

PCI

#### Table 50. PCI AC Timing Specifications at 66 MHz (continued)

| Parameter             | Symbol <sup>1</sup> | Min | Max | Unit | Note |
|-----------------------|---------------------|-----|-----|------|------|
| Input hold from clock | t <sub>PCIXKH</sub> | 0   |     | ns   | 2, 4 |

Note:

Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.

2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.

- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

#### This table shows the PCI AC Timing Specifications at 33 MHz.

| Tabla | <b>E</b> 1 |     | <b>^</b> | Timina  | Specifications | -+ 2 | 2 MU-   |
|-------|------------|-----|----------|---------|----------------|------|---------|
| Table | 51.        | FUI | AC       | rinning | Specifications | αι σ | SIVITIZ |

| Parameter                      | Symbol <sup>1</sup> | Min | Мах | Unit | Note |
|--------------------------------|---------------------|-----|-----|------|------|
| Clock to output valid          | t <sub>PCKHOV</sub> | —   | 11  | ns   | 2    |
| Output hold from clock         | t <sub>PCKHOX</sub> | 2   | —   | ns   | 2    |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | —   | 14  | ns   | 2, 3 |
| Input setup to clock           | t <sub>PCIVKH</sub> | 4.0 | —   | ns   | 2, 4 |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | —   | ns   | 2, 4 |

Note:

 Note that the symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.

2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.

- 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

This figure provides the AC test load for PCI.



Figure 35. PCI AC Test Load



This figure shows the PCI input AC timing conditions.



Figure 36. PCI Input AC Timing Measurement Conditions

This figure shows the PCI output AC timing conditions.



Figure 37. PCI Output AC Timing Measurement Condition

### 15 High-Speed Serial Interfaces (HSSI)

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes Reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

### 15.1 Signal Terms Definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 38 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (TXn and  $\overline{TXn}$ ) or a receiver input (RXn and  $\overline{RXn}$ ). Each signal swings between A Volts and B Volts where A > B.

Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment.

#### 1. Single-Ended Swing

The transmitter output signals and the receiver input signals TXn,  $\overline{TXn}$ , RXn and  $\overline{RXn}$  each have a peak-to-peak swing of A – B Volts. This is also referred as each signal wire's Single-Ended Swing.

2. Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing):



between 100 mV and 400 mV. Figure 40 shows the SerDes reference clock input requirement for DC-coupled connection scheme.

- For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to XCOREVSS. Each signal wire of the differential inputs is allowed to swing below and above the common mode voltage (XCOREVSS). Figure 41 shows the SerDes reference clock input requirement for AC-coupled connection scheme.
- Single-ended Mode
  - The reference clock can also be single-ended. The SD\_REF\_CLK input amplitude (single-ended swing) must be between 400mV and 800mV peak-peak (from Vmin to Vmax) with SD\_REF\_CLK either left unconnected or tied to ground.
  - The SD\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 42 shows the SerDes reference clock input requirement for single-ended signaling mode.
  - To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC-coupled externally. For the best noise performance, the reference of the clock could be DC or AC-coupled into the unused phase (SD\_REF\_CLK) through the same source impedance as the clock input (SD\_REF\_CLK) in use.











### 15.2.4 AC Requirements for SerDes Reference Clocks

The clock driver selected should provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100KHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15MHz is filtered by the PLL. The most problematic phase noise occurs in the 1-15MHz range. The source impedance of the clock driver should be 50  $\Omega$  to match the transmission line and reduce reflections which are a source of noise to the system.

This table describes some AC parameters common to SGMII and PCI Express protocols.

#### Table 52. SerDes Reference Clock Common AC Parameters

At recommended operating conditions with XCOREVDD= 1.0V  $\pm$  5%

| Parameter                                                                  | Symbol                | Min  | Max  | Unit | Note |
|----------------------------------------------------------------------------|-----------------------|------|------|------|------|
| Rising Edge Rate                                                           | Rise Edge Rate        | 1.0  | 4.0  | V/ns | 2, 3 |
| Falling Edge Rate                                                          | Fall Edge Rate        | 1.0  | 4.0  | V/ns | 2, 3 |
| Differential Input High Voltage                                            | V <sub>IH</sub>       | +200 | _    | mV   | 2    |
| Differential Input Low Voltage                                             | V <sub>IL</sub>       | _    | -200 | mV   | 2    |
| Rising edge rate (SDn_REF_CLK) to falling edge rate (SDn_REF_CLK) matching | Rise-Fall<br>Matching | _    | 20   | %    | 1, 4 |

Note:

- 1. Measurement taken from single ended waveform.
- 2. Measurement taken from differential waveform.
- Measured from -200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 47.
- 4. Matching applies to rising edge rate for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge Rate of SDn\_REF\_CLK should be compared to the Fall Edge Rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 48.



Figure 47. Differential Measurement Points for Rise and Fall Time



### NOTE

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary.



Figure 52. Compliance Test/Measurement Load

## 17 Serial ATA (SATA)

The serial ATA (SATA) of the MPC8315E is designed to comply with Serial ATA 2.5 Specification. Note that the external cabled applications or long backplane applications (Gen1x & Gen2x) are not supported.

### 17.1 Requirements for SATA REF\_CLK

The reference clock for MPC8315E is a single ended input clock required for the SATA Interface operation. The AC requirements for the SATA reference clock are listed in the this table.

| Parameter                          | Symbol                                           | Conditions                      | Min  | Typical | Max  | Unit | Note |
|------------------------------------|--------------------------------------------------|---------------------------------|------|---------|------|------|------|
| Frequency range                    | <sup>t</sup> CLK_REF                             | _                               | 50   | 75      | 150  | MHz  | 1    |
| Clock frequency tolerance          | <sup>t</sup> CLK_TOL                             | _                               | -350 | 0       | +350 | ppm  |      |
| Input High Voltage                 | V <sub>CLK_INHI</sub>                            |                                 | 2.0  | _       | _    | V    | _    |
| Input Low Voltage                  | V <sub>CLK_INLo</sub>                            | _                               |      | —       | 0.7  | V    |      |
| Reference clock rise and fall time | t <sub>CLK_RISE</sub> /<br>t <sub>CLK_FALL</sub> | 20% to 80% of nominal amplitude |      |         | 2    | ns   |      |
| Reference clock duty cycle         | t <sub>CLK_DUTY</sub>                            | Measured at 1.6V                | 40   | 50      | 60   | %    | _    |

Table 56. Reference Clock Input Requirements



Package and Pin Listings

| Table 70 | MPC8315F | TEPBGA II | Pinout I | istina ( | (continued) |
|----------|----------|-----------|----------|----------|-------------|
|          |          |           | i mout i | _isung ( | continucuj  |

| Signal                                  | Package Pin Number         | Pin Type | Power<br>Supply | Note |  |
|-----------------------------------------|----------------------------|----------|-----------------|------|--|
| LGPL1/LFALE                             | AA28                       | 0        | NVDD3_OFF       | _    |  |
| LGPL2/LFRE/LOE                          | Y25                        | 0        | NVDD3_OFF       | 12   |  |
| LGPL3/LFWP                              | Y24                        | 0        | NVDD3_OFF       |      |  |
| LGPL4/LGTA/LUPWAIT/LFRB                 | AA26                       | I/O      | NVDD3_OFF       | 2    |  |
| LGPL5                                   | AF22                       | 0        | NVDD3_OFF       | 12   |  |
| LCLK0                                   | AH25                       | 0        | NVDD3_OFF       | 11   |  |
| LCLK1                                   | AD24                       | 0        | NVDD3_OFF       | 11   |  |
|                                         | DUART                      |          |                 |      |  |
| UART_SOUT1/MSRCID0 (DDR<br>ID)/LSRCID0  | C15                        | 0        | NVDD2_OFF       | —    |  |
| UART_SIN1/MSRCID1 (DDR ID)/LSRCID1      | B16                        | I/O      | NVDD2_OFF       |      |  |
| UART_CTS[1]/MSRCID2 (DDR<br>ID)/LSRCID2 | D16                        | I/O      | NVDD2_OFF       | _    |  |
| UART_RTS[1]/MSRCID3 (DDR<br>ID)/LSRCID3 | B17                        | 0        | NVDD2_OFF       | —    |  |
| UART_SOUT2/MSRCID4 (DDR<br>ID)/LSRCID4  | A16                        | 0        | NVDD2_OFF       | —    |  |
| UART_SIN2/MDVAL (DDR ID)/LDVAL          | C16                        | I/O      | NVDD2_OFF       | —    |  |
| UART_CTS[2]                             | A17                        | I        | NVDD2_OFF -     |      |  |
| UART_RTS[2]                             | A18                        | 0        | NVDD2_OFF       |      |  |
|                                         | I <sup>2</sup> C interface | -        |                 |      |  |
| IIC_SDA/CKSTOP_OUT                      | N1                         | I/O      | NVDD4_OFF       | 2    |  |
| IIC_SCL/CKSTOP_IN                       | N2                         | I/O      | NVDD4_OFF       | 2    |  |
| Interrupts                              |                            |          |                 |      |  |
| MCP_OUT                                 | W1                         | 0        | NVDD1_OFF       | 2    |  |
| IRQ[0]/MCP_IN                           | Y3                         | I        | NVDD1_OFF       | _    |  |
| IRQ[1]                                  | E1                         | I        | NVDD1_ON        | _    |  |
| IRQ[2]                                  | A7                         | I        | NVDD1_ON        | _    |  |
| IRQ[3]                                  | AA1                        | I        | NVDD1_OFF       | _    |  |
| IRQ[4]                                  | Y5                         | I        | NVDD1_OFF       | _    |  |
| IRQ[5]/CORE_SRESET_IN                   | AA2                        | I        | NVDD1_OFF       | _    |  |
| IRQ[6] /CKSTOP_OUT AA4                  |                            | I/O      | NVDD1_OFF       | _    |  |
| IRQ[7]/CKSTOP_IN                        | AA5                        | I        | NVDD1_OFF       |      |  |
| Configuration                           |                            |          |                 |      |  |
| CFG_CLKIN_DIV                           | A5                         | I        | NVDD1_ON        | 12   |  |
| EXT_PWR_CTRL                            | D3                         | 0        | NVDD1_ON        | 12   |  |
| PMC_PWR_OK                              | D4                         | I        |                 | 12   |  |



| Table 70. MPC8315E TEPBGA | <b>II Pinout Listing (continued)</b> |
|---------------------------|--------------------------------------|
|---------------------------|--------------------------------------|

| Signal                                            | Package Pin Number | Pin Type | Power<br>Supply      | Note |  |
|---------------------------------------------------|--------------------|----------|----------------------|------|--|
| USB_DP                                            | A11                | I/O      | USB_VDDA             | —    |  |
| USB_DM                                            | A12                | I/O      | USB_VDDA             | —    |  |
| USB_VBUS                                          | C12                | I        | —                    | —    |  |
| USB_TPA                                           | A14                | 0        | _                    | —    |  |
| USB_RBIAS                                         | D14                | I        | —                    | 8    |  |
| USB_PLL_PWR3                                      | A13                | I        | —                    | —    |  |
| USB_PLL_GND0 & USB_PLL_GND1                       | D13                | I        | —                    | —    |  |
| USB_PLL_PWR1                                      | B13                | I        | —                    | —    |  |
| USB_VSSA_BIAS                                     | E14                | I        | —                    | —    |  |
| USB_VDDA_BIAS                                     | C14                | I        | —                    | —    |  |
| USB_VSSA                                          | E13                | I        | —                    | —    |  |
| USB_VDDA                                          | E12                | I        | —                    | —    |  |
|                                                   | GPIO               |          |                      | ·    |  |
| GPIO_0/DMA_DREQ1/GTM1_TOUT1                       | C5                 | I/O      | NVDD1_ON             | —    |  |
| GPIO_1/DMA_DACK1/GTM1_TIN2/GTM2_<br>TIN1          | A4                 | I/O      | NVDD1_ON             | —    |  |
| GPIO_2/DMA_DONE1/GTM1_TGATE2/GT<br>M2_TGATE1      | К3                 | I/O      | NVDD4_OFF            | —    |  |
| GPIO_3/GTM1_TIN3/GTM2_TIN4                        | K1                 | I/O      | NVDD4_OFF            | —    |  |
| GPIO_4/GTM1_TGATE3/GTM2_TGATE4                    | K2                 | I/O      | NVDD4_OFF            | —    |  |
| GPIO_5/GTM1_TOUT3/GTM2_TOUT1                      | L5                 | I/O      | NVDD4_OFF            | —    |  |
| GPIO_6/GTM1_TIN4/GTM2_TIN3                        | L3                 | I/O      | NVDD4_OFF            | —    |  |
| GPIO_7/GTM1_TGATE4/GTM2_TGATE3                    | L1                 | I/O      | NVDD4_OFF            | —    |  |
| GPIO_8/USBDR_DRIVE_VBUS/GTM1_TI<br>N1/GTM2_TIN2   | M1                 | I/O      | NVDD4_OFF            | —    |  |
| GPIO_9/USBDR_PWRFAULT/GTM1_TGAT<br>E1/GTM2_TGATE2 | M2                 | I/O      | NVDD4_OFF            | _    |  |
| GPIO_10/USBDR_PCTL0/GTM1_TOUT2/<br>GTM2_TOUT1     | M5                 | I/O      | NVDD4_OFF            | —    |  |
| GPIO_11/USBDR_PCTL1/GTM1_TOUT4/<br>GTM2_TOUT3     | M4                 | I/O      | NVDD4_OFF            | —    |  |
| SPI                                               |                    |          |                      |      |  |
| SPIMOSI/GPIO_15                                   | W3                 | I/O      | NVDD1_OFF            | _    |  |
| SPIMISO/GPIO_16                                   | W4                 | I/O      | NVDD1 <sub>OFF</sub> |      |  |
| SPICLK                                            | Y1                 | I/O      | NVDD1 <sub>OFF</sub> |      |  |
| SPISEL/GPIO_17                                    | W2                 | I/O      | NVDD1 OFF            | —    |  |



## 28 Revision History

This table summarizes a revision history for this document.

| Revision | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 11/2011 | <ul> <li>In Table 70:</li> <li>Corrected Note 11 to pull down.</li> <li>Note 10 added to RESREF pin. Removed all other instances of Note 10.</li> <li>Added pull up information.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1        | 11/2011 | <ul> <li>Added Notes 4, 5, 6, and 7 in Table 2.</li> <li>In Table 6: <ul> <li>Decoupled PCI_CLK and SYS_CLK_IN rise and fall times.</li> <li>Relaxed maximum rise/fall time of SYS_CLK_IN from 1.2 ns to 4 ns.</li> <li>Modified Note 2.</li> <li>Updated SYS_CLK_IN/PCI_CLK frequency from 66 MHz to 66.67 MHz.</li> </ul> </li> <li>Added note 4 to Table 9.</li> <li>Added a note stating "eTSEC should be interfaced with peripheral operating at same voltage level." in Section 9.1.1, "MII, RGMII, and RTBI DC Electrical Characteristics."</li> <li>Added a note in Table 26 stating "The frequency of RX_CLK should not exceed the TX_CLK by more than 300 ppm."</li> <li>Added a note in Table 29 stating "The frequency of RX_CLK should not exceed the GTX_CLK125 by more than 300 ppm."</li> <li>Added t<sub>LALEHOV</sub> parameter to Table 44</li> <li>Replaced 50 with 50 Ω in Section 16.5, "Receiver Compliance Eye Diagrams."</li> <li>In Table 70: <ul> <li>Added Pull up and Pull down information.</li> <li>Removed Note 2 from TSEC_MDIO.</li> </ul> </li> <li>Removed MDIO signal from Section 25., "Thermal."</li> <li>Removed MDIO signal from Section 26.7, "Pull-Up Resistor Requirements" as this signal is not open drain.</li> <li>Replaced LCCR with LCRR throughout.</li> <li>Replaced all UBUCM with SYS_CLK_IN throughout.</li> <li>Replaced all SYS_CLKIN with SYS_CLK_IN throughout.</li> <li>Replaced all SYS_CLKIN with SYS_CLK_IN throughout.</li> <li>Replaced all SYS_CCLK_IN and SYS_CR_CLK_IN and USB_CR_CLK_OUT with USB_XTAL_OUT, respectively. Replaced all USB_CR_CLK_IN and USB_CR_CLK_OUT with USB_XTAL_OUT, respectively.</li> <li>Added rise/fall time spec for TDM CLK</li> </ul> |
| 0        | 05/2009 | Initial public release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

#### Table 83. Revision History