

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

E·XFl

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | C166SV2                                                                          |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 80MHz                                                                            |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, LINbus, SPI, SSC, UART/USART, USI                     |
| Peripherals                | I <sup>2</sup> S, POR, PWM, WDT                                                  |
| Number of I/O              | 76                                                                               |
| Program Memory Size        | 384KB (384K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 34К х 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                        |
| Data Converters            | A/D 11x10b                                                                       |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 100-LQFP Exposed Pad                                                             |
| Supplier Device Package    | PG-LQFP-100-8                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/sak-xe164km-48f80l-aa |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Summary of Features**

## 1.1 Basic Device Types

Basic device types are available and can be ordered through Infineon's direct and/or distribution channels.

| Derivative <sup>1)</sup> | Flash<br>Memory <sup>2)</sup> | PSRAM<br>DSRAM <sup>3)</sup> | Capt./Comp.<br>Modules | ADC <sup>4)</sup><br>Chan. | Interfaces <sup>4)</sup>        |
|--------------------------|-------------------------------|------------------------------|------------------------|----------------------------|---------------------------------|
| XE164FM-<br>72FxxL       | 576 Kbytes                    | 32 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1/2       | 11 + 5                     | 4 CAN Nodes,<br>6 Serial Chan.  |
| XE164FM-<br>48FxxL       | 384 Kbytes                    | 16 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1/2       | 11 + 5                     | 4 CAN Nodes,<br>6 Serial Chan.  |
| XE164FM-<br>24FxxL       | 192 Kbytes                    | 8 Kbytes<br>16 Kbytes        | CC2<br>CCU60/1/2       | 11 + 5                     | 4 CAN Nodes,<br>6 Serial Chan.  |
| XE164GM-<br>72FxxL       | 576 Kbytes                    | 32 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1         | 6 + 5                      | 2 CAN Nodes,<br>4 Serial Chan.  |
| XE164GM-<br>48FxxL       | 384 Kbytes                    | 16 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1         | 6 + 5                      | 2 CAN Nodes,<br>4 Serial Chan.  |
| XE164GM-<br>24FxxL       | 192 Kbytes                    | 8 Kbytes<br>16 Kbytes        | CC2<br>CCU60/1         | 6 + 5                      | 2 CAN Nodes,<br>4 Serial Chan.  |
| XE164HM-<br>72FxxL       | 576 Kbytes                    | 32 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1/2       | 11 + 5                     | No CAN Nodes,<br>6 Serial Chan. |
| XE164HM-<br>48FxxL       | 384 Kbytes                    | 16 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1/2       | 11 + 5                     | No CAN Nodes,<br>6 Serial Chan. |
| XE164HM-<br>24FxxL       | 192 Kbytes                    | 8 Kbytes<br>16 Kbytes        | CC2<br>CCU60/1/2       | 11 + 5                     | No CAN Nodes,<br>6 Serial Chan. |
| XE164KM-<br>72FxxL       | 576 Kbytes                    | 32 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1         | 6 + 5                      | No CAN Nodes,<br>6 Serial Chan. |
| XE164KM-<br>48FxxL       | 384 Kbytes                    | 16 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1         | 6 + 5                      | No CAN Nodes,<br>6 Serial Chan. |
| XE164KM-<br>24FxxL       | 192 Kbytes                    | 8 Kbytes<br>16 Kbytes        | CC2<br>CCU60/1         | 6 + 5                      | No CAN Nodes,<br>6 Serial Chan. |

#### Table 1 Synopsis of XE164xM Basic Device Types

1) xx is a placeholder for the available speed grade (in MHz).

2) Specific information about the on-chip Flash memory in Table 2.

3) All derivatives additionally provide 8 Kbytes SBRAM and 2 Kbytes DPRAM.

 Specific information about the available channels in Table 4. Analog input channels are listed for each Analog/Digital Converter module separately (ADC0 + ADC1).



| Table | Fable 5         Pin Definitions and Functions (cont'd) |            |      |                                                |  |  |
|-------|--------------------------------------------------------|------------|------|------------------------------------------------|--|--|
| Pin   | Symbol                                                 | Ctrl.      | Туре | Function                                       |  |  |
| 40    | P2.1                                                   | O0 / I     | St/B | Bit 1 of Port 2, General Purpose Input/Output  |  |  |
|       | TxDC0                                                  | 01         | St/B | CAN Node 0 Transmit Data Output                |  |  |
|       | AD14                                                   | OH /<br>IH | St/B | External Bus Interface Address/Data Line 14    |  |  |
|       | T5EUDB                                                 | I          | St/B | GPT12E Timer T5 External Up/Down Control Input |  |  |
|       | ESR1_5                                                 | I          | St/B | ESR1 Trigger Input 5                           |  |  |
| 41    | P2.2                                                   | O0 / I     | St/B | Bit 2 of Port 2, General Purpose Input/Output  |  |  |
|       | TxDC1                                                  | 01         | St/B | CAN Node 1 Transmit Data Output                |  |  |
|       | AD15                                                   | OH /<br>IH | St/B | External Bus Interface Address/Data Line 15    |  |  |
|       | ESR2_5                                                 | I          | St/B | ESR2 Trigger Input 5                           |  |  |
| 42    | P4.0                                                   | O0 / I     | St/B | Bit 0 of Port 4, General Purpose Input/Output  |  |  |
|       | CC2_CC24                                               | O3 / I     | St/B | CAPCOM2 CC24IO Capture Inp./ Compare Out.      |  |  |
|       | CS0                                                    | ОН         | St/B | External Bus Interface Chip Select 0 Output    |  |  |
| 43    | P2.3                                                   | O0 / I     | St/B | Bit 3 of Port 2, General Purpose Input/Output  |  |  |
|       | U0C0_DOUT                                              | 01         | St/B | USIC0 Channel 0 Shift Data Output              |  |  |
|       | CC2_CC16                                               | O3 / I     | St/B | CAPCOM2 CC16IO Capture Inp./ Compare Out.      |  |  |
|       | A16                                                    | ОН         | St/B | External Bus Interface Address Line 16         |  |  |
|       | ESR2_0                                                 | I          | St/B | ESR2 Trigger Input 0                           |  |  |
|       | U0C0_DX0E                                              | I          | St/B | USIC0 Channel 0 Shift Data Input               |  |  |
|       | U0C1_DX0D                                              | I          | St/B | USIC0 Channel 1 Shift Data Input               |  |  |
|       | RxDC0A                                                 | I          | St/B | CAN Node 0 Receive Data Input                  |  |  |
| 44    | P4.1                                                   | O0 / I     | St/B | Bit 1 of Port 4, General Purpose Input/Output  |  |  |
|       | TxDC2                                                  | O2         | St/B | CAN Node 2 Transmit Data Output                |  |  |
|       | CC2_CC25                                               | O3 / I     | St/B | CAPCOM2 CC25IO Capture Inp./ Compare Out.      |  |  |
|       | CS1                                                    | ОН         | St/B | External Bus Interface Chip Select 1 Output    |  |  |
|       | CCU62_CCP<br>OS0B                                      | I          | St/B | CCU62 Position Input 0                         |  |  |
|       | T4EUDB                                                 | I          | St/B | GPT12E Timer T4 External Up/Down Control Input |  |  |
|       | ESR1_8                                                 | I          | St/B | ESR1 Trigger Input 8                           |  |  |



| Table | Table 5         Pin Definitions and Functions (cont'd) |        |      |                                               |  |
|-------|--------------------------------------------------------|--------|------|-----------------------------------------------|--|
| Pin   | Symbol                                                 | Ctrl.  | Туре | Function                                      |  |
| 45    | P2.4                                                   | O0 / I | St/B | Bit 4 of Port 2, General Purpose Input/Output |  |
|       | U0C1_DOUT                                              | 01     | St/B | USIC0 Channel 1 Shift Data Output             |  |
|       | TxDC0                                                  | O2     | St/B | CAN Node 0 Transmit Data Output               |  |
|       | CC2_CC17                                               | O3 / I | St/B | CAPCOM2 CC17IO Capture Inp./ Compare Out.     |  |
|       | A17                                                    | ОН     | St/B | External Bus Interface Address Line 17        |  |
|       | ESR1_0                                                 | ļ      | St/B | ESR1 Trigger Input 0                          |  |
|       | U0C0_DX0F                                              | I      | St/B | USIC0 Channel 0 Shift Data Input              |  |
|       | RxDC1A                                                 | I      | St/B | CAN Node 1 Receive Data Input                 |  |
| 46    | P2.5                                                   | O0 / I | St/B | Bit 5 of Port 2, General Purpose Input/Output |  |
|       | U0C0_SCLK<br>OUT                                       | O1     | St/B | USIC0 Channel 0 Shift Clock Output            |  |
|       | TxDC0                                                  | O2     | St/B | CAN Node 0 Transmit Data Output               |  |
|       | CC2_CC18                                               | O3 / I | St/B | CAPCOM2 CC18IO Capture Inp./ Compare Out.     |  |
|       | A18                                                    | ОН     | St/B | External Bus Interface Address Line 18        |  |
|       | U0C0_DX1D                                              | I      | St/B | USIC0 Channel 0 Shift Clock Input             |  |
| _     | ESR1_10                                                | I      | St/B | ESR1 Trigger Input 10                         |  |
| 47    | P4.2                                                   | O0 / I | St/B | Bit 2 of Port 4, General Purpose Input/Output |  |
|       | TxDC2                                                  | O2     | St/B | CAN Node 2 Transmit Data Output               |  |
|       | CC2_CC26                                               | O3 / I | St/B | CAPCOM2 CC26IO Capture Inp./ Compare Out.     |  |
|       | CS2                                                    | ОН     | St/B | External Bus Interface Chip Select 2 Output   |  |
|       | T2INA                                                  | I      | St/B | GPT12E Timer T2 Count/Gate Input              |  |
|       | CCU62_CCP<br>OS1B                                      | I      | St/B | CCU62 Position Input 1                        |  |



| Tabl | Table 5         Pin Definitions and Functions (cont'd) |        |      |                                                   |  |
|------|--------------------------------------------------------|--------|------|---------------------------------------------------|--|
| Pin  | Symbol                                                 | Ctrl.  | Туре | Function                                          |  |
| 48   | P2.6                                                   | O0 / I | St/B | Bit 6 of Port 2, General Purpose Input/Output     |  |
|      | U0C0_SELO<br>0                                         | 01     | St/B | USIC0 Channel 0 Select/Control 0 Output           |  |
|      | U0C1_SELO<br>1                                         | O2     | St/B | USIC0 Channel 1 Select/Control 1 Output           |  |
|      | CC2_CC19                                               | O3 / I | St/B | CAPCOM2 CC19IO Capture Inp./ Compare Out.         |  |
|      | A19                                                    | ОН     | St/B | External Bus Interface Address Line 19            |  |
|      | U0C0_DX2D                                              | I      | St/B | USIC0 Channel 0 Shift Control Input               |  |
|      | RxDC0D                                                 | I      | St/B | CAN Node 0 Receive Data Input                     |  |
|      | ESR2_6                                                 | I      | St/B | ESR2 Trigger Input 6                              |  |
| 49   | P4.3                                                   | O0 / I | St/B | Bit 3 of Port 4, General Purpose Input/Output     |  |
|      | U0C1_DOUT                                              | 01     | St/B | USIC0 Channel 1 Shift Data Output                 |  |
|      | CC2_CC27                                               | O3 / I | St/B | CAPCOM2 CC27IO Capture Inp./ Compare Out.         |  |
|      | CS3                                                    | OH     | St/B | External Bus Interface Chip Select 3 Output       |  |
|      | RxDC2A                                                 | I      | St/B | CAN Node 2 Receive Data Input                     |  |
|      | T2EUDA                                                 | I      | St/B | GPT12E Timer T2 External Up/Down Control<br>Input |  |
|      | CCU62_CCP<br>OS2B                                      | I      | St/B | CCU62 Position Input 2                            |  |
| 53   | P0.0                                                   | O0 / I | St/B | Bit 0 of Port 0, General Purpose Input/Output     |  |
|      | U1C0_DOUT                                              | 01     | St/B | USIC1 Channel 0 Shift Data Output                 |  |
|      | CCU61_CC6<br>0                                         | O3     | St/B | CCU61 Channel 0 IOutput                           |  |
|      | A0                                                     | OH     | St/B | External Bus Interface Address Line 0             |  |
|      | U1C0_DX0A                                              | I      | St/B | USIC1 Channel 0 Shift Data Input                  |  |
|      | CCU61_CC6<br>0INA                                      | I      | St/B | CCU61 Channel 0 Input                             |  |
|      | ESR1_11                                                | I      | St/B | ESR1 Trigger Input 11                             |  |



| Table | Table 5         Pin Definitions and Functions (cont'd) |        |      |                                                                                                                                                                                                                                                                                                      |  |
|-------|--------------------------------------------------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin   | Symbol                                                 | Ctrl.  | Туре | Function                                                                                                                                                                                                                                                                                             |  |
| 57    | P2.9                                                   | O0 / I | St/B | Bit 9 of Port 2, General Purpose Input/Output                                                                                                                                                                                                                                                        |  |
|       | U0C1_DOUT                                              | 01     | St/B | USIC0 Channel 1 Shift Data Output                                                                                                                                                                                                                                                                    |  |
|       | TxDC1                                                  | O2     | St/B | CAN Node 1 Transmit Data Output                                                                                                                                                                                                                                                                      |  |
|       | CC2_CC22                                               | O3 / I | St/B | CAPCOM2 CC22IO Capture Inp./ Compare Out.                                                                                                                                                                                                                                                            |  |
|       | A22                                                    | ОН     | St/B | External Bus Interface Address Line 22                                                                                                                                                                                                                                                               |  |
|       | CLKIN1                                                 | I      | St/B | Clock Signal Input 1                                                                                                                                                                                                                                                                                 |  |
|       | TCK_A                                                  | IH     | St/B | <b>DAP0/JTAG Clock Input</b><br>If JTAG pos. A is selected during start-up, an<br>internal pull-up device will hold this pin high when<br>nothing is driving it.<br>If DAP pos. 0 is selected during start-up, an<br>internal pull-down device will hold this pin low<br>when nothing is driving it. |  |
| 58    | P0.2                                                   | O0 / I | St/B | Bit 2 of Port 0, General Purpose Input/Output                                                                                                                                                                                                                                                        |  |
|       | U1C0_SCLK<br>OUT                                       | 01     | St/B | USIC1 Channel 0 Shift Clock Output                                                                                                                                                                                                                                                                   |  |
|       | TxDC0                                                  | O2     | St/B | CAN Node 0 Transmit Data Output                                                                                                                                                                                                                                                                      |  |
|       | CCU61_CC6<br>2                                         | O3     | St/B | CCU61 Channel 2 Output                                                                                                                                                                                                                                                                               |  |
|       | A2                                                     | ОН     | St/B | External Bus Interface Address Line 2                                                                                                                                                                                                                                                                |  |
|       | U1C0_DX1B                                              | I      | St/B | USIC1 Channel 0 Shift Clock Input                                                                                                                                                                                                                                                                    |  |
|       | CCU61_CC6<br>2INA                                      | I      | St/B | CCU61 Channel 2 Input                                                                                                                                                                                                                                                                                |  |



| Compare Modes           | Function                                                                                                                        |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Mode 2                  | Interrupt-only compare mode;<br>Only one compare interrupt per timer period is generated                                        |
| Mode 3                  | Pin set '1' on match; pin reset '0' on compare timer overflow;<br>Only one compare event per timer period is generated          |
| Double Register<br>Mode | Two registers operate on one pin;<br>Pin toggles on each compare match;<br>Several compare events per timer period are possible |
| Single Event Mode       | Generates single edges or pulses;<br>Can be used with any compare mode                                                          |

## Table 8 Compare Modes (cont'd)



### **Functional Description**



Figure 6 CAPCOM2 Unit Block Diagram



# 3.9 Capture/Compare Units CCU6x

The XE164xM types feature the CCU60, CCU61, CCU62 unit(s).

The CCU6 is a high-resolution capture and compare unit with application-specific modes. It provides inputs to start the timers synchronously, an important feature in devices with several CCU6 modules.

The module provides two independent timers (T12, T13), that can be used for PWM generation, especially for AC motor control. Additionally, special control modes for block commutation and multi-phase machines are supported.

## **Timer 12 Features**

- Three capture/compare channels, where each channel can be used either as a capture or as a compare channel.
- Supports generation of a three-phase PWM (six outputs, individual signals for highside and low-side switches)
- 16-bit resolution, maximum count frequency = peripheral clock
- Dead-time control for each channel to avoid short circuits in the power stage
- Concurrent update of the required T12/13 registers
- Center-aligned and edge-aligned PWM can be generated
- Single-shot mode supported
- Many interrupt request sources
- Hysteresis-like control mode
- Automatic start on a HW event (T12HR, for synchronization purposes)

## **Timer 13 Features**

- One independent compare channel with one output
- 16-bit resolution, maximum count frequency = peripheral clock
- Can be synchronized to T12
- Interrupt generation at period match and compare match
- Single-shot mode supported
- Automatic start on a HW event (T13HR, for synchronization purposes)

## **Additional Features**

- Block commutation for brushless DC drives implemented
- Position detection via Hall sensor pattern
- Automatic rotational speed measurement for block commutation
- Integrated error handling
- Fast emergency stop without CPU load via external signal (CTRAP)
- Control modes for multi-channel AC drives
- Output levels can be selected and adapted to the power stage



# 3.10 General Purpose Timer (GPT12E) Unit

The GPT12E unit is a very flexible multifunctional timer/counter structure which can be used for many different timing tasks such as event timing and counting, pulse width and duty cycle measurements, pulse generation, or pulse multiplication.

The GPT12E unit incorporates five 16-bit timers organized in two separate modules, GPT1 and GPT2. Each timer in each module may either operate independently in a number of different modes or be concatenated with another timer of the same module.

Each of the three timers T2, T3, T4 of **module GPT1** can be configured individually for one of four basic modes of operation: Timer, Gated Timer, Counter, and Incremental Interface Mode. In Timer Mode, the input clock for a timer is derived from the system clock and divided by a programmable prescaler. Counter Mode allows timer clocking in reference to external events.

Pulse width or duty cycle measurement is supported in Gated Timer Mode, where the operation of a timer is controlled by the 'gate' level on an external input pin. For these purposes each timer has one associated port pin (TxIN) which serves as a gate or clock input. The maximum resolution of the timers in module GPT1 is 4 system clock cycles.

The counting direction (up/down) for each timer can be programmed by software or altered dynamically by an external signal on a port pin (TxEUD), e.g. to facilitate position tracking.

In Incremental Interface Mode the GPT1 timers can be directly connected to the incremental position sensor signals A and B through their respective inputs TxIN and TxEUD. Direction and counting signals are internally derived from these two input signals, so that the contents of the respective timer Tx corresponds to the sensor position. The third position sensor signal TOP0 can be connected to an interrupt input.

Timer T3 has an output toggle latch (T3OTL) which changes its state on each timer overflow/underflow. The state of this latch may be output on pin T3OUT e.g. for time out monitoring of external hardware components. It may also be used internally to clock timers T2 and T4 for measuring long time periods with high resolution.

In addition to the basic operating modes, T2 and T4 may be configured as reload or capture register for timer T3. A timer used as capture or reload register is stopped. The contents of timer T3 is captured into T2 or T4 in response to a signal at the associated input pin (TxIN). Timer T3 is reloaded with the contents of T2 or T4, triggered either by an external signal or a selectable state transition of its toggle latch T3OTL. When both T2 and T4 are configured to alternately reload T3 on opposite state transitions of T3OTL with the low and high times of a PWM signal, this signal can be continuously generated without software intervention.



# 3.19 Instruction Set Summary

Table 10 lists the instructions of the XE164xM.

The addressing modes that can be used with a specific instruction, the function of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the "**Instruction Set Manual**".

This document also provides a detailed description of each instruction.

| Mnemonic      | Description                                                                                       | Bytes |
|---------------|---------------------------------------------------------------------------------------------------|-------|
| ADD(B)        | Add word (byte) operands                                                                          | 2/4   |
| ADDC(B)       | Add word (byte) operands with Carry                                                               | 2/4   |
| SUB(B)        | Subtract word (byte) operands                                                                     | 2/4   |
| SUBC(B)       | Subtract word (byte) operands with Carry                                                          | 2/4   |
| MUL(U)        | (Un)Signed multiply direct GPR by direct GPR (16- $\times$ 16-bit)                                | 2     |
| DIV(U)        | (Un)Signed divide register MDL by direct GPR (16-/16-bit)                                         | 2     |
| DIVL(U)       | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit)                                         | 2     |
| CPL(B)        | Complement direct word (byte) GPR                                                                 | 2     |
| NEG(B)        | Negate direct word (byte) GPR                                                                     | 2     |
| AND(B)        | Bitwise AND, (word/byte operands)                                                                 | 2/4   |
| OR(B)         | Bitwise OR, (word/byte operands)                                                                  | 2/4   |
| XOR(B)        | Bitwise exclusive OR, (word/byte operands)                                                        | 2/4   |
| BCLR/BSET     | Clear/Set direct bit                                                                              | 2     |
| BMOV(N)       | Move (negated) direct bit to direct bit                                                           | 4     |
| BAND/BOR/BXOR | AND/OR/XOR direct bit with direct bit                                                             | 4     |
| BCMP          | Compare direct bit to direct bit                                                                  | 4     |
| BFLDH/BFLDL   | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data     | 4     |
| CMP(B)        | Compare word (byte) operands                                                                      | 2/4   |
| CMPD1/2       | Compare word data to GPR and decrement GPR by 1/2                                                 | 2/4   |
| CMPI1/2       | Compare word data to GPR and increment GPR by 1/2                                                 | 2/4   |
| PRIOR         | Determine number of shift cycles to normalize direct word GPR and store result in direct word GPR | 2     |
| SHL/SHR       | Shift left/right direct word GPR                                                                  | 2     |

### Table 10 Instruction Set Summary



### **Electrical Parameters**



Figure 14Supply Current in Active Mode as a Function of FrequencyNote: Operating Conditions apply.



| Table 20          | Coaing | County of bit news LEVXV in Register SwDCOND (Cont a) |                     |  |  |  |  |  |  |
|-------------------|--------|-------------------------------------------------------|---------------------|--|--|--|--|--|--|
| Code              | Defa   | ult Voltage Level                                     | Notes <sup>1)</sup> |  |  |  |  |  |  |
| 1001 <sub>B</sub> | 4.5 V  |                                                       | LEV2V: no request   |  |  |  |  |  |  |
| 1010 <sub>B</sub> | 4.6 V  |                                                       |                     |  |  |  |  |  |  |
| 1011 <sub>B</sub> | 4.7 V  |                                                       |                     |  |  |  |  |  |  |
| 1100 <sub>B</sub> | 4.8 V  |                                                       |                     |  |  |  |  |  |  |
| 1101 <sub>B</sub> | 4.9 V  |                                                       |                     |  |  |  |  |  |  |
| 1110 <sub>B</sub> | 5.0 V  |                                                       |                     |  |  |  |  |  |  |
| 1111 <sub>B</sub> | 5.5 V  |                                                       |                     |  |  |  |  |  |  |

# Table 20 Coding of bit fields LEVxV in Register SWDCON0 (cont'd)

1) The indicated default levels are selected automatically after a power reset.

### Table 21 Coding of Bitfields LEVxV in Registers PVCyCONz

| Code             | Default Voltage Level | Notes <sup>1)</sup>                    |
|------------------|-----------------------|----------------------------------------|
| 000 <sub>B</sub> | 0.95 V                |                                        |
| 001 <sub>B</sub> | 1.05 V                |                                        |
| 010 <sub>B</sub> | 1.15 V                |                                        |
| 011 <sub>B</sub> | 1.25 V                |                                        |
| 100 <sub>B</sub> | 1.35 V                | LEV1V: reset request                   |
| 101 <sub>B</sub> | 1.45 V                | LEV2V: interrupt request <sup>2)</sup> |
| 110 <sub>B</sub> | 1.55 V                |                                        |
| 111 <sub>B</sub> | 1.65 V                |                                        |

1) The indicated default levels are selected automatically after a power reset.

2) Due to variations of the tolerance of both the Embedded Voltage Regulators (EVR) and the PVC levels, this interrupt can be triggered inadvertently, even though the core voltage is within the normal range. It is, therefore, recommended not to use the this warning level.



|--|

| Parameter              | Symbol             | Values |      |        | Unit       | Note /                                                                                         |
|------------------------|--------------------|--------|------|--------|------------|------------------------------------------------------------------------------------------------|
|                        |                    | Min.   | Тур. | Max.   |            | Test Condition                                                                                 |
| Number of erase cycles | N <sub>Er</sub> SR | -      | -    | 15 000 | cycle<br>s | $t_{RET} \ge 5$ years;<br>Valid for up to<br>64 user-<br>selected<br>sectors (data<br>storage) |
|                        |                    | _      | _    | 1 000  | cycle<br>s | $t_{RET} \ge 20$ years                                                                         |

 All Flash module(s) can be erased/programmed while code is executed and/or data is read from only one Flash module or from PSRAM. The Flash module that delivers code/data can, of course, not be erased/programmed.

 Flash module 3 can be erased/programmed while code is executed and/or data is read from any other Flash module.

3) Value of IMB\_IMBCTRL.WSFLASH.

4) Programming and erase times depend on the internal Flash clock source. The control state machine needs a few system clock cycles. This increases the stated durations noticably only at extremely low system clock frequencies.

Access to the XE164xM Flash modules is controlled by the IMB. Built-in prefetch mechanisms optimize the performance for sequential access.

Flash access waitstates only affect non-sequential access. Due to prefetch mechanisms, the performance for sequential access (depending on the software structure) is only partially influenced by waitstates.



## PLL frequency band selection

Different frequency bands can be selected for the VCO so that the operation of the PLL can be adjusted to a wide range of input and output frequencies:

| Parameter                                  | Symbol                | Values |      |      | Unit | Note /          |
|--------------------------------------------|-----------------------|--------|------|------|------|-----------------|
|                                            |                       | Min.   | Тур. | Max. |      | Test Condition  |
| VCO output frequency<br>(VCO controlled)   | $f_{\rm VCO}$ CC      | 50     | -    | 110  | MHz  | $VCOSEL = 00_B$ |
|                                            |                       | 100    | -    | 160  | MHz  | $VCOSEL = 01_B$ |
| VCO output frequency<br>(VCO free-running) | $f_{\rm VCO}{\rm CC}$ | 10     | -    | 40   | MHz  | $VCOSEL = 00_B$ |
|                                            |                       | 20     | -    | 80   | MHz  | $VCOSEL = 01_B$ |

## Table 23 System PLL Parameters

# 4.6.2.2 Wakeup Clock

When wakeup operation is selected (SYSCON0.CLKSEL =  $00_B$ ), the system clock is derived from the low-frequency wakeup clock source:

 $f_{SYS} = f_{WU}$ .

In this mode, a basic functionality can be maintained without requiring an external clock source and while minimizing the power consumption.

# 4.6.2.3 Selecting and Changing the Operating Frequency

When selecting a clock source and the clock generation method, the required parameters must be carefully written to the respective bit fields, to avoid unintended intermediate states.

Many applications change the frequency of the system clock ( $f_{SYS}$ ) during operation in order to optimize system performance and power consumption. Changing the operating frequency also changes the switching currents, which influences the power supply.

To ensure proper operation of the on-chip EVRs while they generate the core voltage, the operating frequency shall only be changed in certain steps. This prevents overshoots and undershoots of the supply voltage.

To avoid the indicated problems, recommended sequences are provided which ensure the intended operation of the clock system interacting with the power system. Please refer to the Programmer's Guide.



 Table 26 is valid under the following conditions:

 $V_{\text{DDP}} \ge 3.0 \text{ V}; V_{\text{DDPtyp}} = 3.3 \text{ V}; V_{\text{DDP}} \le 4.5 \text{ V}; C_{\text{L}} \ge 20 \text{ pF}; C_{\text{L}} \le 100 \text{ pF};$ 

| Table 26 | <b>Standard Pa</b> | d Parameters   | for Lower | Voltage Range |
|----------|--------------------|----------------|-----------|---------------|
|          | otuniaurara        | a i uruniotoro |           | Tonago nango  |

| Parameter                              | Symbol                  | Values |      |                                          | Unit | Note /                        |
|----------------------------------------|-------------------------|--------|------|------------------------------------------|------|-------------------------------|
|                                        |                         | Min.   | Тур. | Max.                                     |      | Test Condition                |
| Maximum output driver                  | I <sub>Omax</sub><br>CC | -      | -    | 10                                       | mA   | Strong driver                 |
| current (absolute value) <sup>1)</sup> |                         | -      | -    | 2.5                                      | mA   | Medium driver                 |
|                                        |                         | -      | -    | 0.5                                      | mA   | Weak driver                   |
| Nominal output driver                  | I <sub>Onom</sub><br>CC | -      | -    | 2.5                                      | mA   | Strong driver                 |
| current (absolute value)               |                         | -      | -    | 1.0                                      | mA   | Medium driver                 |
|                                        |                         | -      | -    | 0.1                                      | mA   | Weak driver                   |
| Rise and Fall times (10% -<br>90%)     | t <sub>RF</sub> CC      | -      | -    | 6.2 +<br>0.24 x<br><i>C</i> <sub>L</sub> | ns   | Strong driver;<br>Sharp edge  |
|                                        |                         | _      | -    | 24 +<br>0.3 x<br><i>C</i> <sub>L</sub>   | ns   | Strong driver;<br>Medium edge |
|                                        |                         | -      | -    | 34 +<br>0.3 x<br><i>C</i> <sub>L</sub>   | ns   | Strong driver;<br>Slow edge   |
|                                        |                         | _      | -    | 37 +<br>0.65 x<br><i>C</i> <sub>L</sub>  | ns   | Medium driver                 |
|                                        |                         | -      | -    | 500 +<br>2.5 x<br><i>C</i> L             | ns   | Weak driver                   |

 The total output current that may be drawn at a given time must be limited to protect the supply rails from damage. For any group of 16 neighboring output pins, the total output current in each direction (ΣI<sub>OL</sub> and Σ-I<sub>OH</sub>) must remain below 50 mA.



Note: The term CLKOUT refers to the reference clock output signal which is generated by selecting  $f_{SYS}$  as the source signal for the clock output signal EXTCLK on pin P2.8 and by enabling the high-speed clock driver on this pin.

### Variable Memory Cycles

External bus cycles of the XE164xM are executed in five consecutive cycle phases (AB, C, D, E, F). The duration of each cycle phase is programmable (via the TCONCSx registers) to adapt the external bus cycles to the respective external module (memory, peripheral, etc.).

The duration of the access phase can optionally be controlled by the external module using the READY handshake input.

This table provides a summary of the phases and the ranges for their length.

| Table 28 | Programmable Bus Cv | vcle Phases ( | see timino | diagrams) |
|----------|---------------------|---------------|------------|-----------|
|          |                     |               |            |           |

| Bus Cycle Phase                                                                                                                                | Parameter | Valid Values | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|------|
| Address setup phase, the standard duration of this phase (1 $\dots$ 2 TCS) can be extended by 0 $\dots$ 3 TCS if the address window is changed | tpAB      | 1 2 (5)      | TCS  |
| Command delay phase                                                                                                                            | tpC       | 03           | TCS  |
| Write Data setup/MUX Tristate phase                                                                                                            | tpD       | 0 1          | TCS  |
| Access phase                                                                                                                                   | tpE       | 1 32         | TCS  |
| Address/Write Data hold phase                                                                                                                  | tpF       | 03           | TCS  |

Note: The bandwidth of a parameter (from minimum to maximum value) covers the whole operating range (temperature, voltage) as well as process variations. Within a given device, however, this bandwidth is smaller than the specified range. This is also due to interdependencies between certain parameters. Some of these interdependencies are described in additional notes (see standard timing).

Note: Operating Conditions apply;  $C_L = 20 \text{ pF}$ .



### Table 29 EBC External Bus Timing for Upper Voltage Range

| Parameter                                                                            | Symbol                    | Values |      |      | Unit | Note /                |
|--------------------------------------------------------------------------------------|---------------------------|--------|------|------|------|-----------------------|
|                                                                                      | -,                        | Min.   | Тур. | Max. |      | <b>Test Condition</b> |
| $\frac{\text{Output valid delay for } \overline{\text{RD}},}{\text{WR}(\text{L/H})}$ | <i>t</i> <sub>10</sub> CC | -      | 7    | 13   | ns   |                       |
| Output valid delay for BHE, ALE                                                      | <i>t</i> <sub>11</sub> CC | -      | 7    | 14   | ns   |                       |
| Address output valid delay for A23 A0                                                | <i>t</i> <sub>12</sub> CC | -      | 8    | 14   | ns   |                       |
| Address output valid delay<br>for AD15 AD0 (MUX<br>mode)                             | <i>t</i> <sub>13</sub> CC | -      | 8    | 15   | ns   |                       |
| Output valid delay for CS                                                            | <i>t</i> <sub>14</sub> CC | _      | 7    | 13   | ns   |                       |
| Data output valid delay for<br>AD15 AD0 (write data,<br>MUX mode)                    | <i>t</i> <sub>15</sub> CC | -      | 8    | 15   | ns   |                       |
| Data output valid delay for<br>D15 D0 (write data,<br>DEMUX mode)                    | <i>t</i> <sub>16</sub> CC | -      | 8    | 15   | ns   |                       |
| Output hold time for $\overline{RD}$ , WR(L/H)                                       | <i>t</i> <sub>20</sub> CC | -2     | 6    | 8    | ns   |                       |
| Output hold time for BHE, ALE                                                        | <i>t</i> <sub>21</sub> CC | -2     | 6    | 10   | ns   |                       |
| Address output hold time for AD15 AD0                                                | <i>t</i> <sub>23</sub> CC | -3     | 6    | 8    | ns   |                       |
| Output hold time for CS                                                              | t <sub>24</sub> CC        | -3     | 6    | 11   | ns   |                       |
| Data output hold time for<br>D15 D0 and AD15<br>AD0                                  | <i>t</i> <sub>25</sub> CC | -3     | 6    | 8    | ns   |                       |
| Input setup time for<br>READY, D15 D0, AD15<br>AD0                                   | <i>t</i> <sub>30</sub> SR | 25     | 15   | -    | ns   |                       |
| Input hold time READY,<br>D15 D0, AD15 AD0 <sup>1)</sup>                             | <i>t</i> <sub>31</sub> SR | 0      | -7   | -    | ns   |                       |

 Read data are latched with the same internal clock edge that triggers the address change and the rising edge of RD. Address changes before the end of RD have no impact on (demultiplexed) read cycles. Read data can change after the rising edge of RD.



## Table 30 EBC External Bus Timing for Lower Voltage Range

| Parameter                                                                           | Symbol                    | Values |      |      | Unit | Note /         |
|-------------------------------------------------------------------------------------|---------------------------|--------|------|------|------|----------------|
|                                                                                     |                           | Min.   | Тур. | Max. | -    | Test Condition |
| $\frac{\text{Output valid delay for }\overline{\text{RD}},}{\text{WR}(\text{L/H})}$ | <i>t</i> <sub>10</sub> CC | -      | 11   | 20   | ns   |                |
| Output valid delay for BHE, ALE                                                     | <i>t</i> <sub>11</sub> CC | -      | 10   | 21   | ns   |                |
| Address output valid delay for A23 A0                                               | <i>t</i> <sub>12</sub> CC | -      | 11   | 22   | ns   |                |
| Address output valid delay<br>for AD15 AD0 (MUX<br>mode)                            | <i>t</i> <sub>13</sub> CC | -      | 10   | 22   | ns   |                |
| Output valid delay for CS                                                           | <i>t</i> <sub>14</sub> CC | -      | 10   | 13   | ns   |                |
| Data output valid delay for<br>AD15 AD0 (write data,<br>MUX mode)                   | <i>t</i> <sub>15</sub> CC | -      | 10   | 22   | ns   |                |
| Data output valid delay for<br>D15 D0 (write data,<br>DEMUX mode)                   | <i>t</i> <sub>16</sub> CC | -      | 10   | 22   | ns   |                |
| Output hold time for $\overline{RD}$ , WR(L/H)                                      | <i>t</i> <sub>20</sub> CC | -2     | 8    | 10   | ns   |                |
| Output hold time for $\overline{BHE}$ , ALE                                         | <i>t</i> <sub>21</sub> CC | -2     | 8    | 10   | ns   |                |
| Address output hold time for AD15 AD0                                               | <i>t</i> <sub>23</sub> CC | -3     | 8    | 10   | ns   |                |
| Output hold time for CS                                                             | t <sub>24</sub> CC        | -3     | 8    | 11   | ns   |                |
| Data output hold time for<br>D15 D0 and AD15<br>AD0                                 | <i>t</i> <sub>25</sub> CC | -3     | 8    | 10   | ns   |                |
| Input setup time for<br>READY, D15 D0, AD15<br>AD0                                  | <i>t</i> <sub>30</sub> SR | 29     | 17   | _    | ns   |                |
| Input hold time READY,<br>D15 D0, AD15 AD0 <sup>1)</sup>                            | <i>t</i> <sub>31</sub> SR | 0      | -9   | -    | ns   |                |

 Read data are latched with the same internal clock edge that triggers the address change and the rising edge of RD. Address changes before the end of RD have no impact on (demultiplexed) read cycles. Read data can change after the rising edge of RD.



**Electrical Parameters** 



Figure 23 Multiplexed Bus Cycle

www.infineon.com

Published by Infineon Technologies AG