# NXP USA Inc. - <u>S9S12XS64J1VAE Datasheet</u>





#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | HCS12X                                                                 |
| Core Size                  | 16-Bit                                                                 |
| Speed                      | 40MHz                                                                  |
| Connectivity               | CANbus, SCI, SPI                                                       |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 44                                                                     |
| Program Memory Size        | 64KB (64K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 4K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.72V ~ 5.5V                                                           |
| Data Converters            | A/D 8x12b                                                              |
| Oscillator Type            | External                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 64-LQFP                                                                |
| Supplier Device Package    | 64-LQFP (10x10)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s9s12xs64j1vae |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Table 1-6 | Pin-Out | Summary | / <sup>1</sup> ( | (continued) |
|-----------|---------|---------|------------------|-------------|
|-----------|---------|---------|------------------|-------------|

| Pack        | Package Terminal |            | Function |              |              |              |              | Power            | Internal Pull<br>Resistor |                | Description                            |
|-------------|------------------|------------|----------|--------------|--------------|--------------|--------------|------------------|---------------------------|----------------|----------------------------------------|
| LQFP<br>112 | QFP<br>80        | LQFP<br>64 | Pin      | 2nd<br>Func. | 3rd<br>Func. | 4th<br>Func. | 5th<br>Func. | Supply           | CTRL                      | Reset<br>State | Description                            |
| 87          | -                | -          | PM7      | _            |              |              | _            | V <sub>DDX</sub> | PERM/PPSM                 | Disabled       | Port M I/O                             |
| 88          | -                | -          | PM6      | _            | _            | _            | —            | V <sub>DDX</sub> | PERM/PPSM                 | Disabled       | Port M I/O                             |
| 89          | 63               | 50         | PS0      | RXD0         | _            |              | —            | V <sub>DDX</sub> | PERS/PPSS                 | Up             | Port S I/O, RXD of SCI0                |
| 90          | 64               | 51         | PS1      | TXD0         | _            | _            | _            | V <sub>DDX</sub> | PERS/PPSS                 | Up             | Port S I/O, TXD of SCI0                |
| 91          | 65               | 52         | PS2      | RXD1         | _            | _            | —            | V <sub>DDX</sub> | PERS/PPSS                 | Up             | Port S I/O, RXD of SCI1                |
| 92          | 66               | 53         | PS3      | TXD1         | _            | _            | —            | V <sub>DDX</sub> | PERS/PPSS                 | Up             | Port S I/O, TXD of SCI1                |
| 93          | -                | -          | PS4      | MISO0        | _            | _            | _            | V <sub>DDX</sub> | PERS/PPSS                 | Up             | Port S I/O, MISO of SPI0               |
| 94          | -                | -          | PS5      | MOSI0        | _            | —            | —            | V <sub>DDX</sub> | PERS/PPSS                 | Up             | Port S I/O, MOSI of SPI0               |
| 95          | -                | -          | PS6      | SCK0         | _            | _            | —            | V <sub>DDX</sub> | PERS/PPSS                 | Up             | Port S I/O, SCK of SPI0                |
| 96          | -                | -          | PS7      | SS0          | _            | _            | _            | V <sub>DDX</sub> | PERS/PPSS                 | Up             | Port S I/O, SS of SPI0                 |
| 97          | 67               | 54         | TEST     | _            |              | —            | —            | N.A.             | RESET pin                 | DOWN           | Test input                             |
| 98          | 68               | -          | PJ7      | KWJ7         | _            | _            | —            | V <sub>DDX</sub> | PERJ/PPSJ                 | Up             | Port J I/O, interrupt                  |
| 99          | 69               | -          | PJ6      | KWJ6         | —            | —            | —            | V <sub>DDX</sub> | PERJ/PPSJ                 | Up             | Port J I/O, interrupt                  |
| 100         | 70               | 55         | PM5      | SCK0         | _            | _            | —            | V <sub>DDX</sub> | PERM/PPSM                 | Disabled       | Port M I/O, SCK of SPI0                |
| 101         | 71               | 56         | PM4      | MOSI0        | _            | _            | _            | V <sub>DDX</sub> | PERM/PPSM                 | Disabled       | Port M I/O, MOSI of SPI0               |
| 102         | 72               | 57         | PM3      | SS0          | _            | _            | —            | V <sub>DDX</sub> | PERM/PPSM                 | Disabled       | Port M I/O, SS of SPI0                 |
| 103         | 73               | 58         | PM2      | MISO0        | _            | -            | _            | V <sub>DDX</sub> | PERM/PPSM                 | Disabled       | Port M I/O, MISO of<br>SPI0            |
| 104         | 74               | 59         | PM1      | TXCAN0       | TXD1         | -            | _            | V <sub>DDX</sub> | PERM/PPSM                 | Disabled       | Port M I/O, TX of CAN0,<br>TXD of SCI1 |
| 105         | 75               | 60         | PM0      | RXCAN0       | RXD1         | -            | —            | V <sub>DDX</sub> | PERM/PPSM                 | Disabled       | Port M I/O, RX of CAN0,<br>RXD of SCI1 |



### Table 2-39. PTP Register Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>PTP   | <b>Port P general purpose input/output data</b> —Data Register, PWM input/output, pin interrupt input/output<br>When not used with the alternative function, the associated pin can be used as general purpose I/O. In general<br>purpose output mode the register bit value is driven to the pin.<br>If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered<br>pin input state is read.                                |
|            | <ul> <li>The PWM function takes precedence over the general purpose I/O function if the related channel or the emergency shut-down feature is enabled.</li> <li>Pin interrupts can be generated if enabled in input or output mode.</li> </ul>                                                                                                                                                                                                                                               |
| 6-3<br>PTP | <b>Port P general purpose input/output data</b> —Data Register, PWM output, pin interrupt input/output<br>When not used with the alternative function, the associated pin can be used as general purpose I/O. In general<br>purpose output mode the register bit value is driven to the pin.<br>If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered<br>pin input state is read.                                      |
|            | <ul> <li>The PWM function takes precedence over the general purpose I/O function if the related channel is enabled.</li> <li>Pin interrupts can be generated if enabled in input or output mode.</li> </ul>                                                                                                                                                                                                                                                                                  |
| 2<br>PTP   | <b>Port P general purpose input/output data</b> —Data Register, PWM output, routed TIM output, routed SCI1 TXD output, pin interrupt input/output<br>When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin.<br>If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. |
|            | <ul> <li>The PWM function takes precedence over the TIM, SCI1 and general purpose I/O function if the related channel is enabled.</li> <li>The TIM function takes precedence over SCI1 and the general purpose I/O function if the related channel is enabled.</li> <li>The SCI1 function takes precedence over the general purpose I/O function if enabled.</li> <li>Pin interrupts can be generated if enabled in input or output mode.</li> </ul>                                         |



## 2.4.2 Registers

A set of configuration registers is common to all ports with exception of the ATD port (Table 2-71). All registers can be written at any time, however a specific configuration might not become active.

For example selecting a pull-up device: This device does not become active while the port is used as a push-pull output.

| Port | Data | Input | Data<br>Direction | Reduced<br>Drive | Pull<br>Enable | Polarity<br>Select | Wired-<br>Or Mode | Interrupt<br>Enable | Interrupt<br>Flag | Routing |
|------|------|-------|-------------------|------------------|----------------|--------------------|-------------------|---------------------|-------------------|---------|
| A    | yes  | -     | yes               | yes              | yes            | -                  | -                 | -                   | -                 | -       |
| В    | yes  | -     | yes               |                  |                | -                  | -                 | -                   | -                 | -       |
| E    | yes  | -     | yes               |                  |                | -                  | -                 | -                   | -                 | -       |
| K    | yes  | -     | yes               |                  |                | -                  | -                 | -                   | -                 | -       |
| Т    | yes  | yes   | yes               | yes              | yes            | yes                | -                 | -                   | -                 | yes     |
| S    | yes  | yes   | yes               | yes              | yes            | yes                | yes               | -                   | -                 | -       |
| М    | yes  | yes   | yes               | yes              | yes            | yes                | yes               | -                   | -                 | yes     |
| Р    | yes  | yes   | yes               | yes              | yes            | yes                | -                 | yes                 | yes               | -       |
| Н    | yes  | yes   | yes               | yes              | yes            | yes                | -                 | yes                 | yes               | -       |
| J    | yes  | yes   | yes               | yes              | yes            | yes                | -                 | yes                 | yes               | -       |
| AD   | yes  | -     | yes               | yes              | yes            | -                  | -                 | -                   | -                 | -       |

Table 2-71. Register availability per port<sup>1</sup>

<sup>1</sup> Each cell represents one register with individual configuration bits

## 2.4.2.1 Data register (PORTx, PTx)

This register holds the value driven out to the pin if the pin is used as a general purpose I/O.

Writing to this register has only an effect on the pin if the pin is used as general purpose output. When reading this address, the buffered state of the pin is returned if the associated data direction register bit is set to "0".

If the data direction register bits are set to logic level "1", the contents of the data register is returned. This is independent of any other configuration (Figure 2-73).

## 2.4.2.2 Input register (PTIx)

This is a read-only register and always returns the buffered state of the pin (Figure 2-73).

## 2.4.2.3 Data direction register (DDRx)

This register defines whether the pin is used as a input or an output.

If a peripheral module controls the pin the contents of the data direction register is ignored (Figure 2-73).

Independent of the pin usage with a peripheral module this register determines the source of data when reading the associated data register address (2.4.2.1/2-121).



### Expansion of the BDM Local Address Map

PPAGE, RPAGE, and EPAGE registers are also used for the expansion of the BDM local address to the global address. These registers can be read and written by the BDM.

The BDM expansion scheme is the same as the CPU expansion scheme.

### 3.4.2.2 Global Addresses Based on the Global Page

### **CPU Global Addresses Based on the Global Page**

The seven global page index bits allow access to the full 8MB address map that can be accessed with 23 address bits. This provides an alternative way to access all of the various pages of FLASH, RAM and Data FLASH.

The GPAGE Register is used only when the CPU is executing a global instruction (see Section 3.3.2.2, "Global Page Index Register (GPAGE)). The generated global address is the result of concatenation of the CPU local address [15:0] with the GPAGE register [22:16] (see Figure 3-7).

### **BDM Global Addresses Based on the Global Page**

The seven BDMGPR Global Page index bits allow access to the full 8MB address map that can be accessed with 23 address bits. This provides an alternative way to access all of the various pages of FLASH, RAM and Data FLASH.

The BDM global page index register (BDMGPR) is used only in the case the CPU is executing a firmware command which uses a global instruction (like GLDD, GSTD) or by a BDM hardware command (like WRITE\_W, WRITE\_BYTE, READ\_W, READ\_BYTE). See the BDM Block Guide for further details.

The generated global address is a result of concatenation of the BDM local address with the BDMGPR register [22:16] in the case of a hardware command or concatenation of the CPU local address and the BDMGPR register [22:16] in the case of a firmware command (see Figure 3-18).



#### Background Debug Module (S12XBDMV2)

Differently from the normal bit transfer (where the host initiates the transmission), the serial interface ACK handshake pulse is initiated by the target MCU by issuing a negative edge in the BKGD pin. The hardware handshake protocol in Figure 5-11 specifies the timing when the BKGD pin is being driven, so the host should follow this timing constraint in order to avoid the risk of an electrical conflict in the BKGD pin.

### NOTE

The only place the BKGD pin can have an electrical conflict is when one side is driving low and the other side is issuing a speedup pulse (high). Other "highs" are pulled rather than driven. However, at low rates the time of the speedup pulse can become lengthy and so the potential conflict time becomes longer as well.

The ACK handshake protocol does not support nested ACK pulses. If a BDM command is not acknowledge by an ACK pulse, the host needs to abort the pending command first in order to be able to issue a new BDM command. When the CPU enters wait or stop while the host issues a hardware command (e.g., WRITE\_BYTE), the target discards the incoming command due to the wait or stop being detected. Therefore, the command is not acknowledged by the target, which means that the ACK pulse will not be issued in this case. After a certain time the host (not aware of stop or wait) should decide to abort any possible pending ACK pulse in order to be sure a new command can be issued. Therefore, the protocol provides a mechanism in which a command, and its corresponding ACK, can be aborted.

### NOTE

The ACK pulse does not provide a time out. This means for the GO\_UNTIL command that it can not be distinguished if a stop or wait has been executed (command discarded and ACK not issued) or if the "UNTIL" condition (BDM active) is just not reached yet. Hence in any case where the ACK pulse of a command is not issued the possible pending command should be aborted before issuing a new command. See the handshake abort procedure described in Section 5.4.8, "Hardware Handshake Abort Procedure".

## 5.4.8 Hardware Handshake Abort Procedure

The abort procedure is based on the SYNC command. In order to abort a command, which had not issued the corresponding ACK pulse, the host controller should generate a low pulse in the BKGD pin by driving it low for at least 128 serial clock cycles and then driving it high for one serial clock cycle, providing a speedup pulse. By detecting this long low pulse in the BKGD pin, the target executes the SYNC protocol, see Section 5.4.9, "SYNC — Request Timed Reference Pulse", and assumes that the pending command and therefore the related ACK pulse, are being aborted. Therefore, after the SYNC protocol has been completed the host is free to issue new BDM commands. For Firmware READ or WRITE commands it can not be guaranteed that the pending command is aborted when issuing a SYNC before the corresponding ACK pulse. There is a short latency time from the time the READ or WRITE access begins until it is finished and the corresponding ACK pulse is issued. The latency time depends on the firmware READ or WRITE command that is issued and if the serial interface is running on a different clock rate than the bus. When the SYNC command starts during this latency time the READ or WRITE command will not be aborted, but the corresponding ACK pulse will be aborted. A pending GO, TRACE1 or



The ACK\_ENABLE sends an ACK pulse when the command has been completed. This feature could be used by the host to evaluate if the target supports the hardware handshake protocol. If an ACK pulse is issued in response to this command, the host knows that the target supports the hardware handshake protocol. If the target does not support the hardware handshake protocol the ACK pulse is not issued. In this case, the ACK\_ENABLE command is ignored by the target since it is not recognized as a valid command.

The BACKGROUND command will issue an ACK pulse when the CPU changes from normal to background mode. The ACK pulse related to this command could be aborted using the SYNC command.

The GO command will issue an ACK pulse when the CPU exits from background mode. The ACK pulse related to this command could be aborted using the SYNC command.

The GO\_UNTIL command is equivalent to a GO command with exception that the ACK pulse, in this case, is issued when the CPU enters into background mode. This command is an alternative to the GO command and should be used when the host wants to trace if a breakpoint match occurs and causes the CPU to enter active background mode. Note that the ACK is issued whenever the CPU enters BDM, which could be caused by a breakpoint match or by a BGND instruction being executed. The ACK pulse related to this command could be aborted using the SYNC command.

The TRACE1 command has the related ACK pulse issued when the CPU enters background active mode after one instruction of the application program is executed. The ACK pulse related to this command could be aborted using the SYNC command.

# 5.4.9 SYNC — Request Timed Reference Pulse

The SYNC command is unlike other BDM commands because the host does not necessarily know the correct communication speed to use for BDM communications until after it has analyzed the response to the SYNC command. To issue a SYNC command, the host should perform the following steps:

- 1. Drive the BKGD pin low for at least 128 cycles at the lowest possible BDM serial communication frequency (the lowest serial communication frequency is determined by the crystal oscillator or the clock chosen by CLKSW.)
- 2. Drive BKGD high for a brief speedup pulse to get a fast rise time (this speedup pulse is typically one cycle of the host clock.)
- 3. Remove all drive to the BKGD pin so it reverts to high impedance.
- 4. Listen to the BKGD pin for the sync response pulse.

Upon detecting the SYNC request from the host, the target performs the following steps:

- 1. Discards any incomplete command received or bit retrieved.
- 2. Waits for BKGD to return to a logic one.
- 3. Delays 16 cycles to allow the host to stop driving the high speedup pulse.
- 4. Drives BKGD low for 128 cycles at the current BDM serial communication frequency.
- 5. Drives a one-cycle high speedup pulse to force a fast rise time on BKGD.
- 6. Removes all drive to the BKGD pin so it reverts to high impedance.

The host measures the low time of this 128 cycle SYNC response pulse and determines the correct speed for subsequent BDM communications. Typically, the host can determine the correct communication speed

S12XS Family Reference Manual Rev. 1.13



Background Debug Module (S12XBDMV2)



## 8.4.3.3 Stop Mode

All clocks are stopped in STOP mode, dependent of the setting of the PCE, PRE and PSTP bit. The oscillator is disabled in STOP mode unless the PSTP bit is set. If the PRE or PCE bits are set, the RTI or COP continues to run in Pseudo Stop Mode. In addition to disabling system and core clocks the S12XECRG requests other functional units of the MCU (e.g. voltage-regulator) to enter their individual power saving modes (if available).

If the PLLSEL bit is still set when entering Stop Mode, the S12XECRG will switch the system and core clocks to OSCCLK by clearing the PLLSEL bit. Then the S12XECRG disables the IPLL, disables the core clock and finally disables the remaining system clocks.

If Pseudo Stop Mode is entered from Self-Clock Mode the S12XECRG will continue to check the clock quality until clock check is successful. In this case the IPLL and the voltage regulator (VREG) will remain enabled. If Full Stop Mode (PSTP = 0) is entered from Self-Clock Mode the ongoing clock quality check will be stopped. A complete timeout window check will be started when Stop Mode is left again.

There are two ways to restart the MCU from Stop Mode:

- 1. Any reset
- 2. Any interrupt

If the MCU is woken-up from Full Stop Mode by an interrupt and the fast wake-up feature is enabled (FSTWKP=1 and SCME=1), the system will immediately (no clock quality check) resume operation in Self-Clock Mode (see Section 8.4.1.4, "Clock Quality Checker"). The SCMIF flag will not be set for this special case. The system will remain in Self-Clock Mode with oscillator disabled until FSTWKP bit is cleared. The clearing of FSTWKP will start the oscillator and the clock quality check. If the clock quality check is successful, the S12XECRG will switch all system clocks to oscillator clock. The SCMIF flag will be set. See application examples in Figure 8-19 and Figure 8-20.

Because the IPLL has been powered-down during Stop Mode the PLLSEL bit is cleared and the MCU runs on OSCCLK after leaving Stop-Mode. The software must manually set the PLLSEL bit again, in order to switch system and core clocks to the PLLCLK.

### NOTE

In Full Stop Mode or Self-Clock Mode caused by the fast wake-up feature the clock monitor and the oscillator are disabled.



#### S12XE Clocks and Reset Generator (S12XECRGV1)

#### Table 8-16. Reset Summary

| Reset Source       | Local Enable             |
|--------------------|--------------------------|
| COP Watchdog Reset | COPCTL (CR[2:0] nonzero) |

## 8.5.1 Description of Reset Operation

The reset sequence is initiated by any of the following events:

- Low level is detected at the  $\overline{\text{RESET}}$  pin (External Reset).
- Power on is detected.
- Low voltage is detected.
- Illegal Address Reset is detected (refer to device MMC information for details).
- COP watchdog times out.
- Clock monitor failure is detected and Self-Clock Mode was disabled (SCME=0).

Upon detection of any reset event, an internal circuit drives the RESET pin low for 128 SYSCLK cycles (see Figure 8-21). Since entry into reset is asynchronous it does not require a running SYSCLK. However, the internal reset circuit of the S12XECRG cannot sequence out of current reset condition without a running SYSCLK. The number of 128 SYSCLK cycles might be increased by n = 3 to 6 additional SYSCLK cycles depending on the internal synchronization latency. After 128+n SYSCLK cycles the RESET pin is released. The reset generator of the S12XECRG waits for additional 64 SYSCLK cycles and then samples the RESET pin to determine the originating source. Table 8-17 shows which vector will be fetched.

| Sampled RESET Pin<br>(64 cycles after release) | Clock Monitor<br>Reset Pending | COP<br>Reset Pending | Vector Fetch                                                                   |
|------------------------------------------------|--------------------------------|----------------------|--------------------------------------------------------------------------------|
| 1                                              | 0                              | 0                    | POR / LVR /<br>Illegal Address Reset/<br>External Reset                        |
| 1                                              | 1                              | Х                    | Clock Monitor Reset                                                            |
| 1                                              | 0                              | 1                    | COP Reset                                                                      |
| 0                                              | Х                              | Х                    | POR / LVR /<br>Illegal Address Reset/ External Reset<br>with rise of RESET pin |

### Table 8-17. Reset Vector Selection

### NOTE

External circuitry connected to the RESET pin should be able to raise the signal to a valid logic one within 64 SYSCLK cycles after the low drive is released by the MCU. If this requirement is not adhered to the reset source will always be recognized as "External Reset" even if the reset was initially caused by an other reset source.



Freescale's Scalable Controller Area Network (S12MSCANV3)

# 11.3.3.3 Data Length Register (DLR)

This register keeps the data length field of the CAN frame.





| Table 11-34  | DI R Register | Field | Descriptions |
|--------------|---------------|-------|--------------|
| Table 11-34. | DLK KEYISIEI  | Field | Descriptions |

| Field           | Description                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-0<br>DLC[3:0] | <b>Data Length Code Bits</b> — The data length code contains the number of bytes (data byte count) of the respective message. During the transmission of a remote frame, the data length code is transmitted as programmed while the number of transmitted data bytes is always 0. The data byte count ranges from 0 to 8 for a data frame. Table 11-35 shows the effect of setting the DLC bits. |

### Table 11-35. Data Length Codes

|      | Data Byte |      |      |       |
|------|-----------|------|------|-------|
| DLC3 | DLC2      | DLC1 | DLC0 | Count |
| 0    | 0         | 0    | 0    | 0     |
| 0    | 0         | 0    | 1    | 1     |
| 0    | 0         | 1    | 0    | 2     |
| 0    | 0         | 1    | 1    | 3     |
| 0    | 1         | 0    | 0    | 4     |
| 0    | 1         | 0    | 1    | 5     |
| 0    | 1         | 1    | 0    | 6     |
| 0    | 1         | 1    | 1    | 7     |
| 1    | 0         | 0    | 0    | 8     |

## 11.3.3.4 Transmit Buffer Priority Register (TBPR)

This register defines the local priority of the associated message buffer. The local priority is used for the internal prioritization process of the MSCAN and is defined to be highest for the smallest binary number. The MSCAN implements the following internal prioritization mechanisms:

• All transmission buffers with a cleared TXEx flag participate in the prioritization immediately before the SOF (start of frame) is sent.



#### Freescale's Scalable Controller Area Network (S12MSCANV3)

generates a receive interrupt<sup>1</sup> (see Section 11.4.7.3, "Receive Interrupt") to the CPU. The user's receive handler must read the received message from the RxFG and then reset the RXF flag to acknowledge the interrupt and to release the foreground buffer. A new message, which can follow immediately after the IFS field of the CAN frame, is received into the next available RxBG. If the MSCAN receives an invalid message in its RxBG (wrong identifier, transmission errors, etc.) the actual contents of the buffer will be over-written by the next message. The buffer will then not be shifted into the FIFO.

When the MSCAN module is transmitting, the MSCAN receives its own transmitted messages into the background receive buffer, RxBG, but does not shift it into the receiver FIFO, generate a receive interrupt, or acknowledge its own messages on the CAN bus. The exception to this rule is in loopback mode (see Section 11.3.2.2, "MSCAN Control Register 1 (CANCTL1)") where the MSCAN treats its own messages exactly like all other incoming messages. The MSCAN receives its own transmitted messages in the event that it loses arbitration. If arbitration is lost, the MSCAN must be prepared to become a receiver.

An overrun condition occurs when all receive message buffers in the FIFO are filled with correctly received messages with accepted identifiers and another message is correctly received from the CAN bus with an accepted identifier. The latter message is discarded and an error interrupt with overrun indication is generated if enabled (see Section 11.4.7.5, "Error Interrupt"). The MSCAN remains able to transmit messages while the receiver FIFO is being filled, but all incoming messages are discarded. As soon as a receive buffer in the FIFO is available again, new valid messages will be accepted.

# 11.4.3 Identifier Acceptance Filter

The MSCAN identifier acceptance registers (see Section 11.3.2.12, "MSCAN Identifier Acceptance Control Register (CANIDAC)") define the acceptable patterns of the standard or extended identifier (ID[10:0] or ID[28:0]). Any of these bits can be marked 'don't care' in the MSCAN identifier mask registers (see Section 11.3.2.18, "MSCAN Identifier Mask Registers (CANIDMR0–CANIDMR7)").

A filter hit is indicated to the application software by a set receive buffer full flag (RXF = 1) and three bits in the CANIDAC register (see Section 11.3.2.12, "MSCAN Identifier Acceptance Control Register (CANIDAC)"). These identifier hit flags (IDHIT[2:0]) clearly identify the filter section that caused the acceptance. They simplify the application software's task to identify the cause of the receiver interrupt. If more than one hit occurs (two or more filters match), the lower hit has priority.

A very flexible programmable generic identifier acceptance filter has been introduced to reduce the CPU interrupt loading. The filter is programmable to operate in four different modes:

- Two identifier acceptance filters, each to be applied to:
  - The full 29 bits of the extended identifier and to the following bits of the CAN 2.0B frame:
    - Remote transmission request (RTR)
    - Identifier extension (IDE)
    - Substitute remote request (SRR)
  - The 11 bits of the standard identifier plus the RTR and IDE bits of the CAN 2.0A/B messages. This mode implements two filters for a full length CAN 2.0B compliant extended identifier. Although this mode can be used for standard identifiers, it is recommended to use the four or eight identifier acceptance filters.

1. The receive interrupt occurs only if not masked. A polling scheme can be applied on RXF also.



```
Freescale's Scalable Controller Area Network (S12MSCANV3)
```







```
Pulse-Width Modulator (S12PWM8B8CV1)
```

Write: Anytime (any value written causes PWM counter to be reset to \$00).

# 13.3.2.13 PWM Channel Period Registers (PWMPERx)

There is a dedicated period register for each channel. The value in this register determines the period of the associated PWM channel.

The period registers for each channel are double buffered so that if they change while the channel is enabled, the change will NOT take effect until one of the following occurs:

- The effective period ends
- The counter is written (counter resets to \$00)
- The channel is disabled

In this way, the output of the PWM will always be either the old waveform or the new waveform, not some variation in between. If the channel is not enabled, then writes to the period register will go directly to the latches as well as the buffer.

### NOTE

Reads of this register return the most recent value written. Reads do not necessarily return the value of the currently active period due to the double buffering scheme.

See Section 13.4.2.3, "PWM Period and Duty" for more information.

To calculate the output period, take the selected clock source period for the channel of interest (A, B, SA, or SB) and multiply it by the value in the period register for that channel:

- Left aligned output (CAEx = 0)
- PWMx Period=Channel Clock Period \* PWMPERx Center Aligned Output (CAEx=1) PWMx Period = Channel Clock Period \* (2 \* PWMPERx)

For boundary case programming values, please refer to Section 13.4.2.8, "PWM Boundary Cases".

Module Base + 0x0014 = PWMPER0, 0x0015 = PWMPER1, 0x0016 = PWMPER2, 0x0017 = PWMPER3 Module Base + 0x0018 = PWMPER4, 0x0019 = PWMPER5, 0x001A = PWMPER6, 0x001B = PWMPER7





Read: Anytime

Write: Anytime



Pulse-Width Modulator (S12PWM8B8CV1)



Figure 13-21. PWM Left Aligned Output Example Waveform

### 13.4.2.6 Center Aligned Outputs

For center aligned output mode selection, set the CAEx bit (CAEx = 1) in the PWMCAE register and the corresponding PWM output will be center aligned.

The 8-bit counter operates as an up/down counter in this mode and is set to up whenever the counter is equal to \$00. The counter compares to two registers, a duty register and a period register as shown in the block diagram in Figure 13-19. When the PWM counter matches the duty register, the output flip-flop changes state, causing the PWM waveform to also change state. A match between the PWM counter and the period register changes the counter direction from an up-count to a down-count. When the PWM counter decrements and matches the duty register again, the output flip-flop changes state causing the PWM output to also change state. When the PWM counter decrements and reaches zero, the counter direction changes from a down-count back to an up-count and a load from the double buffer period and duty registers to the associated registers is performed, as described in Section 13.4.2.3, "PWM Period and Duty". The counter counts from 0 up to the value in the period register and then back down to 0. Thus the effective period is PWMPERx\*2.

### NOTE

Changing the PWM output mode from left aligned to center aligned output (or vice versa) while channels are operating can cause irregularities in the PWM output. It is recommended to program the output mode before enabling the PWM channel.



Figure 13-22. PWM Center Aligned Output Waveform

S12XS Family Reference Manual, Rev. 1.13



#### Timer Module (TIM16B8CV2)

- Eight input capture/output compare channels.
- Clock prescaling.
- 16-bit counter.
- 16-bit pulse accumulator.

## 16.1.2 Modes of Operation

- Stop: Timer is off because clocks are stopped.
- Freeze: Timer counter keep on running, unless TSFRZ in TSCR1 (0x0006) is set to 1.
- Wait: Counters keep on running, unless TSWAI in TSCR1 (0x0006) is set to 1.
- Normal: Timer counter keep on running, unless TEN in TSCR1 (0x0006) is cleared to 0.



Timer Module (TIM16B8CV2)

# 16.3.2.4 Output Compare 7 Data Register (OC7D)

Module Base + 0x0003



Read: Anytime

Write: Anytime

### Table 16-5. OC7D Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                                          |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>OC7D[7:0] | <b>Output Compare 7 Data</b> — A channel 7 event, which can be a counter overflow when TTOV[7] is set or a successful output compare on channel 7, can cause bits in the output compare 7 data register to transfer to the timer port data register depending on the output compare 7 mask register. |

# 16.3.2.5 Timer Count Register (TCNT)

Module Base + 0x0004

|        | 15     | 14     | 13     | 12     | 11     | 10     | 9     | 9     |
|--------|--------|--------|--------|--------|--------|--------|-------|-------|
| R<br>W | TCNT15 | TCNT14 | TCNT13 | TCNT12 | TCNT11 | TCNT10 | TCNT9 | TCNT8 |
| Reset  | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     |

Figure 16-10. Timer Count Register High (TCNTH)

Module Base + 0x0005



Figure 16-11. Timer Count Register Low (TCNTL)

The 16-bit main timer is an up counter.

A full access for the counter register should take place in one clock cycle. A separate read/write for high byte and low byte will give a different result than accessing them as a word.

Read: Anytime

S12XS Family Reference Manual, Rev. 1.13



| Register | Error Bit | Error Condition                                                                     |
|----------|-----------|-------------------------------------------------------------------------------------|
|          |           | Set if CCOBIX[2:0] != 101 at command launch                                         |
|          |           | Set if command not available in current mode (see Table 18-28)                      |
|          | ACCERK    | Set if an invalid global address [22:0] is supplied                                 |
| FSTAT    |           | Set if a misaligned phrase address is supplied (global address [2:0] != 000)        |
|          | FPVIOL    | Set if the global address [22:0] points to a protected area                         |
|          | MGSTAT1   | Set if any errors have been encountered during the verify operation                 |
|          | MGSTAT0   | Set if any non-correctable errors have been encountered during the verify operation |

#### Table 18-40. Program P-Flash Command Error Handling

### 18.4.2.6 Program Once Command

The Program Once command restricts programming to a reserved 64 byte field (8 phrases) in the nonvolatile information register located in P-Flash block 0. The Program Once reserved field can be read using the Read Once command as described in Section 18.4.2.4. The Program Once command must only be issued once since the nonvolatile information register in P-Flash block 0 cannot be erased. The Program Once command must not be executed from the Flash block containing the Program Once reserved field to avoid code runaway.

| CCOBIX[2:0] | FCCOB Parameters                            |              |  |  |  |  |  |
|-------------|---------------------------------------------|--------------|--|--|--|--|--|
| 000         | 0x07                                        | Not Required |  |  |  |  |  |
| 001         | Program Once phrase index (0x0000 - 0x0007) |              |  |  |  |  |  |
| 010         | Program Once word 0 value                   |              |  |  |  |  |  |
| 011         | Program Once word 1 value                   |              |  |  |  |  |  |
| 100         | Program Once word 2 value                   |              |  |  |  |  |  |
| 101         | Program Once word 3 value                   |              |  |  |  |  |  |

Table 18-41. Program Once Command FCCOB Requirements

Upon clearing CCIF to launch the Program Once command, the Memory Controller first verifies that the selected phrase is erased. If erased, then the selected phrase will be programmed and then verified with read back. The CCIF flag will remain clear, setting only after the Program Once operation has completed.

The reserved nonvolatile information register accessed by the Program Once command cannot be erased and any attempt to program one of these phrases a second time will not be allowed. Valid phrase index values for the Program Once command range from 0x0000 to 0x0007. During execution of the Program Once command, any attempt to read addresses within P-Flash block 0 will return invalid data.

#### 128 KByte Flash Module (S12XFTMR128K1V1)

| FPLS[1:0] | Global Address Range | Protected Size |  |  |
|-----------|----------------------|----------------|--|--|
| 00        | 0x7F_8000-0x7F_83FF  | 1 Kbyte        |  |  |
| 01        | 0x7F_8000-0x7F_87FF  | 2 Kbytes       |  |  |
| 10        | 0x7F_8000-0x7F_8FFF  | 4 Kbytes       |  |  |
| 11        | 0x7F_8000-0x7F_9FFF  | 8 Kbytes       |  |  |

Table 19-20. P-Flash Protection Lower Address Range

All possible P-Flash protection scenarios are shown in Figure 19-14. Although the protection scheme is loaded from the Flash memory at global address 0x7F\_FF0C during the reset sequence, it can be changed by the user. The P-Flash protection scheme can be used by applications requiring reprogramming in single chip mode while providing as much protection as possible if reprogramming is not required.

64 KByte Flash Module (S12XFTMR64K1V1)



## 20.3.2.17 Flash Reserved3 Register (FRSV3)

This Flash register is reserved for factory testing.

Offset Module Base + 0x0012



Figure 20-24. Flash Reserved3 Register (FRSV3)

All bits in the FRSV3 register read 0 and are not writable.

## 20.3.2.18 Flash Reserved4 Register (FRSV4)

This Flash register is reserved for factory testing.



Figure 20-25. Flash Reserved4 Register (FRSV4)

All bits in the FRSV4 register read 0 and are not writable.

# 20.4 Functional Description

## 20.4.1 Flash Command Operations

Flash command operations are used to modify Flash memory contents.

The next sections describe:

- How to write the FCLKDIV register that is used to generate a time base (FCLK) derived from OSCCLK for Flash program and erase command operations
- The command write sequence used to set Flash command parameters and launch execution
- Valid Flash commands available for execution

S12XS Family Reference Manual, Rev. 1.13

| Address | Name                  |                | Bit 7 | Bit 6   | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1    | Bit 0  |       |
|---------|-----------------------|----------------|-------|---------|-------|-------|-------|-------|----------|--------|-------|
| 0x00C8  | SCI0BDH <sup>1</sup>  | R<br>W         | IREN  | TNP1    | TNP0  | SBR12 | SBR11 | SBR10 | SBR9     | SBR8   |       |
| 0x00C9  | SCI0BDL <sup>1</sup>  | R<br>W         | SBR7  | SBR6    | SBR5  | SBR4  | SBR3  | SBR2  | SBR1     | SBR0   |       |
| 0x00CA  | SCI0CR11              | R<br>W         | LOOPS | SCISWAI | RSRC  | М     | WAKE  | ILT   | PE       | PT     |       |
| 0,00000 | SCI045D12             | R              |       | 0       | 0     | 0     | 0     |       |          |        |       |
| 000000  | SCIUASR1-             | JUC8 SCIUASRI- | W     | KAEDGIF |       |       |       |       |          | DERRIF | DKUIF |
|         | SCI0ACR1 <sup>2</sup> | R              |       | 0       | 0     | 0     | 0     | 0     | BERRIE   | BKDIE  |       |
| 0x0009  |                       | W              |       |         |       |       |       |       |          |        |       |
|         | SCI0ACR2 <sup>2</sup> | R              | 0     | 0       | 0     | 0     | 0     |       | DEDDMO   | PKDEE  |       |
| UXUUCA  |                       | W              |       |         |       |       |       |       | DERRIVIU | BRUFE  |       |
| 0x00CB  | SCI0CR2               | R<br>W         | TIE   | TCIE    | RIE   | ILIE  | TE    | RE    | RWU      | SBK    |       |
| 0,00000 | SCI0SR1               | R              | TDRE  | TC      | RDRF  | IDLE  | OR    | NF    | FE       | PF     |       |
| 0X00CC  |                       | SCIUSRI        | W     |         |       |       |       |       |          |        |       |
| 0x00CD  | SCI0SR2               | R              |       | 0       | 0     | TXPOL | RXPOL | BRK13 | TXDIR    | RAF    |       |
|         |                       | W              |       |         |       |       |       |       |          |        |       |
| 0x00CE  | SCI0DRH               | R              | R8    | Т8      | 0     | 0     | 0     | 0     | 0        | 0      |       |
|         |                       | W              |       |         |       |       |       |       |          |        |       |
| 0x00CF  | SCI0DRL               | R              | R7    | R6      | R5    | R4    | R3    | R2    | R1       | R0     |       |
|         |                       | W              | T7    | T6      | T5    | T4    | T3    | T2    | T1       | Т0     |       |

### 0x00C8–0x00CF Asynchronous Serial Interface (SCI0) Map

Those registers are accessible if the AMAP bit in the SCI0SR2 register is set to zero Those registers are accessible if the AMAP bit in the SCI0SR2 register is set to one 1

2

### 0x00D0–0x00D7 Asynchronous Serial Interface (SCI1) Map

| Address | Name                  |             | Bit 7   | Bit 6       | Bit 5 | Bit 4       | Bit 3 | Bit 2 | Bit 1  | Bit 0 |   |        |        |       |
|---------|-----------------------|-------------|---------|-------------|-------|-------------|-------|-------|--------|-------|---|--------|--------|-------|
| 0x00D0  | SCI1BDH <sup>1</sup>  | R<br>W      | IREN    | TNP1        | TNP0  | SBR12       | SBR11 | SBR10 | SBR9   | SBR8  |   |        |        |       |
| 0x00D1  | SCI1BDL <sup>1</sup>  | R<br>W      | SBR7    | SBR6        | SBR5  | SBR4        | SBR3  | SBR2  | SBR1   | SBR0  |   |        |        |       |
| 0x00D2  | SCI1CR1 <sup>1</sup>  | R<br>W      | LOOPS   | SCISWAI     | RSRC  | М           | WAKE  | ILT   | PE     | PT    |   |        |        |       |
| 0x00D0  | SCI1ASR1 <sup>2</sup> | R           | RXEDGIF | 0           | 0     | 0           | 0     | BERRV | BERRIF | BKDIF |   |        |        |       |
|         |                       | W           |         |             |       |             |       |       |        |       |   |        |        |       |
| 0x00D1  | SCI1ACR1 <sup>2</sup> | R           |         | 0           | 0     | 0           | 0     | 0     | BERRIE | BKDIE |   |        |        |       |
| 0,0001  |                       | W           |         |             |       |             |       |       |        |       |   |        |        |       |
| 0x00D2  | SCI1ACR2 <sup>2</sup> | SCI1ACR22 F |         | SCI1ACP22 R | R     | SCI1ACR22 R | 0     | 0     | 0      | 0     | 0 | BEDDM1 | BEDDMO | BKDEE |
|         |                       | W           |         |             |       |             |       |       |        | DIGIL |   |        |        |       |
| 0x00D3  | SCI1CR2               | R<br>W      | TIE     | TCIE        | RIE   | ILIE        | TE    | RE    | RWU    | SBK   |   |        |        |       |
| 0x00D4  | SCI1SR1               | R           | TDRE    | TC          | RDRF  | IDLE        | OR    | NF    | FE     | PF    |   |        |        |       |
|         |                       | W           |         |             |       |             |       |       |        |       |   |        |        |       |