# E·XFL

# XMOS - XUF212-512-FB236-C20 Datasheet



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                       |
|----------------------------|----------------------------------------------------------------|
| Core Processor             | XCore                                                          |
| Core Size                  | 32-Bit 12-Core                                                 |
| Speed                      | 2000MIPS                                                       |
| Connectivity               | USB                                                            |
| Peripherals                | · .                                                            |
| Number of I/O              | 104                                                            |
| Program Memory Size        | 2MB (2M × 8)                                                   |
| Program Memory Type        | FLASH                                                          |
| EEPROM Size                | -                                                              |
| RAM Size                   | 512K x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 0.95V ~ 3.6V                                                   |
| Data Converters            | -                                                              |
| Oscillator Type            | External                                                       |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                |
| Mounting Type              | Surface Mount                                                  |
| Package / Case             | 236-LFBGA                                                      |
| Supplier Device Package    | 236-FBGA (10x10)                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/xmos/xuf212-512-fb236-c20 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3 Pin Configuration

|   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2                                                                    | 3                                                                                                                                                                                    | 4     | 5           | 6          | 7     | 8             | 9             | 10          | 11            | 12          | 13          | 14           | 15      | 16    | 17                                                                            | 18                                                          | 19                                                         |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|------------|-------|---------------|---------------|-------------|---------------|-------------|-------------|--------------|---------|-------|-------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------|
| A | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | VDDIOL                                                               | VDDIOL                                                                                                                                                                               |       | тск         | CLK        |       | X1D31         | X1D29         |             | 8D<br>X1D41   | OTP_<br>VCC |             | NC           | MODE[0] |       | 4F<br>X0D29                                                                   | VDDIOR                                                      | GND                                                        |
| в | X0D36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | VDDIOL                                                               | VDDIOL                                                                                                                                                                               | TDO   | TMS         | TRST_<br>N | X1D33 | X1D32         | X1D28         | X1D26       | 8D<br>X1D42   | OTP_<br>VCC | NC          | NC           | MODE[1] | X0D33 | X0D32                                                                         | VDDIOR                                                      | VDDIOR                                                     |
| С | 1N<br>X0D37<br>X <sub>0</sub> L <sub>0</sub> <sup>M</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <b>X0D38</b><br>X <sub>0</sub> L <sup>0</sup>                        | VDDIOL                                                                                                                                                                               | TDI   | DEBUG_<br>N | RST_N      | X1D10 | X1D11         | X1D30         | X1D27       | 8D<br>X1D43   | X1D40       | NC          | NC           | X0D31   | X0D30 | X0D28                                                                         | $\underset{X_0L_7^{cl}}{\overset{4\mathrm{E}}{}}$           | 4E<br>X0D27<br>X <sub>0</sub> L <sup>pt</sup>              |
| D |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>X0D39</b><br>X <sub>0</sub> L <sup>2</sup>                        | 8D<br>X0D40<br>X <sub>0</sub> L <sup>11</sup>                                                                                                                                        |       |             |            |       |               |               |             |               |             |             |              |         |       | $\overset{1K}{\underset{X_{0}L_{7}^{0^{1}}}{\overset{1K}{\overset{1}}}}$      | $\underset{X_0L_7^{dd}}{\overset{1L}{X0D35}}$               |                                                            |
| E | 8D<br>X0D43<br>X <sub>0</sub> L <sup>e1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8D<br>X0D42<br>X <sub>0</sub> L <sup>00</sup>                        | 8D<br>X0D41<br>X <sub>0</sub> L <sup>0</sup>                                                                                                                                         |       |             |            |       |               |               |             |               |             |             |              |         |       | $\underset{X_0L_7^{00}}{\overset{1,J}{\underset{X_0L_7^{00}}}}$               | 11<br>X0D24<br>X <sub>0</sub> L <sup>10</sup> <sub>7</sub>  | 1B<br>X1D01<br>X <sub>0</sub> L <sup>n</sup> <sub>7</sub>  |
| F | ${\underset{X_0L_0^{cl}}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{K}}{\overset{1K}}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}{\overset{1K}}{\overset{1K}}{\overset{1K}}{\overset{1K}}}}}}}}}}$ | ${\color{black}{X_0^{1L}}}^{1L}_{X_0^{L_0^{0}}}$                     | ${\underset{X_0L_0^{ct}}{\overset{1M}{\overset{1}\underset{X_0L_0^{ct}}{\overset{1}\overset{1}\overset{1}\overset{1}\overset{1}\overset{1}\overset{1}\overset{1}\overset{1}\overset$ |       |             |            | NC    | VDD           | VDD           | VDDIOT      | VDD           | VDD         | PLL<br>AVDD | PLL_<br>AGND |         |       | $\overset{4A}{\textbf{X1D08}}_{X_0L_7^{H}}$                                   | $\overset{4A}{\textbf{X1D09}}_{X_0L_7^0}$                   | $\mathbf{X_{1D00}^{1A}}_{X_{0}L_{7}^{0}}$                  |
| G |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | X1D49<br>X <sub>0</sub> L <sup>H</sup>                               | X1D50<br>X <sub>0</sub> L <sup>0</sup>                                                                                                                                               |       |             | VDD        |       | GND           |               | GND         |               | GND         |             | VDD          |         |       | 32A<br>X0D69<br>X <sub>0</sub> L <sup>03</sup>                                | X0D70<br>X <sub>0</sub> L <sup>ot</sup>                     |                                                            |
| н | X1D53<br>X <sub>0</sub> L <sup>0</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 32A<br>X1D52<br>X <sub>0</sub> L <sup>11</sup>                       | 32A<br>X1D51<br>X <sub>0</sub> L <sup>12</sup>                                                                                                                                       |       |             | VDD        | GND   | GND           | GND           | GND         | GND           | GND         | GND         | VDD          |         |       | 32A<br>X0D68<br>X <sub>0</sub> L <sub>6</sub> <sup>22</sup>                   | 32A<br>X0D67<br>X <sub>0</sub> L <sup>01</sup> <sub>6</sub> | 32A<br>X0D66<br>X <sub>0</sub> L <sup>00</sup>             |
| J | X1D54<br>X <sub>0</sub> L <sup>00</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 32A<br>X1D55<br>X <sub>0</sub> L <sup>01</sup>                       | 32A<br>X1D56<br>X <sub>0</sub> L <sup>22</sup>                                                                                                                                       |       |             | VDD        |       | GND           |               | GND         |               | GND         |             | VDD          |         |       | 32A<br>X0D63<br>X <sub>0</sub> L <sup>2</sup>                                 | 32A<br>X0D64<br>X <sub>0</sub> L <sup>11</sup> <sub>6</sub> | 32A<br>X0D65<br>X <sub>0</sub> L <sub>6</sub> <sup>3</sup> |
| к |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 32A<br>X1D58<br>X <sub>0</sub> L <sup>01</sup>                       | 32A<br>X1D57<br>X <sub>0</sub> L <sup>20</sup>                                                                                                                                       |       |             | VDD        | GND   | GND           | GND           | GND         | GND           | GND         | GND         | VDD          |         |       | 32A<br>X0D62<br>X <sub>0</sub> L <sup>3</sup>                                 | 32A<br>X0D61<br>X <sub>0</sub> L <sup>H</sup> <sub>6</sub>  |                                                            |
| L | 32A<br>X1D63<br>X <sub>0</sub> L <sup>2</sup> 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 32A<br>X1D62<br>X <sub>0</sub> L <sup>0</sup> <sub>2</sub>           | $\overset{32A}{\substack{\textbf{X1D61}\\X_0L_2^{H}}}$                                                                                                                               |       |             | VDD        |       | GND           |               | GND         |               | GND         |             | VDD          |         |       | 32A<br>X0D58<br>X <sub>0</sub> L <sub>5</sub> <sup>4</sup>                    | 32A<br>X0D57<br>X <sub>0</sub> L <sub>5</sub> <sup>3</sup>  | 32A<br>X0D56<br>X <sub>0</sub> L <sup>2</sup>              |
| М | 32A<br>X1D64<br>X <sub>0</sub> L <sub>2</sub> <sup>11</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 32A<br>X1D65<br>X <sub>0</sub> L <sup>0</sup> <sub>2</sub>           | 32A<br>X1D66<br>X <sub>0</sub> L <sup>00</sup> <sub>2</sub>                                                                                                                          |       |             | VDD        | GND   | GND           | GND           | GND         | GND           | GND         | GND         | VDD          |         |       | 32A<br>X0D53<br>X <sub>0</sub> L <sup>0</sup> <sub>5</sub>                    | 32A<br>X0D54<br>X <sub>0</sub> L <sup>e0</sup>              | 32A<br>X0D555<br>X <sub>0</sub> L <sup>el</sup>            |
| Ν |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 32A<br>X1D67<br>X <sub>0</sub> L <sup>o1</sup> <sub>2</sub>          | 32A<br>X1D68<br>X <sub>0</sub> L <sup>22</sup>                                                                                                                                       |       |             | VDD        |       | GND           |               | GND         |               | GND         |             | VDD          |         |       | 32A<br>X0D51<br>X <sub>9</sub> L <sup>2</sup> 5                               | 32A<br>X0D52<br>X <sub>0</sub> L <sup>11</sup> <sub>5</sub> |                                                            |
| Ρ | ${\underset{X_{0}L_{2}^{04}}{\overset{32A}{1070}}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 32A<br>X1D69<br>X <sub>0</sub> L <sup>a1</sup> <sub>2</sub>          | ${\underset{X_{0}L_{3}^{H}}{\overset{1\mathbb{N}}{\overset{1\mathbb{N}}{}}}}$                                                                                                        |       |             | VDD        | VDD   | VDD           | USB_<br>VDD   | USB_<br>VDD | VDD           | VDD         | VDD         | NC           |         |       | $\overset{4B}{\underset{X_0L_4^{d}}{MO7}}$                                    | 32A<br>X0D50<br>X <sub>0</sub> L <sup>0</sup> <sub>5</sub>  | 32A<br>X0D49<br>X <sub>0</sub> L <sup>H</sup> <sub>5</sub> |
| R | X1D38<br>X <sub>0</sub> L <sub>3</sub> <sup>10</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ${\color{black} \overset{1P}{\underset{X_{0}L_{3}^{2}}{L_{3}^{2}}}}$ | $\underset{X_0L_3^0}{\overset{4D}{1D17}}$                                                                                                                                            |       |             |            |       |               |               |             |               |             |             |              |         |       | $\mathbf{X}_{\boldsymbol{\lambda}_{0}\boldsymbol{L}_{4}^{0}}^{4A}$            | $\underset{X_0L_4^{dB}}{\overset{4B}{\textbf{X1D05}}}$      | 4B<br>X1D06<br>X <sub>0</sub> L <sub>4</sub> <sup>c0</sup> |
| т |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\mathbf{X_{0}^{4D}}_{X_{0}L_{3}^{H}}^{4D}$                          | 4D<br>X1D18<br>X <sub>0</sub> L <sub>3</sub> <sup>0</sup>                                                                                                                            |       |             |            |       |               |               |             |               |             |             |              |         |       | $\mathbf{X}_{\boldsymbol{\lambda}_{0}^{0}\boldsymbol{L}_{4}^{0}}^{\text{4A}}$ | $\overset{4B}{\underset{X_0L_4^{D}}{MO4}}$                  |                                                            |
| U | ${\color{red} \overset{1C}{\textbf{X0D10}}}_{X_0L_3^0}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | X0D01<br>X <sub>0</sub> L <sup>a2</sup>                              | $\underset{X_{3}L_{3}^{dD}}{\overset{4D}{\underset{X_{3}L_{3}^{d1}}}}$                                                                                                               | X0D00 | X0D11       | X0D07      | X1D12 | USB_<br>VDD33 | USB_<br>VBUS  | USB_<br>ID  | USB_<br>VSSAC | NC          | X1D24       | X0D22        | X0D13   | X0D23 | 4D<br>X0D19<br>X <sub>0</sub> L <sup>1</sup> <sub>4</sub>                     | 4D<br>X0D18<br>X <sub>0</sub> L <sup>2</sup>                | X0D17<br>X <sub>0</sub> L <sup>0</sup> <sub>4</sub>        |
| V | X1D22<br>X <sub>0</sub> L <sub>3</sub> <sup>1G</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VDDIOL                                                               | VDDIOL                                                                                                                                                                               | X0D04 | X0D06       | X0D03      | X0D08 | X0D09         | USB_<br>DM    | USB_<br>DP  | X1D21         | X1D14       | X1D25       | X0D21        | X0D14   | X0D12 | VDDIOR                                                                        | VDDIOR                                                      | X0D16<br>X <sub>0</sub> L <sup>H</sup> <sub>4</sub>        |
| W | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | VDDIOL                                                               | X1D23                                                                                                                                                                                |       | X0D05       | X0D02      |       | X1D13         | USB_<br>RTUNE |             | x1D20         | x1D15       |             | 4C<br>X0D20  | X0D15   |       | VDDIOR                                                                        | VDDIOR                                                      | GND                                                        |

-XMOS<sup>®</sup>-

| Signal | Function                                      |                  |                 |                 |                   |                   | Туре | Properties |
|--------|-----------------------------------------------|------------------|-----------------|-----------------|-------------------|-------------------|------|------------|
| X1D20  |                                               |                  | 4C <sup>2</sup> | 8B <sup>6</sup> | 16A <sup>14</sup> | 32A <sup>30</sup> | I/O  | IOR, PD    |
| X1D21  |                                               |                  | 4C <sup>3</sup> | 8B <sup>7</sup> | 16A <sup>15</sup> | 32A <sup>31</sup> | I/0  | IOR, PD    |
| X1D22  | X <sub>0</sub> L3 <sup>4</sup> <sub>out</sub> | 1G <sup>0</sup>  |                 |                 |                   |                   | I/0  | IOL, PD    |
| X1D23  |                                               | 1H <sup>0</sup>  |                 |                 |                   |                   | I/O  | IOL, PD    |
| X1D24  |                                               | 11 <sup>0</sup>  |                 |                 |                   |                   | I/O  | IOR, PD    |
| X1D25  |                                               | 1J <sup>0</sup>  |                 |                 |                   |                   | I/O  | IOR, PD    |
| X1D26  |                                               |                  | 4E <sup>0</sup> | 8C <sup>0</sup> | 16B <sup>0</sup>  |                   | I/O  | IOT, PD    |
| X1D27  |                                               |                  | 4E <sup>1</sup> | 8C1             | 16B <sup>1</sup>  |                   | I/O  | IOT, PD    |
| X1D28  |                                               |                  | 4F <sup>0</sup> | 8C <sup>2</sup> | 16B <sup>2</sup>  |                   | I/O  | IOT, PD    |
| X1D29  |                                               |                  | 4F <sup>1</sup> | 8C <sup>3</sup> | 16B <sup>3</sup>  |                   | I/O  | IOT, PD    |
| X1D30  |                                               |                  | 4F <sup>2</sup> | 8C <sup>4</sup> | 16B <sup>4</sup>  |                   | I/O  | IOT, PD    |
| X1D31  |                                               |                  | 4F <sup>3</sup> | 8C <sup>5</sup> | 16B <sup>5</sup>  |                   | I/O  | IOT, PD    |
| X1D32  |                                               |                  | 4E <sup>2</sup> | 8C <sup>6</sup> | 16B <sup>6</sup>  |                   | I/O  | IOT, PD    |
| X1D33  |                                               |                  | 4E <sup>3</sup> | 8C <sup>7</sup> | 16B <sup>7</sup>  |                   | I/O  | IOT, PD    |
| X1D34  | $X_0 L0_{out}^2$                              | 1K <sup>0</sup>  |                 |                 |                   |                   | I/0  | IOL, PD    |
| X1D35  | $X_0L0_{out}^3$                               | 1L <sup>0</sup>  |                 |                 |                   |                   | I/O  | IOL, PD    |
| X1D36  | X <sub>0</sub> L0 <sup>4</sup> <sub>out</sub> | 1M <sup>0</sup>  |                 | 8D <sup>0</sup> | 16B <sup>8</sup>  |                   | I/O  | IOL, PD    |
| X1D37  | X <sub>0</sub> L3 <sup>4</sup> <sub>in</sub>  | 1N <sup>0</sup>  |                 | 8D1             | 16B <sup>9</sup>  |                   | I/O  | IOL, PD    |
| X1D38  | $X_0L3_{in}^3$                                | 100              |                 | 8D <sup>2</sup> | 16B <sup>10</sup> |                   | I/O  | IOL, PD    |
| X1D39  | $X_0L3_{in}^2$                                | 1 P <sup>0</sup> |                 | 8D <sup>3</sup> | 16B <sup>11</sup> |                   | I/O  | IOL, PD    |
| X1D40  |                                               |                  |                 | 8D <sup>4</sup> | 16B <sup>12</sup> |                   | I/O  | IOT, PD    |
| X1D41  |                                               |                  |                 | 8D <sup>5</sup> | 16B <sup>13</sup> |                   | I/O  | IOT, PD    |
| X1D42  |                                               |                  |                 | 8D <sup>6</sup> | 16B <sup>14</sup> |                   | I/O  | IOT, PD    |
| X1D43  |                                               |                  |                 | 8D <sup>7</sup> | 16B <sup>15</sup> |                   | I/O  | IOT, PD    |
| X1D49  | X <sub>0</sub> L1 <sup>4</sup>                |                  |                 |                 |                   | 32A <sup>0</sup>  | I/O  | IOL, PD    |
| X1D50  | X <sub>0</sub> L1 <sup>3</sup><br>in          |                  |                 |                 |                   | 32A <sup>1</sup>  | I/O  | IOL, PD    |
| X1D51  | $X_0L1_{in}^2$                                |                  |                 |                 |                   | 32A <sup>2</sup>  | I/O  | IOL, PD    |
| X1D52  | X <sub>0</sub> L1 <sup>1</sup>                |                  |                 |                 |                   | 32A <sup>3</sup>  | I/O  | IOL, PD    |
| X1D53  | X <sub>0</sub> L1 <sup>0</sup>                |                  |                 |                 |                   | 32A <sup>4</sup>  | I/O  | IOL, PD    |
| X1D54  | X <sub>0</sub> L1 <sup>0</sup> <sub>out</sub> |                  |                 |                 |                   | 32A <sup>5</sup>  | I/O  | IOL, PD    |
| X1D55  | X <sub>0</sub> L1 <sup>1</sup> <sub>out</sub> |                  |                 |                 |                   | 32A <sup>6</sup>  | I/O  | IOL, PD    |
| X1D56  | $X_0L1_{out}^2$                               |                  |                 |                 |                   | 32A <sup>7</sup>  | I/O  | IOL, PD    |
| X1D57  | $X_0L1_{out}^3$                               |                  |                 |                 |                   | 32A <sup>8</sup>  | I/O  | IOL, PD    |
| X1D58  | X <sub>0</sub> L1 <sup>4</sup> <sub>out</sub> |                  |                 |                 |                   | 32A <sup>9</sup>  | I/O  | IOL, PD    |
| X1D61  | X <sub>0</sub> L2 <sup>4</sup>                |                  |                 |                 |                   | 32A <sup>10</sup> | I/O  | IOL, PD    |
| X1D62  | X <sub>0</sub> L2 <sup>3</sup>                |                  |                 |                 |                   | 32A <sup>11</sup> | I/0  | IOL, PD    |
| X1D63  | X <sub>0</sub> L2 <sup>2</sup>                |                  |                 |                 |                   | 32A <sup>12</sup> | I/0  | IOL, PD    |
| X1D64  | X <sub>0</sub> L2 <sup>1</sup>                |                  |                 |                 |                   | 32A <sup>13</sup> | I/0  | IOL, PD    |
| X1D65  | X <sub>0</sub> L2 <sup>0</sup>                |                  |                 |                 |                   | 32A <sup>14</sup> | I/O  | IOL, PD    |
| X1D66  | $X_0L2_{out}^0$                               |                  |                 |                 |                   | 32A <sup>15</sup> | I/O  | IOL, PD    |
| X1D67  | X <sub>0</sub> L2 <sup>1</sup> <sub>out</sub> |                  |                 |                 |                   | 32A <sup>16</sup> | I/O  | IOL, PD    |
| X1D68  | X <sub>0</sub> L2 <sup>2</sup> <sub>out</sub> |                  |                 |                 |                   | 32A <sup>17</sup> | I/O  | IOL, PD    |
| X1D69  | X <sub>0</sub> L2 <sup>3</sup> <sub>out</sub> |                  |                 |                 |                   | 32A <sup>18</sup> | I/O  | IOL, PD    |
|        |                                               |                  |                 |                 |                   |                   |      | / N        |

-XMOS®-

# 5 Example Application Diagram



Figure 2: Simplified Reference Schematic

- see Section 10 for details on the USB PHY
- see Section 12 for details on the power supplies and PCB design



ports are available. All pins of a port provide either output or input. Signals in different directions cannot be mapped onto the same port.

The port logic can drive its pins high or low, or it can sample the value on its pins, optionally waiting for a particular condition. Ports are accessed using dedicated instructions that are executed in a single processor cycle. xCORE-200 IO pins can be used as *open collector* outputs, where signals are driven low if a zero is output, but left high impedance if a one is output. This option is set on a per-port basis.

Data is transferred between the pins and core using a FIFO that comprises a SERDES and transfer register, providing options for serialization and buffered data.

Each port has a 16-bit counter that can be used to control the time at which data is transferred between the port value and transfer register. The counter values can be obtained at any time to find out when data was obtained, or used to delay I/O until some time in the future. The port counter value is automatically saved as a timestamp, that can be used to provide precise control of response times.

The ports and xCONNECT links are multiplexed onto the physical pins. If an xConnect Link is enabled, the pins of the underlying ports are disabled. If a port is enabled, it overrules ports with higher widths that share the same pins. The pins on the wider port that are not shared remain available for use when the narrower port is enabled. Ports always operate at their specified width, even if they share pins with another port.

#### 6.4 Clock blocks

xCORE devices include a set of programmable clocks called clock blocks that can be used to govern the rate at which ports execute. Each xCORE tile has six clock blocks: the first clock block provides the tile reference clock and runs at a default frequency of 100MHz; the remaining clock blocks can be set to run at different frequencies.



- ► A 32-bit program size *s* in words.
- Program consisting of  $s \times 4$  bytes.
- A 32-bit CRC, or the value 0x0D15AB1E to indicate that no CRC check should be performed.

17

XS2-UF12A-512-FB236

The program size and CRC are stored least significant byte first. The program is loaded into the lowest memory address of RAM, and the program is started from that address. The CRC is calculated over the byte stream represented by the program size and the program itself. The polynomial used is 0xEDB88320 (IEEE 802.3); the CRC register is initialized with 0xFFFFFFFF and the residue is inverted to produce the CRC.

#### 8.1 Security register

The security register enables security features on the xCORE tile. The features shown in Figure 10 provide a strong level of protection and are sufficient for providing strong IP security.

#### 9 Memory

#### 9.1 OTP

Each xCORE Tile integrates 8 KB one-time programmable (OTP) memory along with a security register that configures system wide security features. The OTP holds data in four sectors each containing 512 rows of 32 bits which can be used to implement secure bootloaders and store encryption keys. Data for the security register is loaded from the OTP on power up. All additional data in OTP is copied from the OTP to SRAM and executed first on the processor.

| Feature              | Bit  | Description                                                                                                                                                                                                                                |  |  |  |
|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Disable JTAG         | 0    | The JTAG interface is disabled, making it impossible<br>for the tile state or memory content to be accessed<br>via the JTAG interface.                                                                                                     |  |  |  |
| Disable Link access  | 1    | Other tiles are forbidden access to the processor state<br>via the system switch. Disabling both JTAG and Link<br>access transforms an xCORE Tile into a "secure island"<br>with other tiles free for non-secure user application<br>code. |  |  |  |
| Secure Boot          | 5    | The xCORE Tile is forced to boot from address 0 of the OTP, allowing the xCORE Tile boot ROM to be bypassed (see $\S$ 8).                                                                                                                  |  |  |  |
| Redundant rows 7     |      | Enables redundant rows in OTP.                                                                                                                                                                                                             |  |  |  |
| Sector Lock 0        | 8    | Disable programming of OTP sector 0.                                                                                                                                                                                                       |  |  |  |
| Sector Lock 1        | 9    | Disable programming of OTP sector 1.                                                                                                                                                                                                       |  |  |  |
| Sector Lock 2        | 10   | Disable programming of OTP sector 2.                                                                                                                                                                                                       |  |  |  |
| Sector Lock 3        | 11   | Disable programming of OTP sector 3.                                                                                                                                                                                                       |  |  |  |
| OTP Master Lock      | 12   | Disable OTP programming completely: disables up-<br>dates to all sectors and security register.                                                                                                                                            |  |  |  |
| Disable JTAG-OTP     | 13   | Disable all (read & write) access from the JTAG inter-<br>face to this OTP.                                                                                                                                                                |  |  |  |
| Disable Global Debug | 14   | Disables access to the DEBUG_N pin.                                                                                                                                                                                                        |  |  |  |
|                      | 2115 | General purpose software accessable security register available to end-users.                                                                                                                                                              |  |  |  |
|                      | 3122 | General purpose user programmable JTAG UserID code extension.                                                                                                                                                                              |  |  |  |

Figure 10: Security register features

The OTP memory is programmed using three special I/O ports: the OTP address port is a 16-bit port with resource ID 0x100200, the OTP data is written via a 32-bit port with resource ID 0x200100, and the OTP control is on a 16-bit port with ID 0x100300. Programming is performed through libotp and xburn.

## 9.2 SRAM

Each xCORE Tile integrates a single 256KBSRAM bank for both instructions and data. All internal memory is 32 bits wide, and instructions are either 16-bit or 32-bit. Byte (8-bit), half-word (16-bit) or word (32-bit) accesses are supported and are executed within one tile clock cycle. There is no dedicated external memory interface, although data memory can be expanded through appropriate use of the ports.

# 10 USB PHY

The USB PHY provides High-Speed and Full-Speed, device, host, and on-the-go functionality. The PHY is configured through a set of peripheral registers (Appendix F),



#### 12.2.1 General routing and placement guidelines

The following guidelines will help to avoid signal quality and EMI problems on high speed USB designs. They relate to a four-layer (Signal, GND, Power, Signal) PCB.



For best results, most of the routing should be done on the top layer (assuming the USB connector and XS2-UF12A-512-FB236 are on the top layer) closest to GND. Reference planes should be below the transmission lines in order to maintain control of the trace impedance.

We recommend that the high-speed clock and high-speed USB differential pairs are routed first before any other routing. When routing high speed USB signals, the following guidelines should be followed:

- ▶ High speed differential pairs should be routed together.
- ▶ High-speed USB signal pair traces should be trace-length matched. Maximum trace-length mismatch should be no greater than 4mm.
- Ensure that high speed signals (clocks, USB differential pairs) are routed as far away from off-board connectors as possible.

23

is too high during reflow, damage can occur due to the increased internal vapour pressure of moisture. Example damage can include bond wire damage, die lifting, internal or external package cracks and/or delamination.

All XMOS devices are Moisture Sensitivity Level (MSL) 3 - devices have a shelf life of 168 hours between removal from the packaging and reflow, provided they are stored below 30C and 60% RH. If devices have exceeded these values or an included moisture indicator card shows excessive levels of moisture, then the parts should be baked as appropriate before use. This is based on information from *Joint IPC/JEDEC Standard For Moisture/Reflow Sensitivity Classification For Nonhermetic Solid State Surface-Mount Devices* J-STD-020 Revision D.

|             | Symbol       | Parameter                                                           | MIN | ТҮР | MAX | UNITS | Notes |
|-------------|--------------|---------------------------------------------------------------------|-----|-----|-----|-------|-------|
|             | T(XOVALID)   | Input data valid window                                             | 8   |     |     | ns    |       |
| Figure 25:  | T(XOINVALID) | Output data invalid window                                          | 9   |     |     | ns    |       |
| acteristics | T(XIFMAX)    | Rate at which data can be sampled with respect to an external clock |     |     | 60  | MHz   |       |

#### 13.7 xCORE Tile I/O AC Characteristics

The input valid window parameter relates to the capability of the device to capture data input to the chip with respect to an external clock source. It is calculated as the sum of the input setup time and input hold time with respect to the external clock as measured at the pins. The output invalid window specifies the time for which an output is invalid with respect to the external clock. Note that these parameters are specified as a window rather than absolute numbers since the device provides functionality to delay the incoming clock with respect to the incoming data.

Information on interfacing to high-speed synchronous interfaces can be found in the XS1 Port I/O Timing document, X5821.

#### 13.8 xConnect Link Performance

|             | Symbol     | Parameter                      | MIN | TYP | MAX | UNITS  | Notes |
|-------------|------------|--------------------------------|-----|-----|-----|--------|-------|
|             | B(2blinkP) | 2b link bandwidth (packetized) |     |     | 87  | MBit/s | А, В  |
| Figure 26:  | B(5blinkP) | 5b link bandwidth (packetized) |     |     | 217 | MBit/s | А, В  |
| Link        | B(2blinkS) | 2b link bandwidth (streaming)  |     |     | 100 | MBit/s | В     |
| performance | B(5blinkS) | 5b link bandwidth (streaming)  |     |     | 250 | MBit/s | В     |

A Assumes 32-byte packet in 3-byte header mode. Actual performance depends on size of the header and payload.

B 7.5 ns symbol time.

The asynchronous nature of links means that the relative phasing of CLK clocks is not important in a multi-clock system, providing each meets the required stability criteria.

| 1 | 39  | ITAG | Timina |
|---|-----|------|--------|
|   | J.J | JIAG | 1 mmg  |

| Symbol   | Parameter                     | MIN | TYP | MAX | UNITS | Notes |
|----------|-------------------------------|-----|-----|-----|-------|-------|
| f(TCK_D) | TCK frequency (debug)         |     |     | 18  | MHz   |       |
| f(TCK_B) | TCK frequency (boundary scan) |     |     | 10  | MHz   |       |
| T(SETUP) | TDO to TCK setup time         | 5   |     |     | ns    | А     |
| T(HOLD)  | TDO to TCK hold time          | 5   |     |     | ns    | А     |
| T(DELAY) | TCK to output delay           |     |     | 15  | ns    | В     |

Figure 27: JTAG timing

A Timing applies to TMS and TDI inputs.

B Timing applies to TDO output from negative edge of TCK.

All JTAG operations are synchronous to TCK apart from the global asynchronous reset TRST\_N.

-XM()S

A write message comprises the following:

| control-token | 24-bit response        | 8-bit           | 8-bit | data | control-token |
|---------------|------------------------|-----------------|-------|------|---------------|
| 36            | channel-end identifier | register number | size  |      | 1             |

The response to a write message comprises either control tokens 3 and 1 (for success), or control tokens 4 and 1 (for failure).

A read message comprises the following:

| control-token | 24-bit response        | 8-bit           | 8-bit | control-token |
|---------------|------------------------|-----------------|-------|---------------|
| 37            | channel-end identifier | register number | size  | 1             |

The response to the read message comprises either control token 3, data, and control-token 1 (for success), or control tokens 4 and 1 (for failure).



#### **B.5** Security configuration: 0x05

| Bits  | Perm | Init | Description                                                 |
|-------|------|------|-------------------------------------------------------------|
| 31    | RW   |      | Disables write permission on this register                  |
| 30:15 | RO   | -    | Reserved                                                    |
| 14    | RW   |      | Disable access to XCore's global debug                      |
| 13    | RO   | -    | Reserved                                                    |
| 12    | RW   |      | lock all OTP sectors                                        |
| 11:8  | RW   |      | lock bit for each OTP sector                                |
| 7     | RW   |      | Enable OTP reduanacy                                        |
| 6     | RO   | -    | Reserved                                                    |
| 5     | RW   |      | Override boot mode and read boot image from OTP             |
| 4     | RW   |      | Disable JTAG access to the PLL/BOOT configuration registers |
| 3:1   | RO   | -    | Reserved                                                    |
| 0     | RW   |      | Disable access to XCore's JTAG debug TAP                    |

Copy of the security register as read from OTP.

0x05: Security configuration

## B.6 Ring Oscillator Control: 0x06

There are four free-running oscillators that clock four counters. The oscillators can be started and stopped using this register. The counters should only be read when the ring oscillator has been stopped for at least 10 core clock cycles (this can be achieved by inserting two nop instructions between the SETPS and GETPS). The counter values can be read using four subsequent registers. The ring oscillators are asynchronous to the xCORE tile clock and can be used as a source of random bits.

**0x06:** Ring Oscillator Control

| Bits | Perm | Init | Description                        |
|------|------|------|------------------------------------|
| 31:2 | RO   | -    | Reserved                           |
| 1    | RW   | 0    | Core ring oscillator enable.       |
| 0    | RW   | 0    | Peripheral ring oscillator enable. |

#### B.7 Ring Oscillator Value: 0x07

This register contains the current count of the xCORE Tile Cell ring oscillator. This value is not reset on a system reset.

-XMOS-

#### B.18 Debug interrupt data: 0x16

On a data watchpoint, this register contains the effective address of the memory operation that triggered the debugger. On a resource watchpoint, it countains the resource identifier.

**0x16:** Debug interrupt data

| 16:<br>Dug | Bits | Perm | Init | Description |
|------------|------|------|------|-------------|
| ata        | 31:0 | DRW  |      | Value.      |

#### B.19 Debug core control: 0x18

This register enables the debugger to temporarily disable logical cores. When returning from the debug interrupts, the cores set in this register will not execute. This enables single stepping to be implemented.

0x18: Debug core control

| Bits | Perm | Init | Description                                                                                                                                       |
|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:8 | RO   | -    | Reserved                                                                                                                                          |
| 7:0  | DRW  |      | 1-hot vector defining which threads are stopped when not in<br>debug mode. Every bit which is set prevents the respective<br>thread from running. |

#### B.20 Debug scratch: 0x20 .. 0x27

A set of registers used by the debug ROM to communicate with an external debugger, for example over JTAG. This is the same set of registers as the Debug Scratch registers in the xCORE tile configuration.

0x20 .. 0x27: Debug scratch

| ebug | Bits | Perm | Init | Description |
|------|------|------|------|-------------|
| atch | 31:0 | DRW  |      | Value.      |

#### B.21 Instruction breakpoint address: 0x30 .. 0x33

-XM()S

This register contains the address of the instruction breakpoint. If the PC matches this address, then a debug interrupt will be taken. There are four instruction breakpoints that are controlled individually.



42

0x30 .. 0x33: Instruction breakpoint address

| tion<br>oint | Bits | Perm | Init | Description |
|--------------|------|------|------|-------------|
| ress         | 31:0 | DRW  |      | Value.      |

# B.22 Instruction breakpoint control: 0x40 .. 0x43

This register controls which logical cores may take an instruction breakpoint, and under which condition.

|              | Bits  | Perm | Init | Description                                                                                              |
|--------------|-------|------|------|----------------------------------------------------------------------------------------------------------|
|              | 31:24 | RO   | -    | Reserved                                                                                                 |
|              | 23:16 | DRW  | 0    | A bit for each thread in the machine allowing the breakpoint to be enabled individually for each thread. |
| <u>.</u>     | 15:2  | RO   | -    | Reserved                                                                                                 |
| 7.<br>1<br>t | 1     | DRW  | 0    | When 0 break when PC == IBREAK_ADDR. When 1 = break when PC != IBREAK_ADDR.                              |
|              | 0     | DRW  | 0    | When 1 the instruction breakpoint is enabled.                                                            |

0x40 .. 0x43 Instruction breakpoint control

#### B.23 Data watchpoint address 1: 0x50 ... 0x53

This set of registers contains the first address for the four data watchpoints.

| <b>0x50 0x53:</b><br>Data<br>watchpoint |      |      |      |             |
|-----------------------------------------|------|------|------|-------------|
|                                         | Bits | Perm | Init | Description |
| address 1                               | 31:0 | DRW  |      | Value.      |

#### B.24 Data watchpoint address 2: 0x60 .. 0x63

This set of registers contains the second address for the four data watchpoints.

| 0x60 0x63: |      |      |      |             |
|------------|------|------|------|-------------|
| watchpoint | Bits | Perm | Init | Description |
| address 2  | 31:0 | DRW  |      | Value.      |

-

#### **B.25** Data breakpoint control register: 0x70 ... 0x73

This set of registers controls each of the four data watchpoints.

| Bits  | Perm | Init | Description                                                                                              |
|-------|------|------|----------------------------------------------------------------------------------------------------------|
| 31:24 | RO   | -    | Reserved                                                                                                 |
| 23:16 | DRW  | 0    | A bit for each thread in the machine allowing the breakpoint to be enabled individually for each thread. |
| 15:3  | RO   | -    | Reserved                                                                                                 |
| 2     | DRW  | 0    | When 1 the breakpoints will be be triggered on loads.                                                    |
| 1     | DRW  | 0    | Determines the break condition: $0 = A AND B$ , $1 = A OR B$ .                                           |
| 0     | DRW  | 0    | When 1 the instruction breakpoint is enabled.                                                            |

0x70 .. 0x73: Data breakpoint control register

#### B.26 Resources breakpoint mask: 0x80 .. 0x83

This set of registers contains the mask for the four resource watchpoints.

0x80 .. 0x83: Resources breakpoint mask

| urces<br>point | Bits | Perm | Init | Description |
|----------------|------|------|------|-------------|
| mask           | 31:0 | DRW  |      | Value.      |

#### B.27 Resources breakpoint value: 0x90 .. 0x93

This set of registers contains the value for the four resource watchpoints.

0x90 .. 0x93: Resources breakpoint value

| ces<br>oint | Bits | Perm | Init | Description |
|-------------|------|------|------|-------------|
| ເlue        | 31:0 | DRW  |      | Value.      |

#### B.28 Resources breakpoint control register: 0x9C .. 0x9F

This set of registers controls each of the four resource watchpoints.

-XMOS

XS2-UF12A-512-FB236

Bits

31:0

#### C.15 PC of logical core 6: 0x46

Value of the PC of logical core 6.

**0x46:** PC of logical core 6

 Perm
 Init
 Description

 CRO
 Value.

#### C.16 PC of logical core 7: 0x47

Value of the PC of logical core 7.

0x47 PC of logical core 7

| ical | Bits | Perm | Init | Description |
|------|------|------|------|-------------|
| re 7 | 31:0 | CRO  |      | Value.      |

#### C.17 SR of logical core 0: 0x60

Value of the SR of logical core 0

**0x60:** SR of logical core 0

| <b>x60:</b><br>gical | Bits | Perm | Init | Description |
|----------------------|------|------|------|-------------|
| re 0                 | 31:0 | CRO  |      | Value.      |

#### C.18 SR of logical core 1: 0x61

Value of the SR of logical core 1

**0x61** SR of logical core 1

| cal | Bits | Perm | Init | Description |
|-----|------|------|------|-------------|
| e 1 | 31:0 | CRO  |      | Value.      |

## C.19 SR of logical core 2: 0x62

Value of the SR of logical core 2



51

|            | Bits  | Perm | Init | Description                                     |
|------------|-------|------|------|-------------------------------------------------|
|            | 31:28 | RW   | 0    | The direction for packets whose dimension is F. |
|            | 27:24 | RW   | 0    | The direction for packets whose dimension is E. |
|            | 23:20 | RW   | 0    | The direction for packets whose dimension is D. |
|            | 19:16 | RW   | 0    | The direction for packets whose dimension is C. |
|            | 15:12 | RW   | 0    | The direction for packets whose dimension is B. |
| 0×00       | 11:8  | RW   | 0    | The direction for packets whose dimension is A. |
| Directions | 7:4   | RW   | 0    | The direction for packets whose dimension is 9. |
| 8-15       | 3:0   | RW   | 0    | The direction for packets whose dimension is 8. |

#### D.12 DEBUG\_N configuration, tile 0: 0x10

Configures the behavior of the DEBUG\_N pin.

0x1 DEBUG\_N con figuratio tile

| _       | Bits | Perm | Init | Description                                                     |
|---------|------|------|------|-----------------------------------------------------------------|
| 0:<br>p | 31:2 | RO   | -    | Reserved                                                        |
| n,      | 1    | RW   | 0    | Set 1 to enable GlobalDebug to generate debug request to XCore. |
| 0       | 0    | RW   | 0    | Set 1 to enable inDebug bit to drive GlobalDebug.               |

#### D.13 DEBUG\_N configuration, tile 1: 0x11

Configures the behavior of the DEBUG\_N pin.

0x1 DEBUG\_N co figuratio tile

| -  | Bits | Perm | Init | Description                                                     |
|----|------|------|------|-----------------------------------------------------------------|
| 1: | 31:2 | RO   | -    | Reserved                                                        |
| n, | 1    | RW   | 0    | Set 1 to enable GlobalDebug to generate debug request to XCore. |
| 1  | 0    | RW   | 0    | Set 1 to enable inDebug bit to drive GlobalDebug.               |

#### D.14 Debug source: 0x1F

Contains the source of the most recent debug event.

 $\cdot X MOS$ 

| Bits | Perm | Init | Description                                                    |
|------|------|------|----------------------------------------------------------------|
| 31:5 | RO   | -    | Reserved                                                       |
| 4    | RW   |      | If set, external pin, is the source of last GlobalDebug event. |
| 3:2  | RO   | -    | Reserved                                                       |
| 1    | RW   |      | If set, XCore1 is the source of last GlobalDebug event.        |
| 0    | RW   |      | If set, XCore0 is the source of last GlobalDebug event.        |

**0x1F:** Debug source

#### D.15 Link status, direction, and network: 0x20 .. 0x28

These registers contain status information for low level debugging (read-only), the network number that each link belongs to, and the direction that each link is part of. The registers control links 0..7.

| Bits  | Perm | Init | Description                                                                                 |
|-------|------|------|---------------------------------------------------------------------------------------------|
| 31:26 | RO   | -    | Reserved                                                                                    |
| 25:24 | RO   |      | Identify the SRC_TARGET type 0 - SLink, 1 - PLink, 2 - SSCTL, 3 - Undefine.                 |
| 23:16 | RO   |      | When the link is in use, this is the destination link number to which all packets are sent. |
| 15:12 | RO   | -    | Reserved                                                                                    |
| 11:8  | RW   | 0    | The direction that this link operates in.                                                   |
| 7:6   | RO   | -    | Reserved                                                                                    |
| 5:4   | RW   | 0    | Determines the network to which this link belongs, reset as 0.                              |
| 3     | RO   | -    | Reserved                                                                                    |
| 2     | RO   |      | 1 when the current packet is considered junk and will be thrown away.                       |
| 1     | RO   |      | 1 when the dest side of the link is in use.                                                 |
| 0     | RO   |      | 1 when the source side of the link is in use.                                               |

0x20 .. 0x28: Link status, direction, and network

#### D.16 PLink status and network: 0x40 .. 0x47

These registers contain status information and the network number that each processor-link belongs to.

### E.3 Node identifier: 0x05

**0x05:** Node identifier

| Bits  | Perm | Init | Description                                                                                            |
|-------|------|------|--------------------------------------------------------------------------------------------------------|
| 31:16 | RO   | -    | Reserved                                                                                               |
| 15:0  | RW   | 0    | 16-bit node identifier. This does not need to be set, and present for compatibility with XS1-switches. |

## E.4 System clock frequency: 0x51

| Bits | Perm | Init | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:7 | RO   | -    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6:0  | RW   | 25   | Oscillator clock frequency in MHz rounded up to the nearest<br>integer value. Only values between 5 and 100 MHz are valid -<br>writes outside this range are ignored and will be NACKed.<br>This field must be set on start up of the device and any time that<br>the input oscillator clock frequency is changed. It must contain<br>the system clock frequency in MHz rounded up to the nearest<br>integer value. |

System clock frequency

0x51:

#### E.5 Link Control and Status: 0x80

| Bits  | Perm | Init | Description                                                                                              |
|-------|------|------|----------------------------------------------------------------------------------------------------------|
| 31:28 | RO   | -    | Reserved                                                                                                 |
| 27    | RO   |      | Rx buffer overflow or illegal token encoding received.                                                   |
| 26    | RO   | 0    | This end of the xlink has issued credit to allow the remote end to transmit                              |
| 25    | RO   | 0    | This end of the xlink has credit to allow it to transmit.                                                |
| 24    | WO   |      | Clear this end of the xlink's credit and issue a HELLO token.                                            |
| 23    | wo   |      | Reset the receiver. The next symbol that is detected will be the first symbol in a token.                |
| 22    | RO   | -    | Reserved                                                                                                 |
| 21:11 | RW   | 1    | Specify min. number of idle system clocks between two contin-<br>uous symbols witin a transmit token -1. |
| 10:0  | RW   | 1    | Specify min. number of idle system clocks between two contin-<br>uous transmit tokens -1.                |

-XMOS

0x80: Link Control and Status is

# I PCB Layout Design Check List

✓ This section is a checklist for use by PCB designers using the XS2-UF12A-512-FB236. Each of the following sections contains items to check for each design.

#### I.1 Ground Plane

- Each ground ball has a via to minimize impedance and conduct heat away from the device. (Section 12.4)
- Other than ground vias, there are no (or only a few) vias underneath or closely around the device. This create a good, solid, ground plane.

#### I.2 Power supply decoupling

- The decoupling capacitors are all placed close to a supply pin (Section 12).
- $\Box$  The decoupling capacitors are spaced around the device (Section 12).
- The ground side of each decoupling capacitor has a direct path back to the center ground of the device.

#### I.3 PLL\_AVDD

The PLL\_AVDD filter (especially the capacitor) is placed close to the PLL\_AVDD pin (Section 12).

# L Revision History

| Date       | Description                                                                               |
|------------|-------------------------------------------------------------------------------------------|
| 2015-03-20 | Preliminary release                                                                       |
| 2015-04-14 | Added RST to pins to be pulled hard, and removed reference to TCK from Errata             |
|            | Removed TRST_N references in packages that have no TRST_N                                 |
|            | New diagram for boot from embedded flash showing ports                                    |
|            | Pull up requirements for shared clock and external resistor for QSPI                      |
| 2015-05-06 | Removed references to DEBUG_N                                                             |
| 2015-07-09 | Updated electrical characteristics - Section 13                                           |
| 2015-08-19 | Added I(USB_VDD) - Section 13                                                             |
|            | Added USB layout guidelines - Section 12                                                  |
| 2015-08-27 | Updated part marking - Section 15                                                         |
| 2016-04-20 | Typical internal pull-up and pull down current diagrams added - Section 13                |
| 2017-02-02 | Updated USB VBUS wiring description with bus-powered usb-device instructions - Section 10 |

XMOS®

Copyright © 2017, All Rights Reserved.

77

Xmos Ltd. is the owner or licensee of this design, code, or Information (collectively, the "Information") and is providing it to you "AS IS" with no warranty of any kind, express or implied and shall have no liability in relation to its use. Xmos Ltd. makes no representation that the Information, or any particular implementation thereof, is or will be free from any claims of infringement and again, shall have no liability in relation to any such claims.