

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                  |
|----------------------------|----------------------------------------------------------------------------------|
| Product Status             | Not For New Designs                                                              |
| Core Processor             | R8C                                                                              |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 20MHz                                                                            |
| Connectivity               | I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART                                   |
| Peripherals                | POR, PWM, Voltage Detect, WDT                                                    |
| Number of I/O              | 55                                                                               |
| Program Memory Size        | 48KB (48K x 8)                                                                   |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 2.5K x 8                                                                         |
| /oltage - Supply (Vcc/Vdd) | 2.2V ~ 5.5V                                                                      |
| Data Converters            | A/D 12x10b; D/A 2x8b                                                             |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -20°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 64-LQFP                                                                          |
| Supplier Device Package    | 64-LQFP (14x14)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f212a7snfa-v2 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Specifications for R8C/2A Group (2) Table 1.2

| Item                                | Function             | Specification                                                                |
|-------------------------------------|----------------------|------------------------------------------------------------------------------|
| Serial                              | UARTO, UART1,        | Clock synchronous serial I/O/UART x 3                                        |
| Interface                           | UART2                |                                                                              |
| Clock Synchro                       | nous Serial I/O with | 1 (shared with I <sup>2</sup> C-bus)                                         |
| Chip Select (S                      | SU)                  |                                                                              |
| I <sup>2</sup> C bus <sup>(1)</sup> |                      | 1 (shared with SSU)                                                          |
| LIN Module                          |                      | Hardware LIN: 1 (timer RA, UART0)                                            |
| A/D Converter                       |                      | 10-bit resolution × 12 channels, includes sample and hold function           |
| D/A Converter                       |                      | 8-bit resolution × 2 circuits                                                |
| Flash Memory                        |                      | Programming and erasure voltage: VCC = 2.7 to 5.5 V                          |
|                                     |                      | Programming and erasure endurance: 100 times                                 |
|                                     |                      | Program security: ROM code protect, ID code check                            |
|                                     |                      | Debug functions: On-chip debug, on-board flash rewrite function              |
| Operating Fred                      | quency/Supply        | f(XIN) = 20 MHz (VCC = 3.0 to 5.5 V)                                         |
| Voltage                             |                      | f(XIN) = 10 MHz (VCC = 2.7 to 5.5 V)<br>f(XIN) = 5 MHz (VCC = 2.2 to 5.5 V)  |
| Current consur                      | motion               | 1(XIN) = 5 MHZ (VCC = 2.2 to 5.5 V)<br>12  mA (VCC = 5.0 V, f(XIN) = 20 MHz) |
| Current consul                      | приоп                | 5.5 mA (VCC = 3.0 V, f(XIN) = 20 MHz)                                        |
|                                     |                      | 2.1 $\mu$ A (VCC = 3.0 V, wait mode (f(XCIN) = 32 kHz))                      |
|                                     |                      | $0.65 \mu\text{A} (\text{VCC} = 3.0 \text{V}, \text{stop mode})$             |
| Operating Amb                       | pient Temperature    | -20 to 85°C (N version)                                                      |
|                                     |                      | -40 to 85°C (D version) <sup>(2)</sup>                                       |
|                                     |                      | -20 to 105°C (Y version) <sup>(3)</sup>                                      |
| Package                             |                      | 64-pin LQFP                                                                  |
|                                     |                      | Package code: PLQP0064KB-A (previous code: 64P6Q-A)                          |
|                                     |                      | Package code: PLQP0064GA-A (previous code: 64P6U-A)                          |
|                                     |                      | 64-pin FLGA                                                                  |
|                                     |                      | Package code: PTLG0064JA-A (previous code: 64F0G)                            |

- I<sup>2</sup>C bus is a trademark of Koninklijke Philips Electronics N. V.
   Specify the D version if D version functions are to be used.
   Please contact Renesas Technology sales offices for the Y version.

Table 1.3 Specifications for R8C/2B Group (1)

| Item          | Function           | Specification                                                                                                         |
|---------------|--------------------|-----------------------------------------------------------------------------------------------------------------------|
| CPU           | Central processing | R8C/Tiny series core                                                                                                  |
|               | unit               | Number of fundamental instructions: 89                                                                                |
|               |                    | Minimum instruction execution time:                                                                                   |
|               |                    | 50 ns (f(XIN) = 20 MHz, VCC = 3.0 to 5.5 V)                                                                           |
|               |                    | 100 ns (f(XIN) = 10 MHz, VCC = 2.7 to 5.5 V)                                                                          |
|               |                    | 200 ns (f(XIN) = 5 MHz, VCC = 2.2 to 5.5 V)                                                                           |
|               |                    | Multiplier: 16 bits × 16 bits → 32 bits                                                                               |
|               |                    | <ul> <li>Multiply-accumulate instruction: 16 bits x 16 bits + 32 bits → 32 bits</li> </ul>                            |
|               |                    | Operation mode: Single-chip mode (address space: 1 Mbyte)                                                             |
| Memory        | ROM, RAM           | Refer to Table 1.6 Product List for R8C/2B Group.                                                                     |
| Power Supply  | Voltage detection  | Power-on reset                                                                                                        |
| Voltage       | circuit            | Voltage detection 2                                                                                                   |
| Detection     |                    |                                                                                                                       |
| I/O Ports     | Programmable I/O   | Input-only: 2 pins                                                                                                    |
|               | ports              | CMOS I/O ports: 55, selectable pull-up resistor                                                                       |
|               | F                  | High current drive ports: 8                                                                                           |
| Clock         | Clock generation   | 3 circuits: XIN clock oscillation circuit (with on-chip feedback resistor),                                           |
|               | circuits           | On-chip oscillator (high-speed, low-speed)                                                                            |
|               |                    | (high-speed on-chip oscillator has a frequency adjustment function),                                                  |
|               |                    | XCIN clock oscillation circuit (32 kHz)                                                                               |
|               |                    | Oscillation stop detection: XIN clock oscillation stop detection function                                             |
|               |                    | • Frequency divider circuit: Dividing selectable 1, 2, 4, 8, and 16                                                   |
|               |                    | Low power consumption modes:                                                                                          |
|               |                    | Standard operating mode (high-speed clock, low-speed clock, high-speed                                                |
|               |                    | on-chip oscillator, low-speed on-chip oscillator), wait mode, stop mode                                               |
|               |                    | Real-time clock (timer RE)                                                                                            |
| Interrupts    |                    | External: 5 sources, Internal: 23 sources, Software: 4 sources                                                        |
|               |                    | Priority levels: 7 levels                                                                                             |
| Watchdog Time | er                 | 15 bits x 1 (with prescaler), reset start selectable                                                                  |
| Timer         | Timer RA           | 8 bits x 1 (with 8-bit prescaler)                                                                                     |
|               |                    | Timer mode (period timer), pulse output mode (output level inverted every                                             |
|               |                    | period), event counter mode, pulse width measurement mode, pulse period                                               |
|               |                    | measurement mode                                                                                                      |
|               | Timer RB           | 8 bits x 1 (with 8-bit prescaler)                                                                                     |
|               |                    | Timer mode (period timer), programmable waveform generation mode (PWM                                                 |
|               |                    | output), programmable one-shot generation mode, programmable wait one-                                                |
|               | T 50               | shot generation mode                                                                                                  |
|               | Timer RC           | 16 bits x 1 (with 4 capture/compare registers)                                                                        |
|               |                    | Timer mode (input capture function, output compare function), PWM mode                                                |
|               | Timer RD           | (output 3 pins), PWM2 mode (PWM output pin)                                                                           |
|               | Tilliel KD         | 16 bits x 2 (with 4 capture/compare registers) Timer mode (input capture function, output compare function), PWM mode |
|               |                    | (output 6 pins), reset synchronous PWM mode (output three-phase                                                       |
|               |                    | waveforms (6 pins), sawtooth wave modulation), complementary PWM mode                                                 |
|               |                    | (output three-phase waveforms (6 pins), triangular wave modulation), PWM3                                             |
|               |                    | mode (PWM output 2 pins with fixed period)                                                                            |
|               | Timer RE           | 8 bits × 1                                                                                                            |
|               | THIOTINE           | Real-time clock mode (count seconds, minutes, hours, days of week), output                                            |
|               |                    | compare mode                                                                                                          |
|               | ļ                  |                                                                                                                       |
|               | Timer RF           | 16 bits x 1 (with capture/compare register pin and compare register pin)                                              |



Figure 1.2 Part Number, Memory Size, and Package of R8C/2B Group



64-pin FLGA Package Pin Assignment (Top Perspective View) Figure 1.5

Table 1.7 Pin Name Information by Pin Number (1)

| Pin    |             |              |                       | I/O Pin Fund           | tions for of P          | eripheral M | lodules              |                                 |
|--------|-------------|--------------|-----------------------|------------------------|-------------------------|-------------|----------------------|---------------------------------|
| Number | Control Pin | Port         | Interrupt             | Timer                  | Serial<br>Interface     | SSU         | I <sup>2</sup> C bus | A/D Converter,<br>D/A Converter |
| 1      |             | P3_3         |                       |                        |                         | SSI         |                      |                                 |
| 2      |             | P3_4         |                       |                        |                         | SCS         | SDA                  |                                 |
| 3      | MODE        |              |                       |                        |                         |             |                      |                                 |
| 4      | XCIN        | P4_3         |                       |                        |                         |             |                      |                                 |
| 5      | XCOUT       | P4_4         |                       |                        |                         |             |                      |                                 |
| 6      | RESET       |              |                       |                        |                         |             |                      |                                 |
| 7      | XOUT        | P4_7         |                       |                        |                         |             |                      |                                 |
| 8      | VSS/AVSS    |              |                       |                        |                         |             |                      |                                 |
| 9      | XIN         | P4_6         |                       |                        |                         |             |                      |                                 |
| 10     | VCC/AVCC    |              |                       |                        |                         |             |                      |                                 |
| 11     |             | P5_4         |                       | TRCIOD                 |                         |             |                      |                                 |
| 12     |             | P5_3         |                       | TRCIOC                 |                         |             |                      |                                 |
| 13     |             | P5_2         |                       | TRCIOB                 |                         |             |                      |                                 |
| 14     |             | P5_1         |                       | TRCIOA/TRCTRG          |                         |             |                      |                                 |
| 15     |             | P5_0         |                       | TRCCLK                 |                         |             |                      |                                 |
| 16     |             | P2_7         |                       | TRDIOD1                |                         |             |                      |                                 |
| 17     |             | P2_6         |                       | TRDIOC1                |                         |             |                      |                                 |
| 18     |             | P2_5         |                       | TRDIOB1                |                         |             |                      |                                 |
| 19     |             | P2_4         |                       | TRDIOA1                |                         |             |                      |                                 |
| 20     |             | P2_3         |                       | TRDIOD0                |                         |             |                      |                                 |
| 21     |             | P2_2         |                       | TRDIOC0                |                         |             |                      |                                 |
| 22     |             | P2_1         |                       | TRDIOB0                |                         |             |                      |                                 |
| 23     |             | P2_0         |                       | TRDIOA0/TRDCLK         |                         |             |                      |                                 |
| 24     |             | P1_7         | INT1                  | TRAIO                  |                         |             |                      |                                 |
| 25     |             | P1_6         |                       |                        | CLK0                    |             |                      |                                 |
| 26     |             | P1_5         | (INT1) <sup>(1)</sup> | (TRAIO) <sup>(1)</sup> | RXD0                    |             |                      |                                 |
| 27     |             | P1_4         | (11411)               | (110110)(7             | TXD0                    |             |                      |                                 |
| 28     |             | P8_6         |                       |                        | TADO                    |             |                      |                                 |
| 29     |             | P8_5         |                       | TRFO12                 |                         |             |                      |                                 |
| 30     |             | P8_4         |                       | TRFO11                 |                         |             |                      |                                 |
| 31     |             | P8_3         |                       | TRFO10/TRFI            |                         |             |                      |                                 |
| 32     |             | P8_2         |                       | TRFO02                 |                         |             |                      |                                 |
| 33     |             | P8_1         |                       | TRFO01                 |                         |             |                      |                                 |
| 34     |             | P8_0         |                       | TRFO00                 |                         |             |                      |                                 |
| 35     |             | P6_0         |                       | TREO                   |                         |             |                      |                                 |
| 36     |             | P4_5         | INITO                 |                        |                         |             |                      |                                 |
| 37     |             | P4_5<br>P6_6 | INTO                  | INT0                   | TXD1                    |             |                      |                                 |
| 38     |             | P6_7         | INT2                  |                        | RXD1                    |             |                      |                                 |
| 39     |             | P6_5         | INT3                  |                        | (CLK1) <sup>(1)</sup> / |             |                      |                                 |
| 40     |             | P6_4         |                       |                        | CLK2<br>RXD2            |             |                      |                                 |
| 41     |             | P6_3         | 1                     |                        | TXD2                    |             |                      |                                 |
| 42     |             | P3_1         |                       | TRBO                   | INDL                    |             |                      |                                 |
| 42     |             | P3_1<br>P3_0 |                       | TRAO                   |                         |             |                      |                                 |
| 43     |             | P3_0<br>P3_6 | (INT1) <sup>(1)</sup> | INAU                   |                         |             |                      |                                 |
| 45     |             | P3_2         | (INT2)(1)             |                        |                         |             |                      |                                 |
| . •    |             |              | \ <u>-</u> //         |                        |                         |             |                      | <u> </u>                        |

1. Can be assigned to the pin in parentheses by a program.

# 2.8.7 Interrupt Enable Flag (I)

The I flag enables maskable interrupts.

Interrupt are disabled when the I flag is set to 0, and are enabled when the I flag is set to 1. The I flag is set to 0 when an interrupt request is acknowledged.

# 2.8.8 Stack Pointer Select Flag (U)

ISP is selected when the U flag is set to 0; USP is selected when the U flag is set to 1.

The U flag is set to 0 when a hardware interrupt request is acknowledged or the INT instruction of software interrupt numbers 0 to 31 is executed.

# 2.8.9 Processor Interrupt Priority Level (IPL)

IPL is 3 bits wide and assigns processor interrupt priority levels from level 0 to level 7. If a requested interrupt has higher priority than IPL, the interrupt is enabled.

# 2.8.10 Reserved Bit

If necessary, set to 0. When read, the content is undefined.



# 3. Memory

# 3.1 R8C/2A Group

Figure 3.1 is a Memory Map of R8C/2A Group. The R8C/2A group has 1 Mbyte of address space from addresses 00000h to FFFFFh.

The internal ROM is allocated lower addresses, beginning with address 0FFFFh. For example, a 48-Kbyte internal ROM area is allocated addresses 04000h to 0FFFFh.

The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine.

The internal RAM is allocated higher addresses, beginning with address 00400h. For example, a 2.5-Kbyte internal RAM area is allocated addresses 00400h to 00DFFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged.

Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users.



Figure 3.1 Memory Map of R8C/2A Group

SFR Information (2)<sup>(1)</sup> Table 4.2

| A d drago               | Dowleton                                          | Cumhal        | After react            |
|-------------------------|---------------------------------------------------|---------------|------------------------|
| Address                 | Register                                          | Symbol        | After reset            |
| 0040h                   |                                                   |               |                        |
| 0041h                   |                                                   |               |                        |
| 0042h                   |                                                   |               |                        |
| 0043h                   |                                                   |               |                        |
| 0044h                   |                                                   |               |                        |
| 0045h                   |                                                   |               |                        |
| 0046h                   |                                                   |               |                        |
| 0047h                   | Timer RC Interrupt Control Register               | TRCIC         | XXXXX000b              |
| 0048h                   | Timer RD0 Interrupt Control Register              | TRD0IC        | XXXXX000b              |
| 0049h                   | Timer RD1 Interrupt Control Register              | TRD1IC        | XXXXX000b              |
| 004Ah                   | Timer RE Interrupt Control Register               | TREIC         | XXXXX000b              |
| 004Bh                   | UART2 Transmit Interrupt Control Register         | S2TIC         | XXXXX000b              |
| 004Ch                   | UART2 Receive Interrupt Control Register          | S2RIC         | XXXXX000b              |
| 004Dh                   | Key Input Interrupt Control Register              | KUPIC         | XXXXX000b              |
| 004Eh                   |                                                   |               |                        |
| 004Fh                   | SSU/IIC Interrupt Control Register <sup>(2)</sup> | SSUIC / IICIC | XXXXX000b              |
| 0050h                   | Compare 1 Interrupt Control Register              | CMP1IC        | XXXXX000b              |
| 0051h                   | UART0 Transmit Interrupt Control Register         | SOTIC         | XXXXX000b              |
| 0051h                   | UARTO Receive Interrupt Control Register          | SORIC         | XXXXX000b<br>XXXXX000b |
| 0052h                   | UART1 Transmit Interrupt Control Register         | S1TIC         | XXXXX000b              |
| 0053h                   | UART1 Receive Interrupt Control Register          | S1RIC         | XXXXX000b              |
| 0054H                   | INT2 Interrupt Control Register                   | INT2IC        | XX00X000b              |
| 0056h                   | Timer RA Interrupt Control Register               | TRAIC         | XXXXXX000b             |
|                         | Timer NA interrupt Control Register               | IRAIC         | ^^^^0                  |
| 0057h                   | Times DD Interview Control D                      | TDDIO         | VVVVV000b              |
| 0058h                   | Timer RB Interrupt Control Register               | TRBIC         | XXXXX000b              |
| 0059h                   | INT1 Interrupt Control Register                   | INT1IC        | XX00X000b              |
| 005Ah                   | INT3 Interrupt Control Register                   | INT3IC        | XX00X000b              |
| 005Bh                   | Timer RF Interrupt Control Register               | TRFIC         | XXXXX000b              |
| 005Ch                   | Compare 0 Interrupt Control Register              | CMP0IC        | XXXXX000b              |
| 005Dh                   | INT0 Interrupt Control Register                   | INT0IC        | XX00X000b              |
| 005Eh                   | A/D Conversion Interrupt Control Register         | ADIC          | XXXXX000b              |
| 005Fh                   | Capture Interrupt Control Register                | CAPIC         | XXXXX000b              |
| 0060h                   |                                                   |               |                        |
| 0061h                   |                                                   |               |                        |
| 0062h                   |                                                   |               |                        |
| 0063h                   |                                                   |               |                        |
| 0064h                   |                                                   |               |                        |
| 0065h                   |                                                   |               |                        |
| 0066h                   |                                                   |               |                        |
| 0067h                   |                                                   |               |                        |
| 0068h                   |                                                   |               |                        |
| 0069h                   |                                                   |               |                        |
| 006Ah                   |                                                   |               |                        |
| 006Bh                   |                                                   |               |                        |
| 006Ch                   |                                                   |               |                        |
| 006Dh                   |                                                   |               | +                      |
| 006Eh                   |                                                   |               | +                      |
| 006Fh                   |                                                   |               |                        |
| 000111<br>0070h         |                                                   |               |                        |
| 0070H                   |                                                   |               |                        |
| 007111<br>0072h         |                                                   |               |                        |
| 0072h                   |                                                   |               |                        |
| 0073h                   |                                                   |               |                        |
|                         |                                                   |               |                        |
| 0075h                   |                                                   |               |                        |
| 0076h                   |                                                   |               |                        |
| 0077h                   |                                                   |               |                        |
| 0078h                   |                                                   |               |                        |
| 0079h                   |                                                   |               |                        |
|                         |                                                   | 1             | 1                      |
| 007Ah                   |                                                   |               |                        |
| 007Bh                   |                                                   |               |                        |
| 007Bh<br>007Ch          |                                                   |               |                        |
| 007Bh<br>007Ch<br>007Dh |                                                   |               |                        |
| 007Bh<br>007Ch          |                                                   |               |                        |

- X: Undefined
  NOTES:

  1. The blank regions are reserved. Do not access locations in these regions.
  2. Selected by the IICSEL bit in the PMR register.

Table 4.5 SFR Information (5)<sup>(1)</sup>

| Address | Register                                              | Symbol  | After reset |
|---------|-------------------------------------------------------|---------|-------------|
|         |                                                       | TRACR   | 00h         |
| 0100h   | Timer RA Control Register                             | -       |             |
| 0101h   | Timer RA I/O Control Register                         | TRAIOC  | 00h         |
| 0102h   | Timer RA Mode Register                                | TRAMR   | 00h         |
| 0103h   | Timer RA Prescaler Register                           | TRAPRE  | FFh         |
| 0104h   | Timer RA Register                                     | TRA     | FFh         |
| 0105h   | LIN Control Register 2                                | LINCR2  | 00h         |
| 0106h   | LIN Control Register                                  | LINCR   | 00h         |
|         | 9                                                     |         |             |
| 0107h   | LIN Status Register                                   | LINST   | 00h         |
| 0108h   | Timer RB Control Register                             | TRBCR   | 00h         |
| 0109h   | Timer RB One-Shot Control Register                    | TRBOCR  | 00h         |
| 010Ah   | Timer RB I/O Control Register                         | TRBIOC  | 00h         |
| 010Bh   | Timer RB Mode Register                                | TRBMR   | 00h         |
| 010Ch   | Timer RB Prescaler Register                           | TRBPRE  | FFh         |
| 010Dh   | Timer RB Secondary Register                           | TRBSC   | FFh         |
|         |                                                       |         |             |
| 010Eh   | Timer RB Primary Register                             | TRBPR   | FFh         |
| 010Fh   |                                                       |         |             |
| 0110h   |                                                       |         |             |
| 0111h   |                                                       |         |             |
| 0112h   |                                                       |         |             |
| 0113h   |                                                       |         |             |
| 0113h   |                                                       |         |             |
|         |                                                       |         |             |
| 0115h   |                                                       |         |             |
| 0116h   |                                                       |         |             |
| 0117h   |                                                       |         |             |
| 0118h   | Timer RE Second Data Register / Counter Data Register | TRESEC  | 00h         |
| 0119h   | Timer RE Minute Data Register / Compare Data Register | TREMIN  | 00h         |
| 011Ah   | Timer RE Hour Data Register                           | TREHR   | 00h         |
|         |                                                       |         |             |
| 011Bh   | Timer RE Day of Week Data Register                    | TREWK   | 00h         |
| 011Ch   | Timer RE Control Register 1                           | TRECR1  | 00h         |
| 011Dh   | Timer RE Control Register 2                           | TRECR2  | 00h         |
| 011Eh   | Timer RE Clock Source Select Register                 | TRECSR  | 00001000b   |
| 011Fh   | · · · · · · · · · · · · · · · · · · ·                 |         |             |
| 0120h   | Timer RC Mode Register                                | TRCMR   | 01001000b   |
|         | Timer RC Control Register 1                           |         |             |
| 0121h   |                                                       | TRCCR1  | 00h         |
| 0122h   | Timer RC Interrupt Enable Register                    | TRCIER  | 01110000b   |
| 0123h   | Timer RC Status Register                              | TRCSR   | 01110000b   |
| 0124h   | Timer RC I/O Control Register 0                       | TRCIOR0 | 10001000b   |
| 0125h   | Timer RC I/O Control Register 1                       | TRCIOR1 | 10001000b   |
| 0126h   | Timer RC Counter                                      | TRC     | 00h         |
| 0127h   | Timor No Country                                      |         | 00h         |
|         | Times DC Comment Desirter A                           | TDOODA  |             |
| 0128h   | Timer RC General Register A                           | TRCGRA  | FFh         |
| 0129h   |                                                       |         | FFh         |
| 012Ah   | Timer RC General Register B                           | TRCGRB  | FFh         |
| 012Bh   |                                                       |         | FFh         |
| 012Ch   | Timer RC General Register C                           | TRCGRC  | FFh         |
| 012Dh   | j                                                     |         | FFh         |
| 012Eh   | Timer RC General Register D                           | TRCGRD  | FFh         |
| 012EII  | Timor No Content Neglater D                           | INCOND  |             |
|         |                                                       |         | FFh         |
|         | Timer RC Control Register 2                           | TRCCR2  | 00011111b   |
| 0131h   | Timer RC Digital Filter Function Select Register      | TRCDF   | 00h         |
| 0132h   | Timer RC Output Master Enable Register                | TRCOER  | 01111111b   |
| 0133h   |                                                       |         |             |
| 0134h   |                                                       |         |             |
| 0135h   |                                                       |         |             |
|         |                                                       |         |             |
| 0136h   | T                                                     | TDDOTD  | 44444001    |
| 0137h   | Timer RD Start Register                               | TRDSTR  | 11111100b   |
| 0138h   | Timer RD Mode Register                                | TRDMR   | 00001110b   |
| 0139h   | Timer RD PWM Mode Register                            | TRDPMR  | 10001000b   |
| 013Ah   | Timer RD Function Control Register                    | TRDFCR  | 10000000b   |
| 013Bh   | Timer RD Output Master Enable Register 1              | TRDOER1 | FFh         |
| 013Ch   | Timer RD Output Master Enable Register 2              | TRDOER1 | 01111111b   |
|         |                                                       |         |             |
| 013Dh   | Timer RD Output Control Register                      | TRDOCR  | 00h         |
| 013Eh   | Timer RD Digital Filter Function Select Register 0    | TRDDF0  | 00h         |
| 013Fh   | Timer RD Digital Filter Function Select Register 1    | TRDDF1  | 00h         |
| UISFII  | Times ND Digital Filler Function Select Register 1    | INDUFI  | UUII        |

NOTE:

1. The blank regions are reserved. Do not access locations in these regions

#### **Electrical Characteristics** 5.

The electrical characteristics of N version (Topr =  $-20^{\circ}$ C to  $85^{\circ}$ C) and D version (Topr =  $-40^{\circ}$ C to  $85^{\circ}$ C) are listed below.

Please contact Renesas Technology sales offices for the electrical characteristics in the Y version (Topr = -20°C to 105°C).

Table 5.1 **Absolute Maximum Ratings** 

| Symbol   | Parameter                     | Condition   | Rated Value                                      | Unit |
|----------|-------------------------------|-------------|--------------------------------------------------|------|
| Vcc/AVcc | Supply voltage                |             | -0.3 to 6.5                                      | V    |
| Vı       | Input voltage                 |             | -0.3 to Vcc + 0.3                                | V    |
| Vo       | Output voltage                |             | -0.3 to Vcc + 0.3                                | V    |
| Pd       | Power dissipation             | Topr = 25°C | 700                                              | mW   |
| Topr     | Operating ambient temperature |             | -20 to 85 (N version) /<br>-40 to 85 (D version) | °C   |
| Tstg     | Storage temperature           |             | -65 to 150                                       | °C   |

| Table 3.10 Fower-on Neset Circuit, voltage Wollitor o Neset Electrical Ciraracteristics, | <b>Table 5.10</b> | Power-on Reset Circuit. | , Voltage Monitor 0 Reset Electrical Characteristics(3) |
|------------------------------------------------------------------------------------------|-------------------|-------------------------|---------------------------------------------------------|
|------------------------------------------------------------------------------------------|-------------------|-------------------------|---------------------------------------------------------|

| Symbol | Parameter                                               | Condition |      | Standard |       | Unit    |
|--------|---------------------------------------------------------|-----------|------|----------|-------|---------|
| Symbol | Farameter                                               | Condition | Min. | Тур.     | Max.  | Offic   |
| Vpor1  | Power-on reset valid voltage <sup>(4)</sup>             |           | -    | -        | 0.1   | V       |
| Vpor2  | Power-on reset or voltage monitor 0 reset valid voltage |           | 0    | -        | Vdet0 | V       |
| trth   | External power Vcc rise gradient(2)                     |           | 20   | -        | -     | mV/msec |

- 1. The measurement condition is  $T_{OPT} = -20$  to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version), unless otherwise specified.
- This condition (external power VCC rise gradient) does not apply if  $Vcc \ge 1.0 \text{ V}$ .
- 3. To use the power-on reset function, enable voltage monitor 0 reset by setting the LVD0ON bit in the OFS register to 0, the VW0C0 and VW0C6 bits in the VW0C register to 1 respectively, and the VCA25 bit in the VCA2 register to 1.
- 4. tw(por1) indicates the duration the external power Vcc must be held below the effective voltage (Vpor1) to enable a power on reset. When turning on the power for the first time, maintain tw(por1) for 30 s or more if  $-20^{\circ}C \le T_{opr} \le 85^{\circ}C$ , maintain tw(por1) for 3,000 s or more if  $-40^{\circ}$ C  $\leq$  Topr  $< -20^{\circ}$ C.



- 1. When using the voltage monitor 0 digital filter, ensure that the voltage is within the MCU operation voltage range (2.2 V or above) during the sampling time.
- 2. The sampling clock can be selected. Refer to 6. Voltage Detection Circuit of Hardware Manual for details.
- Vdet0 indicates the voltage detection level of the voltage detection 0 circuit. Refer to 6. Voltage Detection Circuit of Hardware Manual for details.

Figure 5.3 **Power-on Reset Circuit Electrical Characteristics** 

**Table 5.14** Timing Requirements of Clock Synchronous Serial I/O with Chip Select(1)

| Cumbal | Parameter         Conditions           Min.           SSCK clock cycle time         4           SSCK clock "H" width         0.4           SSCK clock "L" width         0.4 |        |                     | Stand      | Unit |               |         |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------|------------|------|---------------|---------|
| Symbol |                                                                                                                                                                             |        | Min. T              |            | Тур. | Тур. Мах.     |         |
| tsucyc |                                                                                                                                                                             |        |                     | 4          | 1    | =             | tcyc(2) |
| tHI    |                                                                                                                                                                             |        |                     | 0.4        | _    | 0.6           | tsucyc  |
| tLO    |                                                                                                                                                                             |        |                     | 0.4        | 1    | 0.6           | tsucyc  |
| trise  | SSCK clock rising                                                                                                                                                           |        |                     | =          | _    | 1             | tcyc(2) |
|        | time                                                                                                                                                                        | Slave  |                     | -          | 1    | 1             | μS      |
| tFALL  | SSCK clock falling                                                                                                                                                          | Master |                     | =          | _    | 1             | tcyc(2) |
|        | time                                                                                                                                                                        | Slave  |                     | -          | _    | 1             | μS      |
| tsu    | SSO, SSI data input setup time                                                                                                                                              |        |                     | 100        | 1    | -             | ns      |
| tH     | SSO, SSI data input hold time                                                                                                                                               |        |                     | 1          | _    | =             | tcyc(2) |
| tLEAD  | SCS setup time                                                                                                                                                              | Slave  |                     | 1tcyc + 50 | -    | _             | ns      |
| tLAG   | SCS hold time                                                                                                                                                               | Slave  |                     | 1tcyc + 50 | =    | =             | ns      |
| top    | SSO, SSI data output delay time                                                                                                                                             |        |                     | =          | 1    | 1             | tcyc(2) |
| tsa    | SSI slave access time                                                                                                                                                       | e      | 2.7 V ≤ Vcc ≤ 5.5 V | -          | 1    | 1.5tcyc + 100 | ns      |
|        |                                                                                                                                                                             |        | 2.2 V ≤ Vcc < 2.7 V | -          | _    | 1.5tcyc + 200 | ns      |
| tor    | SSI slave out open til                                                                                                                                                      | me     | 2.7 V ≤ Vcc ≤ 5.5 V | -          | -    | 1.5tcyc + 100 | ns      |
|        |                                                                                                                                                                             |        | 2.2 V ≤ Vcc < 2.7 V | -          | =    | 1.5tcyc + 200 | ns      |

Vcc = 2.2 to 5.5 V, Vss = 0 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.
 1. tcvc = 1/f1(s)

| Table 5.15 Timing Requirements of 1-C bus interface \ | <b>Table 5.15</b> | Timing Requirements of I <sup>2</sup> C bus Interface (1) |
|-------------------------------------------------------|-------------------|-----------------------------------------------------------|
|-------------------------------------------------------|-------------------|-----------------------------------------------------------|

| Sumbol | Parameter                                   | Condition | St                          | andard |                      | Unit |
|--------|---------------------------------------------|-----------|-----------------------------|--------|----------------------|------|
| Symbol | Parameter                                   | Condition | Min.                        | Тур.   | Max.                 | Onit |
| tscl   | SCL input cycle time                        |           | 12tcyc + 600 <sup>(2)</sup> | =      | -                    | ns   |
| tsclh  | SCL input "H" width                         |           | 3tcyc + 300 <sup>(2)</sup>  | =      | =                    | ns   |
| tscll  | SCL input "L" width                         |           | 5tcyc + 500 <sup>(2)</sup>  | =      | =                    | ns   |
| tsf    | SCL, SDA input fall time                    |           | =                           | =.     | 300                  | ns   |
| tsp    | SCL, SDA input spike pulse rejection time   |           | -                           | =      | 1tcyc <sup>(2)</sup> | ns   |
| tBUF   | SDA input bus-free time                     |           | 5tcyc(2)                    | =      | =                    | ns   |
| tstah  | Start condition input hold time             |           | 3tcyc <sup>(2)</sup>        | =      | =                    | ns   |
| tstas  | Retransmit start condition input setup time |           | 3tcyc(2)                    | =      | =                    | ns   |
| tstop  | Stop condition input setup time             |           | 3tcyc <sup>(2)</sup>        | =      | =                    | ns   |
| tsdas  | Data input setup time                       |           | 1tcyc + 20 <sup>(2)</sup>   | =      | -                    | ns   |
| tsdah  | Data input hold time                        |           | 0                           | -      | -                    | ns   |

- 1. Vcc = 2.2 to 5.5 V, Vss = 0 V and Topr = -20 to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version), unless otherwise specified. 2. 1tcyc = 1/f1(s)



Figure 5.7 I/O Timing of I<sup>2</sup>C bus Interface

Table 5.17 Electrical Characteristics (2) [Vcc = 5 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.)

| Symbol | Parameter                                                |                                    | Condition                                                                                                                                                                                                |      | Standard |      | Unit |
|--------|----------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|------|
|        |                                                          |                                    |                                                                                                                                                                                                          | Min. | Тур.     | Max. |      |
| Icc    | Power supply<br>current<br>(Vcc = 3.3 to 5.5 V)          | High-speed clock mode              | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                                                       | -    | 12       | 20   | mA   |
|        | Single-chip mode,<br>output pins are<br>open, other pins |                                    | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                                                       | =    | 10       | 16   | mA   |
|        | are Vss                                                  |                                    | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                                                       | -    | 7        |      | mA   |
|        |                                                          |                                    | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                       | -    | 5.5      | ı    | mA   |
|        |                                                          |                                    | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                       | -    | 4.5      |      | mA   |
|        |                                                          |                                    | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                       | -    | 3        |      | mA   |
|        |                                                          | High-speed on-chip oscillator mode | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division                                                                                       | -    | 6        | 12   | mA   |
|        |                                                          |                                    | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                       | _    | 2.5      |      | mA   |
|        |                                                          | Low-speed on-chip oscillator mode  | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1                                                                                | =    | 150      | 400  | μА   |
|        |                                                          | Low-speed clock mode               | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1                                                                             | -    | 150      | 400  | μА   |
|        |                                                          |                                    | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1                                  | -    | 35       | -    | μА   |
|        |                                                          | Wait mode                          | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1            | -    | 30       | 90   | μА   |
|        |                                                          |                                    | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1                  | -    | 18       | 55   | μА   |
|        |                                                          |                                    | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _    | 3.5      | -    | μА   |
|        |                                                          |                                    | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1  | _    | 2.3      | -    | μА   |
|        |                                                          | Stop mode                          | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                    | -    | 0.7      | 3.0  | μА   |
|        |                                                          |                                    | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                    | -    | 1.7      | _    | μА   |

# **Timing Requirements**

(Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at Topr = 25°C) [Vcc = 5 V]

Table 5.18 XIN Input, XCIN Input

| Symbol    | Parameter                | Standard Min. Max. |   | Unit  |
|-----------|--------------------------|--------------------|---|-------|
|           | Falanietei               |                    |   | UIIIL |
| tc(XIN)   | XIN input cycle time     |                    | = | ns    |
| twh(xin)  | XIN input "H" width      |                    | - | ns    |
| tWL(XIN)  | XIN input "L" width      | 25                 | - | ns    |
| tc(XCIN)  | XCIN input cycle time    | 14                 | - | μS    |
| twh(xcin) | XCIN input "H" width 7   |                    | - | μS    |
| twl(xcin) | XCIN input "L" width 7 - |                    | - | μS    |



Figure 5.8 XIN Input and XCIN Input Timing Diagram when Vcc = 5 V

Table 5.19 TRAIO Input, INT1 Input

| Symbol     | Parameter                  | Standard | dard | - Unit |
|------------|----------------------------|----------|------|--------|
| Symbol     | raidilletei                | Min.     | Max. |        |
| tc(TRAIO)  | TRAIO input cycle time     | 100      | =    | ns     |
| twh(traio) | TRAIO input "H" width 40 - |          |      | ns     |
| twl(traio) | TRAIO input "L" width 40 – |          | =    | ns     |



Figure 5.9 TRAIO Input and INT1 Input Timing Diagram when Vcc = 5 V

Table 5.20 TRFI Input

| Symbol    | Parameter             | Stan   | dard | Unit  |
|-----------|-----------------------|--------|------|-------|
| Symbol    | raidilletei           | Min.   | Max. | Offic |
| tc(TRFI)  | TRFI input cycle time | 400(1) | -    | ns    |
| twh(TRFI) | TRFI input "H" width  | 200(2) | =    | ns    |
| twl(trfi) | TRFI input "L" width  | 200(2) | _    | ns    |

- 1. When using timer RF input capture mode, adjust the cycle time to (1/timer RF count source frequency × 3) or above.
- 2. When using timer RF input capture mode, adjust the pulse width to (1/timer RF count source frequency  $\times$  1.5) or above.



Figure 5.10 TRFI Input Timing Diagram when Vcc = 5 V

# **Timing requirements**

(Unless Otherwise Specified: Vcc = 3 V, Vss = 0 V at Topr = 25°C) [Vcc = 3 V]

Table 5.25 XIN Input, XCIN Input

| Symbol    | Parameter                  | Stand | dard | Unit  |
|-----------|----------------------------|-------|------|-------|
| Symbol    | Faranetei                  | Min.  | Max. | UIIIL |
| tc(XIN)   | XIN input cycle time       |       | -    | ns    |
| twh(xin)  | XIN input "H" width        |       | -    | ns    |
| twl(xin)  | XIN input "L" width        | 40    | -    | ns    |
| tc(XCIN)  | XCIN input cycle time 14 - |       |      | μS    |
| twh(xcin) | XCIN input "H" width 7     |       | -    | μS    |
| tWL(XCIN) | XCIN input "L" width 7 –   |       | μS   |       |



Figure 5.13 XIN Input and XCIN Input Timing Diagram when Vcc = 3 V

Table 5.26 TRAIO Input, INT1 Input

| Cumbal     | Parameter                   | Standard | dard | Unit |
|------------|-----------------------------|----------|------|------|
| Symbol     | Falanetei                   | Min.     | Max. |      |
| tc(TRAIO)  | TRAIO input cycle time      | 300      | -    | ns   |
| twh(traio) | TRAIO input "H" width 120 – |          |      | ns   |
| tWL(TRAIO) | TRAIO input "L" width       |          | -    | ns   |



Figure 5.14 TRAIO Input and INT1 Input Timing Diagram when Vcc = 3 V

Table 5.27 TRFI Input

| Symbol    | Parameter             | Standard | dard | Unit |
|-----------|-----------------------|----------|------|------|
| Symbol    | raidilletei           | Min.     | Max. |      |
| tc(TRFI)  | TRFI input cycle time | 1200(1)  | -    | ns   |
| twh(TRFI) | TRFI input "H" width  | 600(2)   | =    | ns   |
| twl(trfi) | TRFI input "L" width  |          | =    | ns   |

- 1. When using timer RF input capture mode, adjust the cycle time to (1/timer RF count source frequency  $\times$  3) or above.
- 2. When using timer RF input capture mode, adjust the pulse width to (1/timer RF count source frequency  $\times$  1.5) or above.



Figure 5.15 TRFI Input Timing Diagram when Vcc = 3 V

Table 5.35 Serial Interface

| Symbol   | Parameter              | Standard Min. Max. | dard  | Unit |
|----------|------------------------|--------------------|-------|------|
|          | Falanietei             |                    | Offic |      |
| tc(CK)   | CLKi input cycle time  | 800                | =     | ns   |
| tW(CKH)  | CLKi input "H" width   |                    | -     | ns   |
| tW(CKL)  | CLKi input "L" width   | 400                | -     | ns   |
| td(C-Q)  | TXDi output delay time | =                  | 200   | ns   |
| th(C-Q)  | TXDi hold time         |                    | -     | ns   |
| tsu(D-C) | RXDi input setup time  |                    | -     | ns   |
| th(C-D)  | RXDi input hold time   |                    | -     | ns   |

i = 0 to 2



Figure 5.21 Serial Interface Timing Diagram when Vcc = 2.2 V

Table 5.36 External Interrupt  $\overline{\text{INTi}}$  (i = 0, 2, 3) Input

| Symbol  | Parameter            | Standar | dard | Unit  |
|---------|----------------------|---------|------|-------|
| Symbol  | Falametei            | Min.    | Max. | Offic |
| tW(INH) | INTO input "H" width | 1000(1) | -    | ns    |
| tW(INL) | INTO input "L" width |         | -    | ns    |

- 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater.
- 2. When selecting the digital filter by the  $\overline{\text{INTi}}$  input filter select bit, use an  $\overline{\text{INTi}}$  input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.



Figure 5.22 External Interrupt INTi Input Timing Diagram when Vcc = 2.2 V

# **Package Dimensions**

Diagrams showing the latest package dimensions and mounting information are available in the "Packages" section of the Renesas Technology website.





| REVISION HISTORY | R8C/2A Group, R8C/2B Group Datasheet |
|------------------|--------------------------------------|
|------------------|--------------------------------------|

| Rev. | Date         |        | Description                                                             |
|------|--------------|--------|-------------------------------------------------------------------------|
| Nev. | Nev. Date    |        | Summary                                                                 |
| 2.00 | Oct 17, 2007 | 33     | Table 5.1;<br>Pd: Rated Value "TBD" → "700" revised, "NOTE1" added      |
|      |              | 59     | Package Dimensions "PTLG0064JA-A (64F0G) package" added                 |
| 2.10 | Nov 26, 2007 | 2, 4   | Table 1.1, Table 1.3 Clock: "Real-time clock (timer RE)" added          |
|      |              | 6, 7   | Table 1.5 and Figure 1.1 revised                                        |
|      |              | 8, 9   | Table 1.6 and Figure 1.2 revised                                        |
|      |              | 20, 21 | Figure 3.1 and Figure 3.2 revised                                       |
|      |              | 22     | Table 4.1 002Ch: High-Speed On-Chip Oscillator Control Register 7 added |
|      |              | 35     | Table 5.2 NOTE2 revised                                                 |
|      |              | 41     | Table 5.11 revised                                                      |
|      |              |        |                                                                         |

All trademarks and registered trademarks are the property of their respective owners.