Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | 147456 | | Number of I/O | 177 | | Number of Gates | 1000000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 125°C (TA) | | Package / Case | 256-LBGA | | Supplier Device Package | 256-FPBGA (17x17) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/a3p1000-fgg256t | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 1 - Automotive ProASIC3 Device Family Overview # **General Description** Automotive ProASIC3 nonvolatile flash technology gives automotive system designers the advantage of a secure, low-power, single-chip solution that is Instant On. Automotive ProASIC3 is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. Automotive ProASIC3 devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). Automotive ProASIC3 devices have up to 1 million system gates, supported with up to 144 kbits of SRAM and up to 300 user I/Os. Automotive ProASIC3 devices are the only firm-error-immune automotive grade FPGAs. Firm-error immunity makes them ideally suited for demanding applications in powertrain, safety, and telematics-based subsystems, where firm-error failure is not an option. Firm errors in SRAM-based FPGAs can result in high defect levels in field-deployed systems. These unavoidable defects must be considered separately from standard defects and failure mechanisms when looking at overall system quality and reliability. # Flash Advantages ## Reduced Cost of Ownership Advantages to the designer extend beyond low unit cost, performance, and ease of use. Unlike SRAM-based FPGAs, flash-based Automotive ProASIC3 devices allow all functionality to be Instant On; no external boot PROM is required. On-board security mechanisms prevent access to all the programming information and enable secure remote updates of the FPGA logic. Flash-based FPGAs are LAPU Class 0 devices, offering the lowest available power in a single-chip device and providing firm-error immunity. The Automotive ProASIC3 family device architecture mitigates the need for ASIC migration at high user volumes. This makes the Automotive ProASIC3 family a cost-effective ASIC replacement solution, especially for automotive applications. #### Security Nonvolatile, flash-based Automotive ProASIC3 devices do not require a boot PROM, so there is no vulnerable external bitstream that can be easily copied. Automotive ProASIC3 devices incorporate FlashLock, which provides a unique combination of reprogrammability and design security without external overhead, advantages that only an FPGA with nonvolatile flash programming can offer. Automotive ProASIC3 devices utilize a 128-bit flash-based lock and a separate AES key to provide the highest level of protection in the FPGA industry for intellectual property and configuration data. In addition, all FlashROM data in Automotive ProASIC3 devices can be encrypted prior to loading, using the industry-leading AES-128 (FIPS192) bit block cipher encryption standard. The AES was adopted by the National Institute of Standards and Technology (NIST) in 2000 and replaces the 1977 DES standard. Automotive ProASIC3 devices have a built-in AES decryption engine and a flash-based AES key that make them the most comprehensive programmable logic device security solution available today. Automotive ProASIC3 devices with AES-based security provide a high level of protection for secure, remote field updates over public networks such as the Internet, and are designed to ensure that valuable IP remains out of the hands of system overbuilders, system cloners, and IP thieves. Additionally, security features of Automotive ProASIC3 devices provide anti-tampering protection. Security, built into the FPGA fabric, is an inherent component of the Automotive ProASIC3 family. The flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficult. The Automotive ProASIC3 family, with FlashLock and AES security, is unique in being highly resistant to both invasive and noninvasive attacks. Your valuable IP is protected with industry-standard security, making remote ISP possible. An Automotive ProASIC3 device provides the best available security for programmable logic designs. Table 2-2 • Recommended Operating Conditions | Symbol | Paran | neter | Automotive Grade 1 | Automotive Grade 2 | Units | |--------|-------------------------|-------------------------------|--------------------|--------------------|-------| | TJ | Junction temperature | | -40 to +135 | -40 to +115 | °C | | VCC | 1.5 V DC core supply vo | oltage | 1.425 to 1.575 | 1.425 to 1.575 | V | | VJTAG | JTAG DC voltage | | 1.4 to 3.6 | 1.4 to 3.6 | V | | VPUMP | Programming voltage | Programming Mode <sup>3</sup> | 3.15 to 3.45 | 3.15 to 3.45 | V | | | | Operation <sup>4</sup> | 0 to 3.6 | 0 to 3.6 | V | | VCCPLL | Analog power supply (F | PLL) | 1.425 to 1.575 | 1.425 to 1.575 | V | | | 1.5 V DC supply voltage | е | 1.425 to 1.575 | 1.425 to 1.575 | V | | VMV | 1.8 V DC supply voltage | е | 1.7 to 1.9 | 1.7 to 1.9 | V | | | 2.5 V DC supply voltage | е | 2.3 to 2.7 | 2.3 to 2.7 | V | | | 3.3 V DC supply voltage | е | 3.0 to 3.6 | 3.0 to 3.6 | V | | | LVDS/B-LVDS/M-LVDS | differential I/O | 2.375 to 2.625 | 2.375 to 2.625 | V | | | LVPECL differential I/O | | 3.0 to 3.6 | 3.0 to 3.6 | V | - 1. The ranges given here are for power supplies only. The recommended input voltage ranges specific to each I/O standard are given in Table 2-14 on page 2-16. VMV and $V_{\rm CCI}$ should be at the same voltage within a given I/O bank. - 2. All parameters representing voltages are measured with respect to GND unless otherwise specified. - 3. The programming temperature range supported is $T_{ambient} = 0$ °C to 85°C. - 4. V<sub>PUMP</sub> can be left floating during operation (not programming mode). Note: HTR time is the period during which you would not expect a verify failure due to flash cell leakage. Figure 2-1 • High-Temperature Data Retention (HTR) 2-2 Revision 5 # **Power Consumption of Various Internal Resources** Table 2-11 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices | | | Device | Specific I<br>(µW/N | - | Power | | | | | |-----------|----------------------------------------------------------------|---------|---------------------|-----------|--------|--|--|--|--| | Parameter | Definition | A3P1000 | A3P250 | A3P125 | A3P060 | | | | | | PAC1 | Clock contribution of a Global Rib | 14.50 | 11.00 | 11.00 | 9.30 | | | | | | PAC2 | Clock contribution of a Global Spine | 2.48 | 1.58 | 0.81 | 0.81 | | | | | | PAC3 | Clock contribution of a VersaTile row | | 8.0 | 31 | | | | | | | PAC4 | Clock contribution of a VersaTile used as a sequential module | | 0.1 | 2 | | | | | | | PAC5 | First contribution of a VersaTile used as a sequential module | | 0.0 | )7 | | | | | | | PAC6 | Second contribution of a VersaTile used as a sequential module | | 0.29 | | | | | | | | PAC7 | Contribution of a VersaTile used as a combinatorial module | | 0.2 | 29 | | | | | | | PAC8 | Average contribution of a routing net | | 0.7 | '0 | | | | | | | PAC9 | Contribution of an I/O input pin (standard-dependent) | See | Table 2-7 | on page 2 | 2-6. | | | | | | PAC10 | Contribution of an I/O output pin (standard-dependent) | See Ta | ble 2-7 an<br>page | | -10 on | | | | | | PAC11 | Average contribution of a RAM block during a read operation | 25.00 | | | | | | | | | PAC12 | Average contribution of a RAM block during a write operation | 30.00 | | | | | | | | | PAC13 | Static PLL contribution | | 2.55 mW | | | | | | | | PAC14 | Dynamic contribution for PLL | | 2.6 | 60 | | | | | | Note: \*For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or SmartPower tool in Libero SoC. # **Power Calculation Methodology** This section describes a simplified method to estimate power consumption of an application. For more accurate and detailed power estimations, use the SmartPower tool in Libero SoC software. The power calculation methodology described below uses the following variables: - The number of PLLs as well as the number and the frequency of each output clock generated - The number of combinatorial and sequential cells used in the design - · The internal clock frequencies - · The number and the standard of I/O pins used in the design - · The number of RAM blocks used in the design - Toggle rates of I/O pins as well as VersaTiles—guidelines are provided in Table 2-12 on page 2-11. - Enable rates of output buffers—guidelines are provided for typical applications in Table 2-13 on page 2-12. - Read rate and write rate to the memory—guidelines are provided for typical applications in Table 2-13 on page 2-12. The calculation should be repeated for each clock domain defined in the design. # Methodology Total Power Consumption—P<sub>TOTAL</sub> $P_{TOTAL} = P_{STAT} + P_{DYN}$ P<sub>STAT</sub> is the total static power consumption. P<sub>DYN</sub> is the total dynamic power consumption. Table 2-26 • I/O Output Buffer Maximum Resistances<sup>1</sup> Applicable to Standard Plus I/O Banks | Standard | Drive Strength | R <sub>PULL-DOWN</sub> (Ω) <sup>2</sup> | R <sub>PULL-UP</sub> (Ω) <sup>3</sup> | |----------------------------|-----------------------------|-----------------------------------------|---------------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 100 | 300 | | | 4 mA | 100 | 300 | | | 6 mA | 50 | 150 | | | 8 mA | 50 | 150 | | | 12 mA | 25 | 75 | | | 16 mA | 25 | 75 | | 2.5 V LVCMOS | 2 mA | 100 | 200 | | | 6 mA | 50 | 100 | | | 12 mA | 25 | 50 | | 1.8 V LVCMOS | 2 mA | 200 | 225 | | | 4 mA | 100 | 112 | | | 6 mA | 50 | 56 | | | 8 mA | 50 | 56 | | 1.5 V LVCMOS | 2 mA | 200 | 224 | | | 4 mA | 100 | 112 | | 3.3 V PCI/PCI-X | Per PCI/PCI-X specification | 0 | 0 | Table 2-27 • I/O Weak Pull-Up/Pull-Down Resistances Minimum and Maximum Weak Pull-Up/Pull-Down Resistance Values | | R <sub>(WEAK I</sub> | PULL-UP) <sup>1</sup><br>Ω) | R <sub>(WEAK PULL-DOWN)</sub> <sup>2</sup> (Ω) | | | | | |-------|----------------------|-----------------------------|------------------------------------------------|-------|--|--|--| | VCCI | Min. | Max. | Min. | Max. | | | | | 3.3 V | 10 k | 45 k | 10 k | 45 k | | | | | 2.5 V | 11 k | 55 k | 12 k | 74 k | | | | | 1.8 V | 18 k | 70 k | 17 k | 110 k | | | | | 1.5 V | 19 k | 90 k | 19 k | 140 k | | | | #### Notes: <sup>1.</sup> These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on VCCI, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located at <a href="http://www.microsemi.com/soc/download/ibis/default.aspx">http://www.microsemi.com/soc/download/ibis/default.aspx</a>. <sup>2.</sup> $R_{(PULL\text{-}DOWN\text{-}MAX)} = (VOLspec) / IOLspec$ <sup>3.</sup> R<sub>(PULL-UP-MAX)</sub> = (VCCImax – VOHspec) / IOHspec <sup>1.</sup> $R_{(WEAK\ PULL-UP-MAX)} = (VCCImax - VOHspec) / I_{(WEAK\ PULL-UP-MIN)}$ <sup>2.</sup> R<sub>(WEAK PULL-DOWN-MAX)</sub> = (VOLspec) / I<sub>(WEAK PULL-DOWN-MIN)</sub> Table 2-28 • I/O Short Currents IOSH/IOSL Applicable to Advanced I/O Banks | | Drive Strength | IOSL (mA)* | IOSH (mA)* | |----------------------------|-----------------------------|------------|------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 27 | 25 | | | 4 mA | 27 | 25 | | | 6 mA | 54 | 51 | | | 8 mA | 54 | 51 | | | 12 mA | 109 | 103 | | | 16 mA | 127 | 132 | | | 24 mA | 181 | 268 | | 3.3 V LVCMOS | 2 mA | 27 | 25 | | | 4 mA | 27 | 25 | | | 6 mA | 54 | 51 | | | 8 mA | 54 | 51 | | | 12 mA | 109 | 103 | | | 16 mA | 127 | 132 | | | 24 mA | 181 | 268 | | 2.5 V LVCMOS | 2 mA | 18 | 16 | | | 6 mA | 37 | 32 | | | 12 mA | 74 | 65 | | | 16 mA | 87 | 83 | | | 24 mA | 124 | 169 | | 1.8 V LVCMOS | 2 mA | 11 | 9 | | | 4 mA | 22 | 17 | | | 6 mA | 44 | 35 | | | 8 mA | 51 | 45 | | | 12 mA | 74 | 91 | | | 16 mA | 74 | 91 | | 1.5 V LVCMOS | 2 mA | 16 | 13 | | | 4 mA | 33 | 25 | | | 6 mA | 39 | 32 | | | 8 mA | 55 | 66 | | | 12 mA | 55 | 66 | | | Per PCI/PCI-X specification | 109 | | Note: $*T_J = 100^{\circ}C$ 2-24 Revision 5 # Single-Ended I/O Characteristics # 3.3 V LVTTL / 3.3 V LVCMOS Low-Voltage Transistor–Transistor Logic (LVTTL) is a general-purpose standard (EIA/JESD) for 3.3 V applications. It uses an LVTTL input buffer and push-pull output buffer. Table 2-32 • Minimum and Maximum DC Input and Output Levels Applicable to Advanced I/O Banks | 3.3 V LVTTL /<br>3.3 V LVCMOS | VIL | | VIH | | VOL | VOH | I <sub>OL</sub> | l <sub>он</sub> | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------------|-----------------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μ <b>Α</b> 2 | μ <b>Α</b> 2 | | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 27 | 25 | 10 | 10 | | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 27 | 25 | 10 | 10 | | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 54 | 51 | 10 | 10 | | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 54 | 51 | 10 | 10 | | 12 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | 109 | 103 | 10 | 10 | | 16 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 16 | 16 | 127 | 132 | 10 | 10 | | 24 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 24 | 24 | 181 | 268 | 10 | 10 | #### Notes: - 1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 2. Currents are measured at 125°C junction temperature. - 3. Software default selection highlighted in gray. Table 2-33 • Minimum and Maximum DC Input and Output Levels Applicable to Standard Plus I/O Banks | 3.3 V LVTTL /<br>3.3 V LVCMOS | ٧ | TL. | ٧ | IH | VOL | VOH | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub> | I <sub>OSH</sub> | I₁∟ | ΙH | |-------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------------|-----------------|-------------------------|-------------------------|-----------------|--------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA <sup>2</sup> | μ <b>Α</b> 2 | | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 27 | 25 | 10 | 10 | | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 27 | 25 | 10 | 10 | | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 54 | 51 | 10 | 10 | | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 54 | 51 | 10 | 10 | | 12 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | 109 | 103 | 10 | 10 | | 16 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 16 | 16 | 109 | 103 | 10 | 10 | ## Notes: - 1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 2. Currents are measured at 125°C junction temperature. - 3. Software default selection highlighted in gray. Table 2-48 • 2.5 V LVCMOS High Slew Automotive-Case Conditions: T<sub>J</sub> = 135°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Standard Plus I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 9.26 | 0.05 | 1.45 | 0.46 | 8.28 | 9.26 | 1.24 | 1.12 | 10.78 | 11.756 | ns | | | -1 | 0.55 | 7.87 | 0.04 | 1.23 | 0.39 | 7.05 | 7.87 | 1.24 | 1.13 | 9.17 | 10 | ns | | 6 mA | STD | 0.64 | 5.43 | 0.05 | 1.45 | 0.46 | 5.19 | 5.43 | 1.43 | 1.47 | 7.69 | 7.926 | ns | | | -1 | 0.55 | 4.62 | 0.04 | 1.23 | 0.39 | 4.42 | 4.62 | 1.43 | 1.47 | 6.55 | 6.743 | ns | | 12 mA | STD | 0.64 | 3.59 | 0.05 | 1.45 | 0.46 | 3.65 | 3.51 | 1.56 | 1.69 | 6.15 | 6.012 | ns | | | -1 | 0.55 | 3.05 | 0.04 | 1.23 | 0.39 | 3.11 | 2.99 | 1.56 | 1.69 | 5.23 | 5.114 | ns | - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. Table 2-49 • 2.5 V LVCMOS Low Slew Automotive-Case Conditions: T<sub>J</sub> = 135°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Standard Plus I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 12.12 | 0.05 | 1.45 | 0.46 | 11.89 | 12.12 | 1.25 | 1.08 | 14.39 | 14.622 | ns | | | -1 | 0.55 | 10.31 | 0.04 | 1.23 | 0.39 | 10.12 | 10.31 | 1.25 | 1.08 | 12.24 | 12.438 | ns | | 6 mA | STD | 0.64 | 8.24 | 0.05 | 1.45 | 0.46 | 8.39 | 8.23 | 1.43 | 1.42 | 10.89 | 10.73 | ns | | | -1 | 0.55 | 7.01 | 0.04 | 1.23 | 0.39 | 7.14 | 7.00 | 1.43 | 1.42 | 9.26 | 9.128 | ns | | 12 mA | STD | 0.64 | 6.30 | 0.05 | 1.45 | 0.46 | 6.41 | 6.16 | 1.56 | 1.63 | 8.91 | 8.656 | ns | | | -1 | 0.55 | 5.35 | 0.04 | 1.23 | 0.39 | 5.45 | 5.24 | 1.56 | 1.63 | 7.58 | 7.364 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. Table 2-64 • 1.8 V LVCMOS Low Slew Automotive-Case Conditions: T<sub>J</sub> = 115°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Standard Plus I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 16.80 | 0.05 | 1.40 | 0.45 | 14.60 | 16.01 | 1.20 | 0.77 | 17.02 | 18.43 | ns | | | -1 | 0.53 | 14.29 | 0.04 | 1.19 | 0.38 | 12.42 | 13.62 | 1.20 | 0.77 | 14.48 | 15.68 | ns | | 4 mA | STD | 0.63 | 11.33 | 0.05 | 1.40 | 0.45 | 10.53 | 10.71 | 1.42 | 1.31 | 12.95 | 13.13 | ns | | | -1 | 0.53 | 9.64 | 0.04 | 1.19 | 0.38 | 8.96 | 9.11 | 1.42 | 1.31 | 11.01 | 11.17 | ns | | 6 mA | STD | 0.63 | 8.71 | 0.05 | 1.40 | 0.45 | 8.19 | 7.92 | 1.57 | 1.57 | 10.61 | 10.34 | ns | | | -1 | 0.53 | 7.41 | 0.04 | 1.19 | 0.38 | 6.97 | 6.74 | 1.57 | 1.57 | 9.03 | 8.79 | ns | | 8 mA | STD | 0.63 | 8.12 | 0.05 | 1.40 | 0.45 | 8.19 | 7.92 | 1.57 | 1.57 | 10.61 | 10.34 | ns | | | -1 | 0.53 | 6.90 | 0.04 | 1.19 | 0.38 | 6.97 | 6.74 | 1.57 | 1.57 | 9.03 | 8.79 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. # 1.5 V LVCMOS (JESD8-11) Low-Voltage CMOS for 1.5 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 1.5 V applications. It uses a 1.5 V input buffer and a push-pull output buffer. Table 2-65 • Minimum and Maximum DC Input and Output Levels Applicable to Advanced I/O Banks | 1.5 V<br>LVCMOS | | VIL | VIF | I | VOL | VOH | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub> | I <sub>OSH</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-------------------|-----------|-------------|------------------------|-----------|-------------|-------------------------|-----------------|-----------------|-------------------------|-------------------------|-----------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mΑ | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μ <b>Α</b> 2 | μ <b>Α</b> <sup>2</sup> | | 2 mA | -0.3 | 0.30 * VCCI | 0.7 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | 16 | 13 | 10 | 10 | | 4 mA | -0.3 | 0.30 * VCCI | 0.7 * V <sub>CCI</sub> | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 4 | 4 | 33 | 25 | 10 | 10 | | 6 mA | -0.3 | 0.30 * VCCI | 0.7 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 6 | 6 | 39 | 32 | 10 | 10 | | 8 mA | -0.3 | 0.30 * VCCI | 0.7 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 8 | 8 | 55 | 66 | 10 | 10 | | 12 mA | -0.3 | 0.30 * VCCI | 0.7 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * V <sub>CCI</sub> | 12 | 12 | 55 | 66 | 10 | 10 | #### Notes: - 1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 2. Currents are measured at 125°C junction temperature. - 3. Software default selection highlighted in gray. Table 2-70 • 1.5 V LVCMOS High Slew Automotive-Case Conditions: T<sub>J</sub> = 135°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Standard Plus I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 8.76 | 0.05 | 1.59 | 0.46 | 7.63 | 9.35 | 1.87 | 1.50 | 10.13 | 11.851 | ns | | | -1 | 0.55 | 7.45 | 0.04 | 1.35 | 0.39 | 6.49 | 7.95 | 1.87 | 1.50 | 8.62 | 10.081 | ns | | 4 mA | STD | 0.64 | 5.41 | 0.05 | 1.59 | 0.46 | 5.42 | 5.94 | 2.07 | 1.84 | 7.92 | 8.442 | ns | | | -1 | 0.55 | 4.60 | 0.04 | 1.35 | 0.39 | 4.61 | 5.05 | 2.07 | 1.85 | 6.74 | 7.181 | ns | - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. Table 2-71 • 1.5 V LVCMOS Low Slew Automotive-Case Conditions: T<sub>J</sub> = 135°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Standard Plus I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zhs</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.64 | 13.51 | 0.05 | 1.45 | 0.46 | 14.32 | 14.29 | 1.88 | 1.43 | 16.82 | 16.794 | ns | | | -1 | 0.55 | 11.49 | 0.04 | 1.23 | 0.39 | 12.18 | 12.16 | 1.88 | 1.43 | 14.31 | 14.286 | ns | | 4 mA | STD | 0.64 | 10.38 | 0.05 | 1.45 | 0.46 | 11.40 | 10.67 | 2.07 | 1.77 | 13.90 | 13.175 | ns | | | -1 | 0.55 | 8.83 | 0.04 | 1.23 | 0.39 | 9.70 | 9.08 | 2.07 | 1.77 | 11.82 | 11.207 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. Table 2-72 • 1.5 V LVCMOS High Slew Automotive-Case Conditions: T<sub>J</sub> = 115°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Advanced I/O Banks | Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | STD | 0.63 | 9.05 | 0.05 | 1.56 | 0.45 | 7.38 | 9.05 | 1.81 | 1.45 | 9.80 | 11.47 | ns | | | -1 | 0.53 | 7.70 | 0.04 | 1.32 | 0.38 | 6.28 | 7.70 | 1.81 | 1.45 | 8.34 | 9.75 | ns | | 4 mA | STD | 0.63 | 5.75 | 0.05 | 1.56 | 0.45 | 5.25 | 5.75 | 2.00 | 1.78 | 7.67 | 8.17 | ns | | | -1 | 0.53 | 4.89 | 0.04 | 1.32 | 0.38 | 4.46 | 4.89 | 2.00 | 1.78 | 6.52 | 6.95 | ns | | 6 mA | STD | 0.63 | 5.05 | 0.05 | 1.56 | 0.45 | 4.92 | 5.05 | 2.04 | 1.87 | 7.34 | 7.47 | ns | | | -1 | 0.53 | 4.29 | 0.04 | 1.32 | 0.38 | 4.19 | 4.29 | 2.04 | 1.87 | 6.24 | 6.35 | ns | | 8 mA | STD | 0.63 | 4.41 | 0.05 | 1.56 | 0.45 | 2.18 | 1.91 | 4.27 | 4.55 | 3.35 | 3.11 | ns | | | -1 | 0.53 | 3.75 | 0.04 | 1.32 | 0.38 | 2.18 | 1.91 | 3.63 | 3.87 | 3.35 | 3.11 | ns | | 12 mA | STD | 0.63 | 4.41 | 0.05 | 1.56 | 0.45 | 2.18 | 1.91 | 4.27 | 4.55 | 3.35 | 3.11 | ns | | | -1 | 0.53 | 3.75 | 0.04 | 1.32 | 0.38 | 2.18 | 1.91 | 3.63 | 3.87 | 3.35 | 3.11 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. 2-46 Revision 5 ## 3.3 V PCI, 3.3 V PCI-X The Peripheral Component Interface for 3.3 V standard specifies support for 33 MHz and 66 MHz PCI Bus applications. Table 2-76 • Minimum and Maximum DC Input and Output Levels | 3.3 V<br>PCI/PCI-X | ٧ | ΊL | ٧ | IH | VOL | VOH | I <sub>OL</sub> | I <sub>OH</sub> | I <sub>OSL</sub> | I <sub>osh</sub> | I <sub>IL</sub> | I <sub>IH</sub> | |-----------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------------|-----------------|-------------------------|-------------------------|-----------------|-----------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>1</sup> | Max.<br>mA <sup>1</sup> | μA <sup>2</sup> | μA <sup>2</sup> | | Per PCI specification | | | | | Per PCI | curves | - | | | | 10 | 10 | #### Notes: - 1. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 2. Currents are measured at 125°C junction temperature. AC loadings are defined per the PCI/PCI-X specifications for the datapath; Microsemi loadings for enable path characterization are described in Figure 2-11. Figure 2-11 • AC Loading AC loadings are defined per PCI/PCI-X specifications for the datapath; Actel loading for tristate is described in Table 2-77. Table 2-77 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|-------------------------|------------------------| | 0 | 3.3 | 0.285 * VCCI for tDP(R) | 10 | | | | 0.615 * VCCI for tDP(F) | | Note: \*Measuring point = Vtrip See Table 2-18 on page 2-17 for a complete table of trip points. #### **Timing Characteristics** #### Table 2-78 • 3.3 V PCI/PCI-X Automotive-Case Conditions: $T_J = 135^{\circ}C$ , Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.64 | 2.58 | 0.05 | 0.95 | 0.46 | 1.27 | 0.94 | 3.12 | 3.60 | 2.49 | 2.18 | ns | | <b>–</b> 1 | 0.55 | 2.19 | 0.04 | 0.81 | 0.39 | 1.27 | 0.94 | 2.65 | 3.06 | 2.49 | 2.18 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. Table 2-79 • 3.3 V PCI/PCI-X Automotive-Case Conditions: $T_J = 135^{\circ}$ C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard Plus I/O Banks | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | Std. | 0.64 | 3.00 | 0.05 | 0.93 | 0.46 | 1.27 | 0.94 | 3.12 | 3.60 | 2.49 | 2.18 | ns | | <b>–1</b> | 0.55 | 2.55 | 0.04 | 0.79 | 0.39 | 1.27 | 0.94 | 2.65 | 3.06 | 2.49 | 2.18 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. 2-48 Revision 5 Figure 2-12 • LVDS Circuit Diagram and Board-Level Implementation Table 2-82 • Minimum and Maximum DC Input and Output Levels | DC Parameter | Description | Min. | Тур. | Max. | Units | |--------------|-----------------------------|-------|-------|-------|-------| | VCCI | Supply Voltage | 2.375 | 2.5 | 2.625 | V | | VOL | Output Low Voltage | 0.9 | 1.075 | 1.25 | V | | VOH | Output High Voltage | 1.25 | 1.425 | 1.6 | V | | VI | Input Voltage | 0 | _ | 2.925 | V | | VODIFF | Differential Output Voltage | 250 | 350 | 450 | mV | | VOCM | Output Common-Mode Voltage | 1.125 | 1.25 | 1.375 | V | | VICM | Input Common-Mode Voltage | 0.05 | 1.25 | 2.35 | V | | VIDIFF | Input Differential Voltage | 100 | 350 | _ | mV | Table 2-83 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | |---------------|----------------|----------------------| | 1.075 | 1.325 | Cross point | Note: \*Measuring point = Vtrip. See Table 2-18 on page 2-17 for a complete table of trip points. ## **Timing Characteristics** Table 2-84 • LVDS Automotive-Case Conditions: T<sub>J</sub> = 135°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.64 | 2.05 | 0.05 | 1.79 | ns | | <b>-1</b> | 0.55 | 1.74 | 0.04 | 1.52 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. Table 2-85 • LVDS Automotive-Case Conditions: T<sub>J</sub> = 115°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.63 | 1.98 | 0.05 | 1.73 | ns | | <b>-1</b> | 0.53 | 1.68 | 0.04 | 1.47 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. 2-50 Revision 5 #### **B-LVDS/M-LVDS** Bus LVDS (B-LVDS) and Multipoint LVDS (M-LVDS) specifications extend the existing LVDS standard to high-performance multipoint bus applications. Multidrop and multipoint bus configurations may contain any combination of drivers, receivers, and transceivers. Actel LVDS drivers provide the higher drive current required by B-LVDS and M-LVDS to accommodate the loading. The drivers require series terminations for better signal quality and to control voltage swing. Termination is also required at both ends of the bus since the driver can be located anywhere on the bus. These configurations can be implemented using the TRIBUF\_LVDS and BIBUF\_LVDS macros along with appropriate terminations. Multipoint designs using Actel LVDS macros can achieve up to 200 MHz with a maximum of 20 loads. A sample application is given in Figure 2-13. The input and output buffer delays are available in the LVDS section in Table 2-84 on page 2-50. Example: For a bus consisting of 20 equidistant loads, the following terminations provide the required differential voltage, in worst-case Industrial operating conditions, at the farthest receiver: $R_S$ = 60 $\Omega$ and $R_T$ = 70 $\Omega$ , given $Z_0$ = 50 $\Omega$ (2") and $Z_{stub}$ = 50 $\Omega$ (~1.5"). Figure 2-13 • B-LVDS/M-LVDS Multipoint Application Using LVDS I/O Buffers ## **LVPECL** Low-Voltage Positive Emitter-Coupled Logic (LVPECL) is another differential I/O standard. It requires that one data bit be carried through two signal lines. Like LVDS, two pins are needed. It also requires external resistor termination. The full implementation of the LVDS transmitter and receiver is shown in an example in Figure 2-14 on page 2-52. The building blocks of the LVPECL transmitter-receiver are one transmitter macro, one receiver macro, three board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver resistors are different from those used in the LVDS implementation because the output standard specifications are different. Figure 2-14 • LVPECL Circuit Diagram and Board-Level Implementation Table 2-86 • Minimum and Maximum DC Input and Output Levels | DC Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | |--------------|--------------------------------|-------|------|-------|------|-------|------|-------| | VCCI | Supply Voltage | 3. | .0 | 3. | 3 | 3. | 6 | V | | VOL | Output Low Voltage | 0.96 | 1.27 | 1.06 | 1.43 | 1.30 | 1.57 | V | | VOH | Output High Voltage | 1.8 | 2.11 | 1.92 | 2.28 | 2.13 | 2.41 | V | | VIL, VIH | Input Low, Input High Voltages | 0 | 3.6 | 0 | 3.6 | 0 | 3.6 | V | | VODIFF | Differential Output Voltage | 0.625 | 0.97 | 0.625 | 0.97 | 0.625 | 0.97 | V | | VOCM | Output Common-Mode Voltage | 1.762 | 1.98 | 1.762 | 1.98 | 1.762 | 1.98 | V | | VICM | Input Common-Mode Voltage | 1.01 | 2.57 | 1.01 | 2.57 | 1.01 | 2.57 | V | | VIDIFF | Input Differential Voltage | 300 | | 300 | | 300 | | mV | Table 2-87 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | |---------------|----------------|----------------------| | 1.64 | 1.94 | Cross point | Note: \*Measuring point = Vtrip See Table 2-18 on page 2-17 for a complete table of trip points. ## **Timing Characteristics** Table 2-88 • LVPECL Automotive-Case Conditions: T<sub>J</sub> = 135°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.64 | 2.01 | 0.05 | 1.57 | ns | | _1 | 0.55 | 1.71 | 0.04 | 1.34 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. Table 2-89 • LVPECL Automotive-Case Conditions: T<sub>J</sub> = 115°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.63 | 1.95 | 0.05 | 1.52 | ns | | -1 | 0.53 | 1.66 | 0.04 | 1.29 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. 2-52 Revision 5 Table 2-97 • Output Enable Register Propagation Delays Automotive-Case Conditions: T<sub>J</sub> = 115°C, Worst-Case VCC = 1.425 V | Parameter | Description | -1 | Std. | Units | |-----------------------|------------------------------------------------------------------------|------|------|-------| | t <sub>OECLKQ</sub> | Clock-to-Q of the Output Enable Register | 0.53 | 0.62 | ns | | t <sub>OESUD</sub> | Data Setup Time for the Output Enable Register | 0.37 | 0.44 | ns | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | 0.00 | 0.00 | ns | | t <sub>OESUE</sub> | Enable Setup Time for the Output Enable Register | 0.52 | 0.61 | ns | | t <sub>OEHE</sub> | Enable Hold Time for the Output Enable Register | 0.00 | 0.00 | ns | | t <sub>OECLR2Q</sub> | Asynchronous Clear-to-Q of the Output Enable Register | 0.79 | 0.93 | ns | | t <sub>OEPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Enable Register | 0.79 | 0.93 | ns | | t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register | 0.00 | 0.00 | ns | | t <sub>OERECCLR</sub> | Asynchronous Clear Recovery Time for the Output Enable Register | 0.27 | 0.31 | ns | | t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register | 0.00 | 0.00 | ns | | t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register | 0.27 | 0.31 | ns | | t <sub>OEWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Output Enable Register | 0.25 | 0.30 | ns | | t <sub>OEWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.25 | 0.30 | ns | | t <sub>OECKMPWH</sub> | Clock Minimum Pulse Width High for the Output Enable Register | 0.41 | 0.48 | ns | | t <sub>OECKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Enable Register | 0.37 | 0.43 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. 2-62 Revision 5 # **Global Tree Timing Characteristics** Global clock delays include the central rib delay, the spine delay, and the row delay. Delays do not include I/O input buffer clock delays, as these are I/O standard–dependent, and the clock may be driven and conditioned internally by the CCC module. For more details on clock conditioning capabilities, refer to the "Clock Conditioning Circuits" section on page 2-80. Table 2-114 on page 2-79 to Table 2-125 on page 2-97 present minimum and maximum global clock delays within each device. Minimum and maximum delays are measured with minimum and maximum loading. ## **Timing Characteristics** Table 2-108 • A3P060 Global Resource Commercial-Case Conditions: T<sub>.I</sub> = 135°C, VCC = 1.425 V | | | - | -1 | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.87 | 1.16 | 1.02 | 1.37 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.86 | 1.20 | 1.01 | 1.42 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.80 | | 0.94 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.98 | | 1.15 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.35 | | 0.41 | ns | #### Notes: - Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. Table 2-109 • A3P060 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 115°C, VCC = 1.425 V | | | - | -1 | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 0.85 | 1.13 | 1.00 | 1.33 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 0.84 | 1.18 | 0.99 | 1.38 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 0.80 | | 0.94 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 0.98 | | 1.15 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.34 | | 0.40 | ns | #### Notes: - Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. 2-76 Revision 5 Table 2-122 • FIFO Worst-Case Automotive Conditions: $T_J$ = 115°C, VCC = 1.425 V | Parameter | Description | -1 | Std. | Units | |----------------------|---------------------------------------------------|------|------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 1.93 | 1.64 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.03 | 0.02 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.27 | 0.32 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.26 | 0.22 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 3.30 | 2.81 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 1.25 | 1.07 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 2.41 | 2.05 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 2.29 | 1.95 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 8.68 | 7.38 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 2.37 | 2.02 | ns | | t <sub>RSTAF</sub> | RESET Low to Almost Empty/Full Flag Valid | 8.59 | 7.30 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on RD (flow-through) | 1.29 | 1.10 | ns | | | RESET Low to Data Out Low on RD (pipelined) | 1.29 | 1.10 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.40 | 0.34 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 2.10 | 1.79 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.30 | 0.25 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 4.53 | 3.85 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 221 | 260 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-5 on page 2-5 for derating values. | | QN132 | |------------|-----------------| | Pin Number | A3P250 Function | | C17 | IO74RSB2 | | C18 | VCCIB2 | | C19 | TCK | | C20 | VMV2 | | C21 | VPUMP | | C22 | VJTAG | | C23 | VCCIB1 | | C24 | IO53NSB1 | | C25 | IO51NPB1 | | C26 | GCA1/IO50PPB1 | | C27 | GCC0/IO48NDB1 | | C28 | VCCIB1 | | C29 | IO42NDB1 | | C30 | GNDQ | | C31 | GBA1/IO40RSB0 | | C32 | GBB0/IO37RSB0 | | C33 | VCC | | C34 | IO24RSB0 | | C35 | IO19RSB0 | | C36 | IO16RSB0 | | C37 | IO10RSB0 | | C38 | VCCIB0 | | C39 | GAB1/IO03RSB0 | | C40 | VMV0 | | D1 | GND | | D2 | GND | | D3 | GND | | D4 | GND | # **FG256** Note: This is the bottom view of the package. ## Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.actel.com/products/solutions/package/docs.aspx.