Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 624 | | Number of Logic Elements/Cells | 4992 | | Total RAM Bits | 49152 | | Number of I/O | 274 | | Number of Gates | 257000 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 356-LBGA | | Supplier Device Package | 356-BGA (35x35) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epf10k100ebc356-1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Similar to the FLEX 10KE architecture, embedded gate arrays are the fastest-growing segment of the gate array market. As with standard gate arrays, embedded gate arrays implement general logic in a conventional "sea-of-gates" architecture. Additionally, embedded gate arrays have dedicated die areas for implementing large, specialized functions. By embedding functions in silicon, embedded gate arrays reduce die area and increase speed when compared to standard gate arrays. While embedded megafunctions typically cannot be customized, FLEX 10KE devices are programmable, providing the designer with full control over embedded megafunctions and general logic, while facilitating iterative design changes during debugging. Each FLEX 10KE device contains an embedded array and a logic array. The embedded array is used to implement a variety of memory functions or complex logic functions, such as digital signal processing (DSP), wide data-path manipulation, microcontroller applications, and data-transformation functions. The logic array performs the same function as the sea-of-gates in the gate array and is used to implement general logic such as counters, adders, state machines, and multiplexers. The combination of embedded and logic arrays provides the high performance and high density of embedded gate arrays, enabling designers to implement an entire system on a single device. FLEX 10KE devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers the EPC1, EPC2, and EPC16 configuration devices, which configure FLEX 10KE devices via a serial data stream. Configuration data can also be downloaded from system RAM or via the Altera BitBlaster<sup>TM</sup>, ByteBlasterMV<sup>TM</sup>, or MasterBlaster download cables. After a FLEX 10KE device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Because reconfiguration requires less than 85 ms, real-time changes can be made during system operation. FLEX 10KE devices contain an interface that permits microprocessors to configure FLEX 10KE devices serially or in-parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat a FLEX 10KE device as memory and configure it by writing to a virtual memory location, making it easy to reconfigure the device. Figure 1 shows a block diagram of the FLEX 10KE architecture. Each group of LEs is combined into an LAB; groups of LABs are arranged into rows and columns. Each row also contains a single EAB. The LABs and EABs are interconnected by the FastTrack Interconnect routing structure. IOEs are located at the end of each row and column of the FastTrack Interconnect routing structure. Embedded Array Block (EAB) I/O Element IOE IOE IOE IOE IOE IOE IOE IOE IOE (IOE) IOE Column Logic Array Interconnect EAB Logic Array Block (LAB) IOE Logic Element (LE) Row EAB Interconnect Local Interconnect Logic Array Figure 1. FLEX 10KE Device Block Diagram IOE IOE IOE IOE IOE IOE Embedded Array FLEX 10KE devices provide six dedicated inputs that drive the flipflops' control inputs and ensure the efficient distribution of high-speed, low-skew (less than 1.5 ns) control signals. These signals use dedicated routing channels that provide shorter delays and lower skews than the FastTrack Interconnect routing structure. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or an internally generated asynchronous clear signal that clears many registers in the device. IOE IOE The programmable flipflop in the LE can be configured for D, T, JK, or SR operation. The clock, clear, and preset control signals on the flipflop can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the flipflop is bypassed and the output of the LUT drives the output of the LE. The LE has two outputs that drive the interconnect: one drives the local interconnect and the other drives either the row or column FastTrack Interconnect routing structure. The two outputs can be controlled independently. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, can improve LE utilization because the register and the LUT can be used for unrelated functions. The FLEX 10KE architecture provides two types of dedicated high-speed data paths that connect adjacent LEs without using local interconnect paths: carry chains and cascade chains. The carry chain supports high-speed counters and adders and the cascade chain implements wide-input functions with minimum delay. Carry and cascade chains connect all LEs in a LAB as well as all LABs in the same row. Intensive use of carry and cascade chains can reduce routing flexibility. Therefore, the use of these chains should be limited to speed-critical portions of a design. #### Carry Chain The carry chain provides a very fast (as low as 0.2 ns) carry-forward function between LEs. The carry-in signal from a lower-order bit drives forward into the higher-order bit via the carry chain, and feeds into both the LUT and the next portion of the carry chain. This feature allows the FLEX 10KE architecture to implement high-speed counters, adders, and comparators of arbitrary width efficiently. Carry chain logic can be created automatically by the Altera Compiler during design processing, or manually by the designer during design entry. Parameterized functions such as LPM and DesignWare functions automatically take advantage of carry chains. Carry chains longer than eight LEs are automatically implemented by linking LABs together. For enhanced fitting, a long carry chain skips alternate LABs in a row. A carry chain longer than one LAB skips either from even-numbered LAB to even-numbered LAB, or from odd-numbered LAB to odd-numbered LAB. For example, the last LE of the first LAB in a row carries to the first LE of the third LAB in the row. The carry chain does not cross the EAB at the middle of the row. For instance, in the EPF10K50E device, the carry chain stops at the eighteenth LAB and a new one begins at the nineteenth LAB. #### LE Operating Modes The FLEX 10KE LE can operate in the following four modes: - Normal mode - Arithmetic mode - Up/down counter mode - Clearable counter mode Each of these modes uses LE resources differently. In each mode, seven available inputs to the LE—the four data inputs from the LAB local interconnect, the feedback from the programmable register, and the carry-in and cascade-in from the previous LE—are directed to different destinations to implement the desired logic function. Three inputs to the LE provide clock, clear, and preset control for the register. The Altera software, in conjunction with parameterized functions such as LPM and DesignWare functions, automatically chooses the appropriate mode for common functions such as counters, adders, and multipliers. If required, the designer can also create special-purpose functions that use a specific LE operating mode for optimal performance. The architecture provides a synchronous clock enable to the register in all four modes. The Altera software can set DATA1 to enable the register synchronously, providing easy implementation of fully synchronous designs. #### Clearable Counter Mode The clearable counter mode is similar to the up/down counter mode, but supports a synchronous clear instead of the up/down control. The clear function is substituted for the cascade-in signal in the up/down counter mode. Use 2 three-input LUTs: one generates the counter data, and the other generates the fast carry bit. Synchronous loading is provided by a 2-to-1 multiplexer. The output of this multiplexer is ANDed with a synchronous clear signal. #### Internal Tri-State Emulation Internal tri-state emulation provides internal tri-states without the limitations of a physical tri-state bus. In a physical tri-state bus, the tri-state buffers' output enable (OE) signals select which signal drives the bus. However, if multiple OE signals are active, contending signals can be driven onto the bus. Conversely, if no OE signals are active, the bus will float. Internal tri-state emulation resolves contending tri-state buffers to a low value and floating buses to a high value, thereby eliminating these problems. The Altera software automatically implements tri-state bus functionality with a multiplexer. ### Clear & Preset Logic Control Logic for the programmable register's clear and preset functions is controlled by the DATA3, LABCTRL1, and LABCTRL2 inputs to the LE. The clear and preset control structure of the LE asynchronously loads signals into a register. Either LABCTRL1 or LABCTRL2 can control the asynchronous clear. Alternatively, the register can be set up so that LABCTRL1 implements an asynchronous load. The data to be loaded is driven to DATA3; when LABCTRL1 is asserted, DATA3 is loaded into the register. During compilation, the Altera Compiler automatically selects the best control signal implementation. Because the clear and preset functions are active-low, the Compiler automatically assigns a logic high to an unused clear or preset. The clear and preset logic is implemented in one of the following six modes chosen during design entry: - Asynchronous clear - Asynchronous preset - Asynchronous clear and preset - Asynchronous load with clear - Asynchronous load with preset - Asynchronous load without clear or preset In addition to the six clear and preset modes, FLEX 10KE devices provide a chip-wide reset pin that can reset all registers in the device. Use of this feature is set during design entry. In any of the clear and preset modes, the chip-wide reset overrides all other signals. Registers with asynchronous presets may be preset when the chip-wide reset is asserted. Inversion can be used to implement the asynchronous preset. Figure 12 shows examples of how to setup the preset and clear inputs for the desired functionality. Figure 12. FLEX 10KE LE Clear & Preset Modes #### **Asynchronous Clear** The flipflop can be cleared by either LABCTRL1 or LABCTRL2. In this mode, the preset signal is tied to VCC to deactivate it. #### **Asynchronous Preset** An asynchronous preset is implemented as an asynchronous load, or with an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRL1 asynchronously loads a one into the register. Alternatively, the Altera software can provide preset control by using the clear and inverting the input and output of the register. Inversion control is available for the inputs to both LEs and IOEs. Therefore, if a register is preset by only one of the two LABCTRL signals, the DATA3 input is not needed and can be used for one of the LE operating modes. #### Asynchronous Preset & Clear When implementing asynchronous clear and preset, LABCTRL1 controls the preset and LABCTRL2 controls the clear. DATA3 is tied to VCC, so that asserting LABCTRL1 asynchronously loads a one into the register, effectively presetting the register. Asserting LABCTRL2 clears the register. #### **Asynchronous Load with Clear** When implementing an asynchronous load in conjunction with the clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. LABCTRL2 implements the clear by controlling the register clear; LABCTRL2 does not have to feed the preset circuits. #### **Asynchronous Load with Preset** When implementing an asynchronous load in conjunction with preset, the Altera software provides preset control by using the clear and inverting the input and output of the register. Asserting LABCTRL2 presets the register, while asserting LABCTRL1 loads the register. The Altera software inverts the signal that drives DATA3 to account for the inversion of the register's output. #### **Asynchronous Load without Preset or Clear** When implementing an asynchronous load without preset or clear, LABCTRL1 implements the asynchronous load of DATA3 by controlling the register preset and clear. #### Row-to-IOE Connections When an IOE is used as an input signal, it can drive two separate row channels. The signal is accessible by all LEs within that row. When an IOE is used as an output, the signal is driven by a multiplexer that selects a signal from the row channels. Up to eight IOEs connect to each side of each row channel (see Figure 16). Figure 16. FLEX 10KE Row-to-IOE Connections The values for m and n are provided in Table 10. Table 10 lists the FLEX 10KE row-to-IOE interconnect resources. | Table 10. FLEX 10KE Row-to-IOE Interconnect Resources | | | | | | | | | |-------------------------------------------------------|----------------------|--------------------------|--|--|--|--|--|--| | Device | Channels per Row (n) | Row Channels per Pin (m) | | | | | | | | EPF10K30E | 216 | 27 | | | | | | | | EPF10K50E<br>EPF10K50S | 216 | 27 | | | | | | | | EPF10K100E | 312 | 39 | | | | | | | | EPF10K130E | 312 | 39 | | | | | | | | EPF10K200E<br>EPF10K200S | 312 | 39 | | | | | | | # IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All FLEX 10KE devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. FLEX 10KE devices can also be configured using the JTAG pins through the BitBlaster or ByteBlasterMV download cable, or via hardware that uses the Jam<sup>TM</sup> STAPL programming and test language. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. FLEX 10KE devices support the JTAG instructions shown in Table 15. | Table 15. FLEX 10KE JTAG Instructions | | | | | | | |---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | JTAG Instruction | Description | | | | | | | SAMPLE/PRELOAD | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. | | | | | | | EXTEST | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | | | | | | BYPASS | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation. | | | | | | | USERCODE | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO. | | | | | | | IDCODE | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO. | | | | | | | ICR Instructions | These instructions are used when configuring a FLEX 10KE device via JTAG ports with a BitBlaster or ByteBlasterMV download cable, or using a Jam File (.jam) or Jam Byte-Code File (.jbc) via an embedded processor. | | | | | | The instruction register length of FLEX 10KE devices is 10 bits. The USERCODE register length in FLEX 10KE devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 16 and 17 show the boundary-scan register length and device IDCODE information for FLEX 10KE devices. | Table 16. FLEX 10KE Boundary-Scan Register Length | | | | | | | |---------------------------------------------------|-------|--|--|--|--|--| | Device Boundary-Scan Register Length | | | | | | | | EPF10K30E | 690 | | | | | | | EPF10K50E<br>EPF10K50S | 798 | | | | | | | EPF10K100E | 1,050 | | | | | | | EPF10K130E | 1,308 | | | | | | | EPF10K200E<br>EPF10K200S | 1,446 | | | | | | to Be Driven Figure 20. FLEX 10KE JTAG Waveforms TMS TDI t<sub>JPSU</sub> TCK t<sub>JPZX</sub> t <sub>JPXZ</sub> $\mathbf{t}_{\mathsf{JPCO}}$ TDO t<sub>JSH</sub> t<sub>JSSU</sub> Signal to Be Captured t<sub>JSCO</sub>t<sub>JSZX</sub> t<sub>JSXZ</sub> Signal Figure 20 shows the timing requirements for the JTAG signals. Table 18 shows the timing parameters and values for FLEX 10KE devices. | Table 18. FLEX 10KE JTAG Timing Parameters & Values | | | | | | | | | | |-----------------------------------------------------|------------------------------------------------|-----|-----|------|--|--|--|--|--| | Symbol | Parameter | Min | Max | Unit | | | | | | | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | | | | | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | | | | | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | | | | | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | | | | | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | | | | | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | | | | | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | | | | | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | | | | | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | | | | | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | | | | | | t <sub>JSCO</sub> | Update register clock to output | | 35 | ns | | | | | | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 35 | ns | | | | | | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 35 | ns | | | | | | Figure 25. FLEX 10KE Device LE Timing Model Figure 28. Synchronous Bidirectional Pin External Timing Model Tables 24 through 28 describe the FLEX 10KE device internal timing parameters. Tables 29 through 30 describe the FLEX 10KE external timing parameters and their symbols. | Symbol | Parameter | Condition | | | | | | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--| | t <sub>LUT</sub> | LUT delay for data-in | | | | | | | | t <sub>CLUT</sub> | LUT delay for carry-in | | | | | | | | t <sub>RLUT</sub> | LUT delay for LE register feedback | | | | | | | | t <sub>PACKED</sub> | Data-in to packed register delay | | | | | | | | t <sub>EN</sub> | LE register enable delay | | | | | | | | t <sub>CICO</sub> | Carry-in to carry-out delay | | | | | | | | t <sub>CGEN</sub> | Data-in to carry-out delay | | | | | | | | t <sub>CGENR</sub> | LE register feedback to carry-out delay | | | | | | | | t <sub>CASC</sub> | Cascade-in to cascade-out delay | | | | | | | | $t_{C}$ | LE register control signal delay | | | | | | | | t <sub>CO</sub> | LE register clock-to-output delay | | | | | | | | t <sub>COMB</sub> | Combinatorial delay | | | | | | | | t <sub>SU</sub> | LE register setup time for data and enable signals before clock; LE register recovery time after asynchronous clear, preset, or load | | | | | | | | $t_H$ | LE register hold time for data and enable signals after clock | | | | | | | | t <sub>PRE</sub> | LE register preset delay | | | | | | | | Table 26. EA | B Timing Microparameters Note (1) | | |------------------------|------------------------------------------------------------------------|------------| | Symbol | Parameter | Conditions | | t <sub>EABDATA1</sub> | Data or address delay to EAB for combinatorial input | | | t <sub>EABDATA2</sub> | Data or address delay to EAB for registered input | | | t <sub>EABWE1</sub> | Write enable delay to EAB for combinatorial input | | | t <sub>EABWE2</sub> | Write enable delay to EAB for registered input | | | t <sub>EABRE1</sub> | Read enable delay to EAB for combinatorial input | | | t <sub>EABRE2</sub> | Read enable delay to EAB for registered input | | | t <sub>EABCLK</sub> | EAB register clock delay | | | t <sub>EABCO</sub> | EAB register clock-to-output delay | | | t <sub>EABBYPASS</sub> | Bypass register delay | | | t <sub>EABSU</sub> | EAB register setup time before clock | | | t <sub>EABH</sub> | EAB register hold time after clock | | | t <sub>EABCLR</sub> | EAB register asynchronous clear time to output delay | | | $t_{AA}$ | Address access delay (including the read enable to output delay) | | | $t_{WP}$ | Write pulse width | | | $t_{RP}$ | Read pulse width | | | t <sub>WDSU</sub> | Data setup time before falling edge of write pulse | (5) | | $t_{WDH}$ | Data hold time after falling edge of write pulse | (5) | | t <sub>WASU</sub> | Address setup time before rising edge of write pulse | (5) | | $t_{WAH}$ | Address hold time after falling edge of write pulse | (5) | | t <sub>RASU</sub> | Address setup time with respect to the falling edge of the read enable | | | t <sub>RAH</sub> | Address hold time with respect to the falling edge of the read enable | | | $t_{WO}$ | Write enable to data output valid delay | | | $t_{DD}$ | Data-in to data-out valid delay | | | t <sub>EABOUT</sub> | Data-out delay | | | t <sub>EABCH</sub> | Clock high time | | | t <sub>EABCL</sub> | Clock low time | | | Table 34. EPF10K30E Device EAB Internal Timing Macroparameters Note (1) | | | | | | | | | |-------------------------------------------------------------------------|---------|---------|---------|----------|---------|----------|------|--| | Symbol | -1 Spee | d Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>EABAA</sub> | | 6.4 | | 7.6 | | 8.8 | ns | | | t <sub>EABRCOMB</sub> | 6.4 | | 7.6 | | 8.8 | | ns | | | t <sub>EABRCREG</sub> | 4.4 | | 5.1 | | 6.0 | | ns | | | t <sub>EABWP</sub> | 2.5 | | 2.9 | | 3.3 | | ns | | | t <sub>EABWCOMB</sub> | 6.0 | | 7.0 | | 8.0 | | ns | | | t <sub>EABWCREG</sub> | 6.8 | | 7.8 | | 9.0 | | ns | | | t <sub>EABDD</sub> | | 5.7 | | 6.7 | | 7.7 | ns | | | t <sub>EABDATA</sub> CO | | 0.8 | | 0.9 | | 1.1 | ns | | | t <sub>EABDATASU</sub> | 1.5 | | 1.7 | | 2.0 | | ns | | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWESU</sub> | 1.3 | | 1.4 | | 1.7 | | ns | | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWDSU</sub> | 1.5 | | 1.7 | | 2.0 | | ns | | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>EABWASU</sub> | 3.0 | | 3.6 | | 4.3 | | ns | | | t <sub>EABWAH</sub> | 0.5 | | 0.5 | | 0.4 | | ns | | | t <sub>EABWO</sub> | | 5.1 | | 6.0 | | 6.8 | ns | | | Table 41. EPF10 | K50E Device | EAB Interna | l Timing Ma | croparamet | ers Note | (1) | | |------------------------|-------------|-------------|-------------|----------------|----------|----------|------| | Symbol | -1 Spee | d Grade | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>EABAA</sub> | | 6.4 | | 7.6 | | 10.2 | ns | | t <sub>EABRCOMB</sub> | 6.4 | | 7.6 | | 10.2 | | ns | | t <sub>EABRCREG</sub> | 4.4 | | 5.1 | | 7.0 | | ns | | t <sub>EABWP</sub> | 2.5 | | 2.9 | | 3.9 | | ns | | t <sub>EABWCOMB</sub> | 6.0 | | 7.0 | | 9.5 | | ns | | t <sub>EABWCREG</sub> | 6.8 | | 7.8 | | 10.6 | | ns | | t <sub>EABDD</sub> | | 5.7 | | 6.7 | | 9.0 | ns | | t <sub>EABDATACO</sub> | | 0.8 | | 0.9 | | 1.3 | ns | | t <sub>EABDATASU</sub> | 1.5 | | 1.7 | | 2.3 | | ns | | t <sub>EABDATAH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWESU</sub> | 1.3 | | 1.4 | | 2.0 | | ns | | t <sub>EABWEH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWDSU</sub> | 1.5 | | 1.7 | | 2.3 | | ns | | t <sub>EABWDH</sub> | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>EABWASU</sub> | 3.0 | | 3.6 | | 4.8 | | ns | | t <sub>EABWAH</sub> | 0.5 | | 0.5 | | 0.8 | | ns | | t <sub>EABWO</sub> | | 5.1 | | 6.0 | | 8.1 | ns | | Table 42. EPF10 | K50E Device | Interconnec | t Timing Mid | croparamete | ers Note | (1) | | |--------------------------|-------------|-------------|--------------|-------------|----------|----------|------| | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spec | ed Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | t <sub>DIN2IOE</sub> | | 3.5 | | 4.3 | | 5.6 | ns | | t <sub>DIN2LE</sub> | | 2.1 | | 2.5 | | 3.4 | ns | | t <sub>DIN2DATA</sub> | | 2.2 | | 2.4 | | 3.1 | ns | | t <sub>DCLK2IOE</sub> | | 2.9 | | 3.5 | | 4.7 | ns | | t <sub>DCLK2LE</sub> | | 2.1 | | 2.5 | | 3.4 | ns | | t <sub>SAMELAB</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>SAMEROW</sub> | | 1.1 | | 1.1 | | 1.5 | ns | | t <sub>SAME</sub> COLUMN | | 0.8 | | 1.0 | | 1.3 | ns | | t <sub>DIFFROW</sub> | | 1.9 | | 2.1 | | 2.8 | ns | | t <sub>TWOROWS</sub> | | 3.0 | | 3.2 | | 4.3 | ns | | t <sub>LEPERIPH</sub> | | 3.1 | | 3.3 | | 3.7 | ns | | t <sub>LABCARRY</sub> | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>LABCASC</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | Table 59. EPF10K200E Device LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | | |------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|------|--| | Symbol | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit | | | | Min | Max | Min | Max | Min | Max | | | | $t_H$ | 0.9 | | 1.1 | | 1.5 | | ns | | | t <sub>PRE</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | t <sub>CLR</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | | Table 60. EPF10K200E Device IOE Timing Microparameters Note (1) | | | | | | | | |-----------------------------------------------------------------|---------|----------|---------|----------------|-----|----------|------| | Symbol | -1 Spee | ed Grade | -2 Spee | -2 Speed Grade | | ed Grade | Unit | | | Min | Max | Min | Max | Min | Max | | | $t_{IOD}$ | | 1.6 | | 1.9 | | 2.6 | ns | | $t_{IOC}$ | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>IOCO</sub> | | 1.6 | | 1.9 | | 2.6 | ns | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>IOSU</sub> | 0.8 | | 0.9 | | 1.2 | | ns | | t <sub>IOH</sub> | 0.7 | | 0.8 | | 1.1 | | ns | | t <sub>IOCLR</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>OD1</sub> | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>OD2</sub> | | 0.1 | | 0.2 | | 0.7 | ns | | t <sub>OD3</sub> | | 2.5 | | 3.0 | | 3.9 | ns | | $t_{XZ}$ | | 4.4 | | 5.3 | | 7.1 | ns | | t <sub>ZX1</sub> | | 4.4 | | 5.3 | | 7.1 | ns | | $t_{ZX2}$ | | 3.9 | | 4.8 | | 6.9 | ns | | $t_{ZX3}$ | | 6.3 | | 7.6 | | 10.1 | ns | | t <sub>INREG</sub> | | 4.8 | | 5.7 | | 7.7 | ns | | t <sub>IOFD</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | t <sub>INCOMB</sub> | | 1.5 | | 1.8 | | 2.4 | ns | | Table 66. EPF10K50S Device LE Timing Microparameters (Part 2 of 2) Note (1) | | | | | | | | | | |-----------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>CGENR</sub> | | 0.1 | | 0.1 | | 0.1 | ns | | | | t <sub>CASC</sub> | | 0.5 | | 0.8 | | 1.0 | ns | | | | $t_{C}$ | | 0.5 | | 0.6 | | 0.8 | ns | | | | $t_{CO}$ | | 0.6 | | 0.6 | | 0.7 | ns | | | | t <sub>COMB</sub> | | 0.3 | | 0.4 | | 0.5 | ns | | | | $t_{SU}$ | 0.5 | | 0.6 | | 0.7 | | ns | | | | $t_H$ | 0.5 | | 0.6 | | 0.8 | | ns | | | | t <sub>PRE</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | | | t <sub>CLR</sub> | | 0.8 | | 1.0 | | 1.2 | ns | | | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | | ns | | | | Table 67. EPF10K50S Device IOE Timing Microparameters Note (1) | | | | | | | | | | |----------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | $t_{IOD}$ | | 1.3 | | 1.3 | | 1.9 | ns | | | | $t_{IOC}$ | | 0.3 | | 0.4 | | 0.4 | ns | | | | t <sub>IOCO</sub> | | 1.7 | | 2.1 | | 2.6 | ns | | | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | | t <sub>IOSU</sub> | 0.8 | | 1.0 | | 1.3 | | ns | | | | t <sub>IOH</sub> | 0.4 | | 0.5 | | 0.6 | | ns | | | | t <sub>IOCLR</sub> | | 0.2 | | 0.2 | | 0.4 | ns | | | | t <sub>OD1</sub> | | 1.2 | | 1.2 | | 1.9 | ns | | | | t <sub>OD2</sub> | | 0.7 | | 0.8 | | 1.7 | ns | | | | $t_{OD3}$ | | 2.7 | | 3.0 | | 4.3 | ns | | | | $t_{XZ}$ | | 4.7 | | 5.7 | | 7.5 | ns | | | | $t_{ZX1}$ | | 4.7 | | 5.7 | | 7.5 | ns | | | | $t_{ZX2}$ | | 4.2 | | 5.3 | | 7.3 | ns | | | | $t_{ZX3}$ | | 6.2 | | 7.5 | | 9.9 | ns | | | | t <sub>INREG</sub> | | 3.5 | | 4.2 | | 5.6 | ns | | | | t <sub>IOFD</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | | | t <sub>INCOMB</sub> | | 1.1 | | 1.3 | | 1.8 | ns | | | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |------------------------|----------------|-----|----------------|-----|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>DRR</sub> | | 8.0 | | 9.5 | | 12.5 | ns | | t <sub>INSU</sub> (2) | 2.4 | | 2.9 | | 3.9 | | ns | | t <sub>INH</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>оитсо</sub> (2) | 2.0 | 4.3 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | t <sub>INSU</sub> (3) | 2.4 | | 2.9 | | | | ns | | t <sub>INH</sub> (3) | 0.0 | | 0.0 | | | | ns | | t <sub>оитсо</sub> (3) | 0.5 | 3.3 | 0.5 | 4.1 | | | ns | | t <sub>PCISU</sub> | 2.4 | | 2.9 | | _ | | ns | | t <sub>PCIH</sub> | 0.0 | | 0.0 | | _ | | ns | | t <sub>PCICO</sub> | 2.0 | 6.0 | 2.0 | 7.7 | _ | - | ns | | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |----------------------------|----------------|-----|----------------|-----|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>INSUBIDIR</sub> (2) | 2.7 | | 3.2 | | 4.3 | | ns | | t <sub>INHBIDIR</sub> (2) | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INHBIDIR</sub> (3) | 0.0 | | 0.0 | | - | | ns | | t <sub>INSUBIDIR</sub> (3) | 3.7 | | 4.2 | | - | | ns | | toutcobidir (2) | 2.0 | 4.5 | 2.0 | 5.2 | 2.0 | 7.3 | ns | | t <sub>XZBIDIR</sub> (2) | | 6.8 | | 7.8 | | 10.1 | ns | | t <sub>ZXBIDIR</sub> (2) | | 6.8 | | 7.8 | | 10.1 | ns | | toutcobidir (3) | 0.5 | 3.5 | 0.5 | 4.2 | - | - | | | xzbidir (3) | | 6.8 | | 8.4 | | - | ns | | t <sub>ZXBIDIR</sub> (3) | | 6.8 | | 8.4 | | _ | ns | # Notes to tables: - All timing parameters are described in Tables 24 through 30. This parameter is measured without use of the ClockLock or ClockBoost circuits. - This parameter is measured with use of the ClockLock or ClockBoost circuits (3) | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | |---------------------|----------------|-----|----------------|-----|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | $t_{LUT}$ | | 0.7 | | 0.8 | | 1.2 | ns | | $t_{CLUT}$ | | 0.4 | | 0.5 | | 0.6 | ns | | $t_{RLUT}$ | | 0.5 | | 0.7 | | 0.9 | ns | | t <sub>PACKED</sub> | | 0.4 | | 0.5 | | 0.7 | ns | | t <sub>EN</sub> | | 0.6 | | 0.5 | | 0.6 | ns | | t <sub>CICO</sub> | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>CGEN</sub> | | 0.3 | | 0.4 | | 0.6 | ns | | t <sub>CGENR</sub> | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>CASC</sub> | | 0.7 | | 0.8 | | 1.2 | ns | | $t_C$ | | 0.5 | | 0.6 | | 0.8 | ns | | $t_{\rm CO}$ | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>COMB</sub> | | 0.3 | | 0.6 | | 0.8 | ns | | t <sub>SU</sub> | 0.4 | | 0.6 | | 0.7 | | ns | | t <sub>H</sub> | 1.0 | | 1.1 | | 1.5 | | ns | | t <sub>PRE</sub> | | 0.4 | | 0.6 | | 0.8 | ns | | t <sub>CLR</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>CH</sub> | 2.0 | | 2.5 | | 3.0 | | ns | | $t_{CL}$ | 2.0 | | 2.5 | | 3.0 | İ | ns | | Table 74. EPF10K200S Device IOE Timing Microparameters (Part 1 of 2) Note (1) | | | | | | | | | |-------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--| | Symbol | -1 Speed Grade | | -2 Speed Grade | | -3 Speed Grade | | Unit | | | | Min | Max | Min | Max | Min | Max | | | | $t_{IOD}$ | | 1.8 | | 1.9 | | 2.6 | ns | | | t <sub>IOC</sub> | | 0.3 | | 0.3 | | 0.5 | ns | | | t <sub>IOCO</sub> | | 1.7 | | 1.9 | | 2.6 | ns | | | t <sub>IOCOMB</sub> | | 0.5 | | 0.6 | | 0.8 | ns | | | t <sub>IOSU</sub> | 0.8 | | 0.9 | | 1.2 | | ns | | | t <sub>IOH</sub> | 0.4 | | 0.8 | | 1.1 | | ns | | | t <sub>IOCLR</sub> | | 0.2 | | 0.2 | | 0.3 | ns | | | t <sub>OD1</sub> | | 1.3 | | 0.7 | | 0.9 | ns | | | t <sub>OD2</sub> | | 0.8 | | 0.2 | | 0.4 | ns | | | t <sub>OD3</sub> | | 2.9 | | 3.0 | | 3.9 | ns | | | $t_{XZ}$ | | 5.0 | | 5.3 | | 7.1 | ns | | | t <sub>ZX1</sub> | | 5.0 | | 5.3 | | 7.1 | ns | | During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*. SRAM configuration elements allow FLEX 10KE devices to be reconfigured in-circuit by loading new configuration data into the device. Real-time reconfiguration is performed by forcing the device into command mode with a device pin, loading different configuration data, reinitializing the device, and resuming user-mode operation. The entire reconfiguration process requires less than 85 ms and can be used to reconfigure an entire system dynamically. In-field upgrades can be performed by distributing new configuration files. Before and during configuration, all I/O pins (except dedicated inputs, clock, or configuration pins) are pulled high by a weak pull-up resistor. ## **Programming Files** Despite being function- and pin-compatible, FLEX 10KE devices are not programming- or configuration file-compatible with FLEX 10K or FLEX 10KA devices. A design therefore must be recompiled before it is transferred from a FLEX 10K or FLEX 10KA device to an equivalent FLEX 10KE device. This recompilation should be performed both to create a new programming or configuration file and to check design timing in FLEX 10KE devices, which has different timing characteristics than FLEX 10K or FLEX 10KA devices. FLEX 10KE devices are generally pin-compatible with equivalent FLEX 10KA devices. In some cases, FLEX 10KE devices have fewer I/O pins than the equivalent FLEX 10KA devices. Table 81 shows which FLEX 10KE devices have fewer I/O pins than equivalent FLEX 10KA devices. However, power, ground, JTAG, and configuration pins are the same on FLEX 10KA and FLEX 10KE devices, enabling migration from a FLEX 10KA design to a FLEX 10KE design.