# E·XF

#### Intel - EPF10K100EBC356-3 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding Embedded - FPGAs (Field Programmable Gate Array)

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details |  |
|---------|--|
|---------|--|

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 624                                                          |
| Number of Logic Elements/Cells | 4992                                                         |
| Total RAM Bits                 | 49152                                                        |
| Number of I/O                  | 274                                                          |
| Number of Gates                | 257000                                                       |
| Voltage - Supply               | 2.375V ~ 2.625V                                              |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | 0°C ~ 70°C (TA)                                              |
| Package / Case                 | 356-LBGA                                                     |
| Supplier Device Package        | 356-BGA (35x35)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/epf10k100ebc356-3 |
|                                |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 4. FLEX 10KE Package Sizes                                                                 |                     |                 |                         |                            |                    |                            |                |                    |                            |  |
|--------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------------------|----------------------------|--------------------|----------------------------|----------------|--------------------|----------------------------|--|
| Device                                                                                           | 144-<br>Pin<br>TQFP | 208-Pin<br>PQFP | 240-Pin<br>PQFP<br>RQFP | 256-Pin<br>FineLine<br>BGA | 356-<br>Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 599-Pin<br>PGA | 600-<br>Pin<br>BGA | 672-Pin<br>FineLine<br>BGA |  |
| Pitch (mm)                                                                                       | 0.50                | 0.50            | 0.50                    | 1.0                        | 1.27               | 1.0                        | -              | 1.27               | 1.0                        |  |
| Area (mm <sup>2</sup> )                                                                          | 484                 | 936             | 1,197                   | 289                        | 1,225              | 529                        | 3,904          | 2,025              | 729                        |  |
| $\begin{array}{l} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 22 × 22             | 30.6 × 30.6     | 34.6×34.6               | 17 × 17                    | 35×35              | 23 × 23                    | 62.5 × 62.5    | 45×45              | 27 × 27                    |  |

## General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

The ability to reconfigure FLEX 10KE devices enables 100% testing prior to shipment and allows the designer to focus on simulation and design verification. FLEX 10KE reconfigurability eliminates inventory management for gate array designs and generation of test vectors for fault coverage.

Table 5 shows FLEX 10KE performance for some common designs. All performance values were obtained with Synopsys DesignWare or LPM functions. Special design techniques are not required to implement the applications; the designer simply infers or instantiates a function in a Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or schematic design file.

| Table 5. FLEX TOKE Performance              |          |         |                |                |                |     |  |  |  |  |
|---------------------------------------------|----------|---------|----------------|----------------|----------------|-----|--|--|--|--|
| Application                                 | Resource | es Used | Performance    |                |                |     |  |  |  |  |
|                                             | LEs      | EABs    | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |     |  |  |  |  |
| 16-bit loadable counter                     | 16       | 0       | 285            | 250            | 200            | MHz |  |  |  |  |
| 16-bit accumulator                          | 16       | 0       | 285            | 250            | 200            | MHz |  |  |  |  |
| 16-to-1 multiplexer (1)                     | 10       | 0       | 3.5            | 4.9            | 7.0            | ns  |  |  |  |  |
| 16-bit multiplier with 3-stage pipeline (2) | 592      | 0       | 156            | 131            | 93             | MHz |  |  |  |  |
| $256 \times 16$ RAM read cycle speed (2)    | 0        | 1       | 196            | 154            | 118            | MHz |  |  |  |  |
| $256 \times 16$ RAM write cycle speed (2)   | 0        | 1       | 185            | 143            | 106            | MHz |  |  |  |  |

#### Table 5. FLEX 10KE Performance

#### Notes:

(1) This application uses combinatorial inputs and outputs.

(2) This application uses registered inputs and outputs.

Table 6 shows FLEX 10KE performance for more complex designs. These designs are available as Altera MegaCore $^{\circ}$  functions.

| Table 6. FLEX 10KE Performance for Complex Designs           |          |                |                |                |        |  |  |  |  |
|--------------------------------------------------------------|----------|----------------|----------------|----------------|--------|--|--|--|--|
| Application                                                  | LEs Used | Performance    |                |                |        |  |  |  |  |
|                                                              |          | -1 Speed Grade | -2 Speed Grade | -3 Speed Grade |        |  |  |  |  |
| 8-bit, 16-tap parallel finite impulse response (FIR) filter  | 597      | 192            | 156            | 116            | MSPS   |  |  |  |  |
| 8-bit, 512-point fast Fourier                                | 1,854    | 23.4           | 28.7           | 38.9           | µs (1) |  |  |  |  |
| transform (FFT) function                                     |          | 113            | 92             | 68             | MHz    |  |  |  |  |
| a16450 universal asynchronous<br>receiver/transmitter (UART) | 342      | 36             | 28             | 20.5           | MHz    |  |  |  |  |

#### Note:

(1) These values are for calculation time. Calculation time = number of clocks required /  $f_{max}$ . Number of clocks required = ceiling [log 2 (points)/2] × [points +14 + ceiling]

For more information on FLEX device configuration, see the following documents:

- Configuration Devices for APEX & FLEX Devices Data Sheet
- BitBlaster Serial Download Cable Data Sheet
- ByteBlasterMV Parallel Port Download Cable Data Sheet
- MasterBlaster Download Cable Data Sheet
- Application Note 116 (Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices)

FLEX 10KE devices are supported by the Altera development systems, which are integrated packages that offer schematic, text (including AHDL), and waveform design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, and device configuration. The Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX workstation-based EDA tools.

The Altera software works easily with common gate array EDA tools for synthesis and simulation. For example, the Altera software can generate Verilog HDL files for simulation with tools such as Cadence Verilog-XL. Additionally, the Altera software contains EDA libraries that use devicespecific features such as carry chains, which are used for fast counter and arithmetic functions. For instance, the Synopsys Design Compiler library supplied with the Altera development system includes DesignWare functions that are optimized for the FLEX 10KE architecture.

The Altera development system runs on Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800.



See the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet for more information. The EAB can also be used for bidirectional, dual-port memory applications where two ports read or write simultaneously. To implement this type of dual-port memory, two EABs are used to support two simultaneous read or writes.

Alternatively, one clock and clock enable can be used to control the input registers of the EAB, while a different clock and clock enable control the output registers (see Figure 2).



#### Notes:

- (1) All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
- (2) EPF10K30E and EPF10K50E devices have 88 EAB local interconnect channels; EPF10K100E, EPF10K130E, and EPF10K200E devices have 104 EAB local interconnect channels.

EABs provide flexible options for driving and controlling clock signals. Different clocks and clock enables can be used for reading and writing to the EAB. Registers can be independently inserted on the data input, EAB output, write address, write enable signals, read address, and read enable signals. The global signals and the EAB local interconnect can drive write enable, read enable, and clock enable signals. The global signals, dedicated clock pins, and EAB local interconnect can drive the EAB clock signals. Because the LEs drive the EAB local interconnect, the LEs can control write enable, read enable, clear, clock, and clock enable signals.

An EAB is fed by a row interconnect and can drive out to row and column interconnects. Each EAB output can drive up to two row channels and up to two column channels; the unused row channel can be driven by other LEs. This feature increases the routing resources available for EAB outputs (see Figures 2 and 4). The column interconnect, which is adjacent to the EAB, has twice as many channels as other columns in the device.

#### Logic Array Block

An LAB consists of eight LEs, their associated carry and cascade chains, LAB control signals, and the LAB local interconnect. The LAB provides the coarse-grained structure to the FLEX 10KE architecture, facilitating efficient routing with optimum device utilization and high performance (see Figure 7).



#### Figure 11. FLEX 10KE LE Operating Modes









#### **Clearable Counter Mode**



In addition to the six clear and preset modes, FLEX 10KE devices provide a chip-wide reset pin that can reset all registers in the device. Use of this feature is set during design entry. In any of the clear and preset modes, the chip-wide reset overrides all other signals. Registers with asynchronous presets may be preset when the chip-wide reset is asserted. Inversion can be used to implement the asynchronous preset. Figure 12 shows examples of how to setup the preset and clear inputs for the desired functionality.



#### FastTrack Interconnect Routing Structure

In the FLEX 10KE architecture, connections between LEs, EABs, and device I/O pins are provided by the FastTrack Interconnect routing structure, which is a series of continuous horizontal and vertical routing channels that traverses the device. This global routing structure provides predictable performance, even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance.

The FastTrack Interconnect routing structure consists of row and column interconnect channels that span the entire device. Each row of LABs is served by a dedicated row interconnect. The row interconnect can drive I/O pins and feed other LABs in the row. The column interconnect routes signals between rows and can drive I/O pins.

Row channels drive into the LAB or EAB local interconnect. The row signal is buffered at every LAB or EAB to reduce the effect of fan-out on delay. A row channel can be driven by an LE or by one of three column channels. These four signals feed dual 4-to-1 multiplexers that connect to two specific row channels. These multiplexers, which are connected to each LE, allow column channels to drive row channels even when all eight LEs in a LAB drive the row interconnect.

Each column of LABs or EABs is served by a dedicated column interconnect. The column interconnect that serves the EABs has twice as many channels as other column interconnects. The column interconnect can then drive I/O pins or another row's interconnect to route the signals to other LABs or EABs in the device. A signal from the column interconnect, which can be either the output of a LE or an input from an I/O pin, must be routed to the row interconnect before it can enter a LAB or EAB. Each row channel that is driven by an IOE or EAB can drive one specific column channel.

Access to row and column channels can be switched between LEs in adjacent pairs of LABs. For example, a LE in one LAB can drive the row and column channels normally driven by a particular LE in the adjacent LAB in the same row, and vice versa. This flexibility enables routing resources to be used more efficiently (see Figure 13). When dedicated inputs drive non-inverted and inverted peripheral clears, clock enables, and output enables, two signals on the peripheral control bus will be used.

Tables 8 and 9 list the sources for each peripheral control signal, and show how the output enable, clock enable, clock, and clear signals share 12 peripheral control signals. The tables also show the rows that can drive global signals.

| Table 8. Peripheral Bus Sources for EPF10K30E, EPF10K50E & EPF10K50S Devices |           |                        |  |  |  |  |  |
|------------------------------------------------------------------------------|-----------|------------------------|--|--|--|--|--|
| Peripheral<br>Control Signal                                                 | EPF10K30E | EPF10K50E<br>EPF10K50S |  |  |  |  |  |
| OEO                                                                          | Row A     | Row A                  |  |  |  |  |  |
| OE1                                                                          | Row B     | Row B                  |  |  |  |  |  |
| OE2                                                                          | Row C     | Row D                  |  |  |  |  |  |
| OE3                                                                          | Row D     | Row F                  |  |  |  |  |  |
| OE4                                                                          | Row E     | Row H                  |  |  |  |  |  |
| OE5                                                                          | Row F     | Row J                  |  |  |  |  |  |
| CLKENA0/CLK0/GLOBAL0                                                         | Row A     | Row A                  |  |  |  |  |  |
| CLKENA1/OE6/GLOBAL1                                                          | Row B     | Row C                  |  |  |  |  |  |
| CLKENA2/CLR0                                                                 | Row C     | Row E                  |  |  |  |  |  |
| CLKENA3/OE7/GLOBAL2                                                          | Row D     | Row G                  |  |  |  |  |  |
| CLKENA4/CLR1                                                                 | Row E     | Row I                  |  |  |  |  |  |
| CLKENA5/CLK1/GLOBAL3                                                         | Row F     | Row J                  |  |  |  |  |  |

Г

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All FLEX 10KE devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. FLEX 10KE devices can also be configured using the JTAG pins through the BitBlaster or ByteBlasterMV download cable, or via hardware that uses the Jam<sup>™</sup> STAPL programming and test language. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. FLEX 10KE devices support the JTAG instructions shown in Table 15.

| Table 15. FLEX 10KE JTAG Instructions |                                                                                                                                                                                                                                        |  |  |  |  |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG Instruction                      | Description                                                                                                                                                                                                                            |  |  |  |  |
| SAMPLE/PRELOAD                        | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins.                                                       |  |  |  |  |
| EXTEST                                | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                 |  |  |  |  |
| BYPASS                                | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                           |  |  |  |  |
| USERCODE                              | Selects the user electronic signature (USERCODE) register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                         |  |  |  |  |
| IDCODE                                | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                  |  |  |  |  |
| ICR Instructions                      | These instructions are used when configuring a FLEX 10KE device via JTAG ports with a BitBlaster or ByteBlasterMV download cable, or using a Jam File ( <b>.jam</b> ) or Jam Byte-Code File ( <b>.jbc</b> ) via an embedded processor. |  |  |  |  |

The instruction register length of FLEX 10KE devices is 10 bits. The USERCODE register length in FLEX 10KE devices is 32 bits; 7 bits are determined by the user, and 25 bits are pre-determined. Tables 16 and 17 show the boundary-scan register length and device IDCODE information for FLEX 10KE devices.

| Table 16. FLEX 10KE Boundary-Scan Register Length |                               |  |  |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |  |  |  |
| EPF10K30E                                         | 690                           |  |  |  |  |  |
| EPF10K50E                                         | 798                           |  |  |  |  |  |
| EPF10K50S                                         |                               |  |  |  |  |  |
| EPF10K100E                                        | 1,050                         |  |  |  |  |  |
| EPF10K130E                                        | 1,308                         |  |  |  |  |  |
| EPF10K200E                                        | 1,446                         |  |  |  |  |  |
| EPF10K200S                                        |                               |  |  |  |  |  |

### **Generic Testing**

Each FLEX 10KE device is functionally tested. Complete testing of each configurable static random access memory (SRAM) bit and all logic functionality ensures 100% yield. AC test measurements for FLEX 10KE devices are made under conditions equivalent to those shown in Figure 21. Multiple test patterns can be used to configure devices during all stages of the production flow.

#### Figure 21. FLEX 10KE AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices or outputs. Numbers without brackets are for 3.3-V. devices or outputs.



## Operating Conditions

Tables 19 through 23 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 2.5-V FLEX 10KE devices.

| Table 19. FLEX 10KE 2.5-V Device Absolute Maximum Ratings       Note (1) |                            |                                   |      |      |      |  |  |  |  |
|--------------------------------------------------------------------------|----------------------------|-----------------------------------|------|------|------|--|--|--|--|
| Symbol                                                                   | Parameter                  | Conditions                        | Min  | Max  | Unit |  |  |  |  |
| V <sub>CCINT</sub>                                                       | Supply voltage             | With respect to ground (2)        | -0.5 | 3.6  | V    |  |  |  |  |
| V <sub>CCIO</sub>                                                        |                            |                                   | -0.5 | 4.6  | V    |  |  |  |  |
| VI                                                                       | DC input voltage           |                                   | -2.0 | 5.75 | V    |  |  |  |  |
| IOUT                                                                     | DC output current, per pin |                                   | -25  | 25   | mA   |  |  |  |  |
| T <sub>STG</sub>                                                         | Storage temperature        | No bias                           | -65  | 150  | °C   |  |  |  |  |
| T <sub>AMB</sub>                                                         | Ambient temperature        | Under bias                        | -65  | 135  | °C   |  |  |  |  |
| TJ                                                                       | Junction temperature       | PQFP, TQFP, BGA, and FineLine BGA |      | 135  | °C   |  |  |  |  |
|                                                                          |                            | packages, under blas              |      |      |      |  |  |  |  |
|                                                                          |                            | Ceramic PGA packages, under bias  |      | 150  | °C   |  |  |  |  |

Figure 25. FLEX 10KE Device LE Timing Model





Figure 26. FLEX 10KE Device IOE Timing Model

Figure 27. FLEX 10KE Device EAB Timing Model



#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 27. EAE          | <b>3 Timing Macroparameters</b> Note (1), (6)                                         |            |
|------------------------|---------------------------------------------------------------------------------------|------------|
| Symbol                 | Parameter                                                                             | Conditions |
| t <sub>EABAA</sub>     | EAB address access delay                                                              |            |
| t <sub>EABRCCOMB</sub> | EAB asynchronous read cycle time                                                      |            |
| t <sub>EABRCREG</sub>  | EAB synchronous read cycle time                                                       |            |
| t <sub>EABWP</sub>     | EAB write pulse width                                                                 |            |
| t <sub>EABWCCOMB</sub> | EAB asynchronous write cycle time                                                     |            |
| t <sub>EABWCREG</sub>  | EAB synchronous write cycle time                                                      |            |
| t <sub>EABDD</sub>     | EAB data-in to data-out valid delay                                                   |            |
| t <sub>EABDATACO</sub> | EAB clock-to-output delay when using output registers                                 |            |
| t <sub>EABDATASU</sub> | EAB data/address setup time before clock when using input register                    |            |
| t <sub>EABDATAH</sub>  | EAB data/address hold time after clock when using input register                      |            |
| t <sub>EABWESU</sub>   | EAB WE setup time before clock when using input register                              |            |
| t <sub>EABWEH</sub>    | EAB WE hold time after clock when using input register                                |            |
| t <sub>EABWDSU</sub>   | EAB data setup time before falling edge of write pulse when not using input registers |            |
| t <sub>EABWDH</sub>    | EAB data hold time after falling edge of write pulse when not using input registers   |            |
| t <sub>EABWASU</sub>   | EAB address setup time before rising edge of write pulse when not using               |            |
|                        | input registers                                                                       |            |
| t <sub>EABWAH</sub>    | EAB address hold time after falling edge of write pulse when not using input          |            |
|                        | registers                                                                             |            |
| t <sub>EABWO</sub>     | EAB write enable to data output valid delay                                           |            |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 34. EPF10K30E Device EAB Internal Timing Macroparameters       Note (1) |         |          |         |          |         |          |      |
|-------------------------------------------------------------------------------|---------|----------|---------|----------|---------|----------|------|
| Symbol                                                                        | -1 Spee | ed Grade | -2 Spee | ed Grade | -3 Spee | ed Grade | Unit |
|                                                                               | Min     | Max      | Min     | Max      | Min     | Мах      |      |
| t <sub>EABAA</sub>                                                            |         | 6.4      |         | 7.6      |         | 8.8      | ns   |
| t <sub>EABRCOMB</sub>                                                         | 6.4     |          | 7.6     |          | 8.8     |          | ns   |
| t <sub>EABRCREG</sub>                                                         | 4.4     |          | 5.1     |          | 6.0     |          | ns   |
| t <sub>EABWP</sub>                                                            | 2.5     |          | 2.9     |          | 3.3     |          | ns   |
| t <sub>EABWCOMB</sub>                                                         | 6.0     |          | 7.0     |          | 8.0     |          | ns   |
| t <sub>EABWCREG</sub>                                                         | 6.8     |          | 7.8     |          | 9.0     |          | ns   |
| t <sub>EABDD</sub>                                                            |         | 5.7      |         | 6.7      |         | 7.7      | ns   |
| t <sub>EABDATACO</sub>                                                        |         | 0.8      |         | 0.9      |         | 1.1      | ns   |
| t <sub>EABDATASU</sub>                                                        | 1.5     |          | 1.7     |          | 2.0     |          | ns   |
| t <sub>EABDATAH</sub>                                                         | 0.0     |          | 0.0     |          | 0.0     |          | ns   |
| t <sub>EABWESU</sub>                                                          | 1.3     |          | 1.4     |          | 1.7     |          | ns   |
| t <sub>EABWEH</sub>                                                           | 0.0     |          | 0.0     |          | 0.0     |          | ns   |
| t <sub>EABWDSU</sub>                                                          | 1.5     |          | 1.7     |          | 2.0     |          | ns   |
| t <sub>EABWDH</sub>                                                           | 0.0     |          | 0.0     |          | 0.0     |          | ns   |
| t <sub>EABWASU</sub>                                                          | 3.0     |          | 3.6     |          | 4.3     |          | ns   |
| t <sub>EABWAH</sub>                                                           | 0.5     |          | 0.5     |          | 0.4     |          | ns   |
| t <sub>EABWO</sub>                                                            |         | 5.1      |         | 6.0      |         | 6.8      | ns   |

| Table 37. EPF10K30E External Bidirectional Timing Parameters       Notes (1), (2) |         |         |         |         |         |         |      |  |  |
|-----------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|------|--|--|
| Symbol                                                                            | -1 Spee | d Grade | -2 Spee | d Grade | -3 Spee | d Grade | Unit |  |  |
|                                                                                   | Min     | Max     | Min     | Max     | Min     | Max     |      |  |  |
| t <sub>INSUBIDIR</sub> (3)                                                        | 2.8     |         | 3.9     |         | 5.2     |         | ns   |  |  |
| t <sub>INHBIDIR</sub> (3)                                                         | 0.0     |         | 0.0     |         | 0.0     |         | ns   |  |  |
| t <sub>INSUBIDIR</sub> (4)                                                        | 3.8     |         | 4.9     |         | -       |         | ns   |  |  |
| t <sub>INHBIDIR</sub> (4)                                                         | 0.0     |         | 0.0     |         | -       |         | ns   |  |  |
| t <sub>outcobidir</sub> (3)                                                       | 2.0     | 4.9     | 2.0     | 5.9     | 2.0     | 7.6     | ns   |  |  |
| t <sub>XZBIDIR</sub> (3)                                                          |         | 6.1     |         | 7.5     |         | 9.7     | ns   |  |  |
| t <sub>ZXBIDIR</sub> (3)                                                          |         | 6.1     |         | 7.5     |         | 9.7     | ns   |  |  |
| t <sub>OUTCOBIDIR</sub> (4)                                                       | 0.5     | 3.9     | 0.5     | 4.9     | -       | _       | ns   |  |  |
| t <sub>XZBIDIR</sub> (4)                                                          |         | 5.1     |         | 6.5     |         | -       | ns   |  |  |
| t <sub>ZXBIDIR</sub> (4)                                                          |         | 5.1     |         | 6.5     |         | -       | ns   |  |  |

#### Notes to tables:

(1) All timing parameters are described in Tables 24 through 30 in this data sheet.

(2) These parameters are specified by characterization.

(3) This parameter is measured without the use of the ClockLock or ClockBoost circuits.

(4) This parameter is measured with the use of the ClockLock or ClockBoost circuits.

## Tables 38 through 44 show EPF10K50E device internal and external timing parameters.

| Table 38. EPF10K50E Device LE Timing Microparameters (Part 1 of 2)       Note (1) |                |     |                |     |                |     |      |  |
|-----------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|
| Symbol                                                                            | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |  |
|                                                                                   | Min            | Max | Min            | Max | Min            | Max |      |  |
| t <sub>LUT</sub>                                                                  |                | 0.6 |                | 0.9 |                | 1.3 | ns   |  |
| t <sub>CLUT</sub>                                                                 |                | 0.5 |                | 0.6 |                | 0.8 | ns   |  |
| t <sub>RLUT</sub>                                                                 |                | 0.7 |                | 0.8 |                | 1.1 | ns   |  |
| t <sub>PACKED</sub>                                                               |                | 0.4 |                | 0.5 |                | 0.6 | ns   |  |
| t <sub>EN</sub>                                                                   |                | 0.6 |                | 0.7 |                | 0.9 | ns   |  |
| t <sub>CICO</sub>                                                                 |                | 0.2 |                | 0.2 |                | 0.3 | ns   |  |
| t <sub>CGEN</sub>                                                                 |                | 0.5 |                | 0.5 |                | 0.8 | ns   |  |
| t <sub>CGENR</sub>                                                                |                | 0.2 |                | 0.2 |                | 0.3 | ns   |  |
| t <sub>CASC</sub>                                                                 |                | 0.8 |                | 1.0 |                | 1.4 | ns   |  |
| t <sub>C</sub>                                                                    |                | 0.5 |                | 0.6 |                | 0.8 | ns   |  |
| t <sub>CO</sub>                                                                   |                | 0.7 |                | 0.7 |                | 0.9 | ns   |  |
| t <sub>COMB</sub>                                                                 |                | 0.5 |                | 0.6 |                | 0.8 | ns   |  |
| t <sub>SU</sub>                                                                   | 0.7            |     | 0.7            |     | 0.8            |     | ns   |  |

#### FLEX 10KE Embedded Programmable Logic Devices Data Sheet

| Table 40. EPF10K50E Device EAB Internal Microparameters       Note (1) |                |     |                |     |                |     |      |
|------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>                                                  |                | 1.7 |                | 2.0 |                | 2.7 | ns   |
| t <sub>EABDATA1</sub>                                                  |                | 0.6 |                | 0.7 |                | 0.9 | ns   |
| t <sub>EABWE1</sub>                                                    |                | 1.1 |                | 1.3 |                | 1.8 | ns   |
| t <sub>EABWE2</sub>                                                    |                | 0.4 |                | 0.4 |                | 0.6 | ns   |
| t <sub>EABRE1</sub>                                                    |                | 0.8 |                | 0.9 |                | 1.2 | ns   |
| t <sub>EABRE2</sub>                                                    |                | 0.4 |                | 0.4 |                | 0.6 | ns   |
| t <sub>EABCLK</sub>                                                    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>                                                     |                | 0.3 |                | 0.3 |                | 0.5 | ns   |
| t <sub>EABBYPASS</sub>                                                 |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| t <sub>EABSU</sub>                                                     | 0.9            |     | 1.0            |     | 1.4            |     | ns   |
| t <sub>EABH</sub>                                                      | 0.4            |     | 0.4            |     | 0.6            |     | ns   |
| t <sub>EABCLR</sub>                                                    | 0.3            |     | 0.3            |     | 0.5            |     | ns   |
| t <sub>AA</sub>                                                        |                | 3.2 |                | 3.8 |                | 5.1 | ns   |
| t <sub>WP</sub>                                                        | 2.5            |     | 2.9            |     | 3.9            |     | ns   |
| t <sub>RP</sub>                                                        | 0.9            |     | 1.1            |     | 1.5            |     | ns   |
| t <sub>WDSU</sub>                                                      | 0.9            |     | 1.0            |     | 1.4            |     | ns   |
| t <sub>WDH</sub>                                                       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WASU</sub>                                                      | 1.7            |     | 2.0            |     | 2.7            |     | ns   |
| t <sub>WAH</sub>                                                       | 1.8            |     | 2.1            |     | 2.9            |     | ns   |
| t <sub>RASU</sub>                                                      | 3.1            |     | 3.7            |     | 5.0            |     | ns   |
| t <sub>RAH</sub>                                                       | 0.2            |     | 0.2            |     | 0.3            |     | ns   |
| t <sub>WO</sub>                                                        |                | 2.5 |                | 2.9 |                | 3.9 | ns   |
| t <sub>DD</sub>                                                        |                | 2.5 |                | 2.9 |                | 3.9 | ns   |
| t <sub>EABOUT</sub>                                                    |                | 0.5 |                | 0.6 |                | 0.8 | ns   |
| t <sub>EABCH</sub>                                                     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>                                                     | 2.5            |     | 2.9            |     | 3.9            |     | ns   |

Tables 52 through 58 show EPF10K130E device internal and external timing parameters.

| Table 52. EPF10K130E Device LE Timing Microparameters       Note (1) |                |     |                |     |                |     |      |
|----------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|
| Symbol                                                               | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|                                                                      | Min            | Max | Min            | Мах | Min            | Мах |      |
| t <sub>LUT</sub>                                                     |                | 0.6 |                | 0.9 |                | 1.3 | ns   |
| t <sub>CLUT</sub>                                                    |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>RLUT</sub>                                                    |                | 0.7 |                | 0.9 |                | 0.2 | ns   |
| t <sub>PACKED</sub>                                                  |                | 0.3 |                | 0.5 |                | 0.6 | ns   |
| t <sub>EN</sub>                                                      |                | 0.2 |                | 0.3 |                | 0.4 | ns   |
| t <sub>CICO</sub>                                                    |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>CGEN</sub>                                                    |                | 0.4 |                | 0.6 |                | 0.8 | ns   |
| t <sub>CGENR</sub>                                                   |                | 0.1 |                | 0.1 |                | 0.2 | ns   |
| t <sub>CASC</sub>                                                    |                | 0.6 |                | 0.9 |                | 1.2 | ns   |
| t <sub>C</sub>                                                       |                | 0.3 |                | 0.5 |                | 0.6 | ns   |
| t <sub>CO</sub>                                                      |                | 0.5 |                | 0.7 |                | 0.8 | ns   |
| t <sub>COMB</sub>                                                    |                | 0.3 |                | 0.5 |                | 0.6 | ns   |
| t <sub>SU</sub>                                                      | 0.5            |     | 0.7            |     | 0.8            |     | ns   |
| t <sub>H</sub>                                                       | 0.6            |     | 0.7            |     | 1.0            |     | ns   |
| t <sub>PRE</sub>                                                     |                | 0.9 |                | 1.2 |                | 1.6 | ns   |
| t <sub>CLR</sub>                                                     |                | 0.9 |                | 1.2 |                | 1.6 | ns   |
| t <sub>CH</sub>                                                      | 1.5            |     | 1.5            |     | 2.5            |     | ns   |
| t <sub>CL</sub>                                                      | 1.5            |     | 1.5            |     | 2.5            |     | ns   |

 Table 53. EPF10K130E Device IOE Timing Microparameters
 Note (1)

| Symbol              | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|---------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                     | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>IOD</sub>    |                | 1.3 |                | 1.5 |                | 2.0 | ns   |
| t <sub>IOC</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>IOCO</sub>   |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>IOCOMB</sub> |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>IOSU</sub>   | 1.0            |     | 1.2            |     | 1.6            |     | ns   |
| t <sub>IOH</sub>    | 0.9            |     | 0.9            |     | 1.4            |     | ns   |
| t <sub>IOCLR</sub>  |                | 0.6 |                | 0.8 |                | 1.0 | ns   |
| t <sub>OD1</sub>    |                | 2.8 |                | 4.1 |                | 5.5 | ns   |
| t <sub>OD2</sub>    |                | 2.8 |                | 4.1 |                | 5.5 | ns   |

| Symbol                 | -1 Speed Grade |     | -2 Speed Grade |     | -3 Speed Grade |     | Unit |
|------------------------|----------------|-----|----------------|-----|----------------|-----|------|
|                        | Min            | Max | Min            | Max | Min            | Max |      |
| t <sub>EABDATA1</sub>  |                | 1.7 |                | 2.4 |                | 3.2 | ns   |
| t <sub>EABDATA2</sub>  |                | 0.4 |                | 0.6 |                | 0.8 | ns   |
| t <sub>EABWE1</sub>    |                | 1.0 |                | 1.4 |                | 1.9 | ns   |
| t <sub>EABWE2</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABRE1</sub>    |                | 0.0 |                | 0.0 |                | 0.0 |      |
| t <sub>EABRE2</sub>    |                | 0.4 |                | 0.6 |                | 0.8 |      |
| t <sub>EABCLK</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCO</sub>     |                | 0.8 |                | 1.1 |                | 1.5 | ns   |
| t <sub>EABBYPASS</sub> |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABSU</sub>     | 0.7            |     | 1.0            |     | 1.3            |     | ns   |
| t <sub>EABH</sub>      | 0.4            |     | 0.6            |     | 0.8            |     | ns   |
| t <sub>EABCLR</sub>    | 0.8            |     | 1.1            |     | 1.5            |     |      |
| t <sub>AA</sub>        |                | 2.0 |                | 2.8 |                | 3.8 | ns   |
| t <sub>WP</sub>        | 2.0            |     | 2.8            |     | 3.8            |     | ns   |
| t <sub>RP</sub>        | 1.0            |     | 1.4            |     | 1.9            |     |      |
| t <sub>WDSU</sub>      | 0.5            |     | 0.7            |     | 0.9            |     | ns   |
| t <sub>WDH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     | ns   |
| t <sub>WASU</sub>      | 1.0            |     | 1.4            |     | 1.9            |     | ns   |
| t <sub>WAH</sub>       | 1.5            |     | 2.1            |     | 2.9            |     | ns   |
| t <sub>RASU</sub>      | 1.5            |     | 2.1            |     | 2.8            |     |      |
| t <sub>RAH</sub>       | 0.1            |     | 0.1            |     | 0.2            |     |      |
| t <sub>WO</sub>        |                | 2.1 |                | 2.9 |                | 4.0 | ns   |
| t <sub>DD</sub>        |                | 2.1 |                | 2.9 |                | 4.0 | ns   |
| t <sub>EABOUT</sub>    |                | 0.0 |                | 0.0 |                | 0.0 | ns   |
| t <sub>EABCH</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |
| t <sub>EABCL</sub>     | 1.5            |     | 2.0            |     | 2.5            |     | ns   |

To better reflect actual designs, the power model (and the constant K in the power calculation equations) for continuous interconnect FLEX devices assumes that LEs drive FastTrack Interconnect channels. In contrast, the power model of segmented FPGAs assumes that all LEs drive only one short interconnect segment. This assumption may lead to inaccurate results when compared to measured power consumption for actual designs in segmented FPGAs.

Figure 31 shows the relationship between the current and operating frequency of FLEX 10KE devices.



Figure 31. FLEX 10KE I<sub>CCACTIVE</sub> vs. Operating Frequency (Part 1 of 2)